base.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. /******************\
  62. * Internal defines *
  63. \******************/
  64. /* Module info */
  65. MODULE_AUTHOR("Jiri Slaby");
  66. MODULE_AUTHOR("Nick Kossifidis");
  67. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  68. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  69. MODULE_LICENSE("Dual BSD/GPL");
  70. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  71. /* Known PCI ids */
  72. static const struct pci_device_id ath5k_pci_id_table[] = {
  73. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  74. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  75. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  76. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  77. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  78. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  79. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  80. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  81. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  88. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  89. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  90. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  91. { 0 }
  92. };
  93. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  94. /* Known SREVs */
  95. static const struct ath5k_srev_name srev_names[] = {
  96. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  97. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  98. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  99. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  100. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  101. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  102. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  103. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  104. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  105. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  106. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  107. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  108. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  109. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  110. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  111. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  112. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  113. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  114. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  115. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  116. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  117. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  118. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  119. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  120. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  121. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  122. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  123. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  124. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  125. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  126. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  127. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  128. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  129. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  130. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  131. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  132. };
  133. static const struct ieee80211_rate ath5k_rates[] = {
  134. { .bitrate = 10,
  135. .hw_value = ATH5K_RATE_CODE_1M, },
  136. { .bitrate = 20,
  137. .hw_value = ATH5K_RATE_CODE_2M,
  138. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 55,
  141. .hw_value = ATH5K_RATE_CODE_5_5M,
  142. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 110,
  145. .hw_value = ATH5K_RATE_CODE_11M,
  146. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  147. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  148. { .bitrate = 60,
  149. .hw_value = ATH5K_RATE_CODE_6M,
  150. .flags = 0 },
  151. { .bitrate = 90,
  152. .hw_value = ATH5K_RATE_CODE_9M,
  153. .flags = 0 },
  154. { .bitrate = 120,
  155. .hw_value = ATH5K_RATE_CODE_12M,
  156. .flags = 0 },
  157. { .bitrate = 180,
  158. .hw_value = ATH5K_RATE_CODE_18M,
  159. .flags = 0 },
  160. { .bitrate = 240,
  161. .hw_value = ATH5K_RATE_CODE_24M,
  162. .flags = 0 },
  163. { .bitrate = 360,
  164. .hw_value = ATH5K_RATE_CODE_36M,
  165. .flags = 0 },
  166. { .bitrate = 480,
  167. .hw_value = ATH5K_RATE_CODE_48M,
  168. .flags = 0 },
  169. { .bitrate = 540,
  170. .hw_value = ATH5K_RATE_CODE_54M,
  171. .flags = 0 },
  172. /* XR missing */
  173. };
  174. /*
  175. * Prototypes - PCI stack related functions
  176. */
  177. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  178. const struct pci_device_id *id);
  179. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  180. #ifdef CONFIG_PM
  181. static int ath5k_pci_suspend(struct pci_dev *pdev,
  182. pm_message_t state);
  183. static int ath5k_pci_resume(struct pci_dev *pdev);
  184. #else
  185. #define ath5k_pci_suspend NULL
  186. #define ath5k_pci_resume NULL
  187. #endif /* CONFIG_PM */
  188. static struct pci_driver ath5k_pci_driver = {
  189. .name = KBUILD_MODNAME,
  190. .id_table = ath5k_pci_id_table,
  191. .probe = ath5k_pci_probe,
  192. .remove = __devexit_p(ath5k_pci_remove),
  193. .suspend = ath5k_pci_suspend,
  194. .resume = ath5k_pci_resume,
  195. };
  196. /*
  197. * Prototypes - MAC 802.11 stack related functions
  198. */
  199. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  200. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  201. static int ath5k_reset_wake(struct ath5k_softc *sc);
  202. static int ath5k_start(struct ieee80211_hw *hw);
  203. static void ath5k_stop(struct ieee80211_hw *hw);
  204. static int ath5k_add_interface(struct ieee80211_hw *hw,
  205. struct ieee80211_if_init_conf *conf);
  206. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  207. struct ieee80211_if_init_conf *conf);
  208. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  209. static int ath5k_config_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_vif *vif,
  211. struct ieee80211_if_conf *conf);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  226. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  227. static int ath5k_beacon_update(struct ath5k_softc *sc,
  228. struct sk_buff *skb);
  229. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif,
  231. struct ieee80211_bss_conf *bss_conf,
  232. u32 changes);
  233. static const struct ieee80211_ops ath5k_hw_ops = {
  234. .tx = ath5k_tx,
  235. .start = ath5k_start,
  236. .stop = ath5k_stop,
  237. .add_interface = ath5k_add_interface,
  238. .remove_interface = ath5k_remove_interface,
  239. .config = ath5k_config,
  240. .config_interface = ath5k_config_interface,
  241. .configure_filter = ath5k_configure_filter,
  242. .set_key = ath5k_set_key,
  243. .get_stats = ath5k_get_stats,
  244. .conf_tx = NULL,
  245. .get_tx_stats = ath5k_get_tx_stats,
  246. .get_tsf = ath5k_get_tsf,
  247. .set_tsf = ath5k_set_tsf,
  248. .reset_tsf = ath5k_reset_tsf,
  249. .bss_info_changed = ath5k_bss_info_changed,
  250. };
  251. /*
  252. * Prototypes - Internal functions
  253. */
  254. /* Attach detach */
  255. static int ath5k_attach(struct pci_dev *pdev,
  256. struct ieee80211_hw *hw);
  257. static void ath5k_detach(struct pci_dev *pdev,
  258. struct ieee80211_hw *hw);
  259. /* Channel/mode setup */
  260. static inline short ath5k_ieee2mhz(short chan);
  261. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  262. struct ieee80211_channel *channels,
  263. unsigned int mode,
  264. unsigned int max);
  265. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  266. static int ath5k_chan_set(struct ath5k_softc *sc,
  267. struct ieee80211_channel *chan);
  268. static void ath5k_setcurmode(struct ath5k_softc *sc,
  269. unsigned int mode);
  270. static void ath5k_mode_setup(struct ath5k_softc *sc);
  271. /* Descriptor setup */
  272. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  273. struct pci_dev *pdev);
  274. static void ath5k_desc_free(struct ath5k_softc *sc,
  275. struct pci_dev *pdev);
  276. /* Buffers setup */
  277. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  278. struct ath5k_buf *bf);
  279. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  280. struct ath5k_buf *bf);
  281. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  282. struct ath5k_buf *bf)
  283. {
  284. BUG_ON(!bf);
  285. if (!bf->skb)
  286. return;
  287. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  288. PCI_DMA_TODEVICE);
  289. dev_kfree_skb_any(bf->skb);
  290. bf->skb = NULL;
  291. }
  292. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  293. struct ath5k_buf *bf)
  294. {
  295. BUG_ON(!bf);
  296. if (!bf->skb)
  297. return;
  298. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  299. PCI_DMA_FROMDEVICE);
  300. dev_kfree_skb_any(bf->skb);
  301. bf->skb = NULL;
  302. }
  303. /* Queues setup */
  304. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  305. int qtype, int subtype);
  306. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  307. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  308. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  309. struct ath5k_txq *txq);
  310. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  311. static void ath5k_txq_release(struct ath5k_softc *sc);
  312. /* Rx handling */
  313. static int ath5k_rx_start(struct ath5k_softc *sc);
  314. static void ath5k_rx_stop(struct ath5k_softc *sc);
  315. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  316. struct ath5k_desc *ds,
  317. struct sk_buff *skb,
  318. struct ath5k_rx_status *rs);
  319. static void ath5k_tasklet_rx(unsigned long data);
  320. /* Tx handling */
  321. static void ath5k_tx_processq(struct ath5k_softc *sc,
  322. struct ath5k_txq *txq);
  323. static void ath5k_tasklet_tx(unsigned long data);
  324. /* Beacon handling */
  325. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  326. struct ath5k_buf *bf);
  327. static void ath5k_beacon_send(struct ath5k_softc *sc);
  328. static void ath5k_beacon_config(struct ath5k_softc *sc);
  329. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  330. static void ath5k_tasklet_beacon(unsigned long data);
  331. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  332. {
  333. u64 tsf = ath5k_hw_get_tsf64(ah);
  334. if ((tsf & 0x7fff) < rstamp)
  335. tsf -= 0x8000;
  336. return (tsf & ~0x7fff) | rstamp;
  337. }
  338. /* Interrupt handling */
  339. static int ath5k_init(struct ath5k_softc *sc);
  340. static int ath5k_stop_locked(struct ath5k_softc *sc);
  341. static int ath5k_stop_hw(struct ath5k_softc *sc);
  342. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  343. static void ath5k_tasklet_reset(unsigned long data);
  344. static void ath5k_calibrate(unsigned long data);
  345. /*
  346. * Module init/exit functions
  347. */
  348. static int __init
  349. init_ath5k_pci(void)
  350. {
  351. int ret;
  352. ath5k_debug_init();
  353. ret = pci_register_driver(&ath5k_pci_driver);
  354. if (ret) {
  355. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  356. return ret;
  357. }
  358. return 0;
  359. }
  360. static void __exit
  361. exit_ath5k_pci(void)
  362. {
  363. pci_unregister_driver(&ath5k_pci_driver);
  364. ath5k_debug_finish();
  365. }
  366. module_init(init_ath5k_pci);
  367. module_exit(exit_ath5k_pci);
  368. /********************\
  369. * PCI Initialization *
  370. \********************/
  371. static const char *
  372. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  373. {
  374. const char *name = "xxxxx";
  375. unsigned int i;
  376. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  377. if (srev_names[i].sr_type != type)
  378. continue;
  379. if ((val & 0xf0) == srev_names[i].sr_val)
  380. name = srev_names[i].sr_name;
  381. if ((val & 0xff) == srev_names[i].sr_val) {
  382. name = srev_names[i].sr_name;
  383. break;
  384. }
  385. }
  386. return name;
  387. }
  388. static int __devinit
  389. ath5k_pci_probe(struct pci_dev *pdev,
  390. const struct pci_device_id *id)
  391. {
  392. void __iomem *mem;
  393. struct ath5k_softc *sc;
  394. struct ieee80211_hw *hw;
  395. int ret;
  396. u8 csz;
  397. ret = pci_enable_device(pdev);
  398. if (ret) {
  399. dev_err(&pdev->dev, "can't enable device\n");
  400. goto err;
  401. }
  402. /* XXX 32-bit addressing only */
  403. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  404. if (ret) {
  405. dev_err(&pdev->dev, "32-bit DMA not available\n");
  406. goto err_dis;
  407. }
  408. /*
  409. * Cache line size is used to size and align various
  410. * structures used to communicate with the hardware.
  411. */
  412. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  413. if (csz == 0) {
  414. /*
  415. * Linux 2.4.18 (at least) writes the cache line size
  416. * register as a 16-bit wide register which is wrong.
  417. * We must have this setup properly for rx buffer
  418. * DMA to work so force a reasonable value here if it
  419. * comes up zero.
  420. */
  421. csz = L1_CACHE_BYTES / sizeof(u32);
  422. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  423. }
  424. /*
  425. * The default setting of latency timer yields poor results,
  426. * set it to the value used by other systems. It may be worth
  427. * tweaking this setting more.
  428. */
  429. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  430. /* Enable bus mastering */
  431. pci_set_master(pdev);
  432. /*
  433. * Disable the RETRY_TIMEOUT register (0x41) to keep
  434. * PCI Tx retries from interfering with C3 CPU state.
  435. */
  436. pci_write_config_byte(pdev, 0x41, 0);
  437. ret = pci_request_region(pdev, 0, "ath5k");
  438. if (ret) {
  439. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  440. goto err_dis;
  441. }
  442. mem = pci_iomap(pdev, 0, 0);
  443. if (!mem) {
  444. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  445. ret = -EIO;
  446. goto err_reg;
  447. }
  448. /*
  449. * Allocate hw (mac80211 main struct)
  450. * and hw->priv (driver private data)
  451. */
  452. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  453. if (hw == NULL) {
  454. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  455. ret = -ENOMEM;
  456. goto err_map;
  457. }
  458. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  459. /* Initialize driver private data */
  460. SET_IEEE80211_DEV(hw, &pdev->dev);
  461. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  462. IEEE80211_HW_SIGNAL_DBM |
  463. IEEE80211_HW_NOISE_DBM;
  464. hw->wiphy->interface_modes =
  465. BIT(NL80211_IFTYPE_STATION) |
  466. BIT(NL80211_IFTYPE_ADHOC) |
  467. BIT(NL80211_IFTYPE_MESH_POINT);
  468. hw->extra_tx_headroom = 2;
  469. hw->channel_change_time = 5000;
  470. sc = hw->priv;
  471. sc->hw = hw;
  472. sc->pdev = pdev;
  473. ath5k_debug_init_device(sc);
  474. /*
  475. * Mark the device as detached to avoid processing
  476. * interrupts until setup is complete.
  477. */
  478. __set_bit(ATH_STAT_INVALID, sc->status);
  479. sc->iobase = mem; /* So we can unmap it on detach */
  480. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  481. sc->opmode = NL80211_IFTYPE_STATION;
  482. mutex_init(&sc->lock);
  483. spin_lock_init(&sc->rxbuflock);
  484. spin_lock_init(&sc->txbuflock);
  485. spin_lock_init(&sc->block);
  486. /* Set private data */
  487. pci_set_drvdata(pdev, hw);
  488. /* Setup interrupt handler */
  489. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  490. if (ret) {
  491. ATH5K_ERR(sc, "request_irq failed\n");
  492. goto err_free;
  493. }
  494. /* Initialize device */
  495. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  496. if (IS_ERR(sc->ah)) {
  497. ret = PTR_ERR(sc->ah);
  498. goto err_irq;
  499. }
  500. /* set up multi-rate retry capabilities */
  501. if (sc->ah->ah_version == AR5K_AR5212) {
  502. hw->max_rates = 4;
  503. hw->max_rate_tries = 11;
  504. }
  505. /* Finish private driver data initialization */
  506. ret = ath5k_attach(pdev, hw);
  507. if (ret)
  508. goto err_ah;
  509. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  510. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  511. sc->ah->ah_mac_srev,
  512. sc->ah->ah_phy_revision);
  513. if (!sc->ah->ah_single_chip) {
  514. /* Single chip radio (!RF5111) */
  515. if (sc->ah->ah_radio_5ghz_revision &&
  516. !sc->ah->ah_radio_2ghz_revision) {
  517. /* No 5GHz support -> report 2GHz radio */
  518. if (!test_bit(AR5K_MODE_11A,
  519. sc->ah->ah_capabilities.cap_mode)) {
  520. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  521. ath5k_chip_name(AR5K_VERSION_RAD,
  522. sc->ah->ah_radio_5ghz_revision),
  523. sc->ah->ah_radio_5ghz_revision);
  524. /* No 2GHz support (5110 and some
  525. * 5Ghz only cards) -> report 5Ghz radio */
  526. } else if (!test_bit(AR5K_MODE_11B,
  527. sc->ah->ah_capabilities.cap_mode)) {
  528. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  529. ath5k_chip_name(AR5K_VERSION_RAD,
  530. sc->ah->ah_radio_5ghz_revision),
  531. sc->ah->ah_radio_5ghz_revision);
  532. /* Multiband radio */
  533. } else {
  534. ATH5K_INFO(sc, "RF%s multiband radio found"
  535. " (0x%x)\n",
  536. ath5k_chip_name(AR5K_VERSION_RAD,
  537. sc->ah->ah_radio_5ghz_revision),
  538. sc->ah->ah_radio_5ghz_revision);
  539. }
  540. }
  541. /* Multi chip radio (RF5111 - RF2111) ->
  542. * report both 2GHz/5GHz radios */
  543. else if (sc->ah->ah_radio_5ghz_revision &&
  544. sc->ah->ah_radio_2ghz_revision){
  545. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  546. ath5k_chip_name(AR5K_VERSION_RAD,
  547. sc->ah->ah_radio_5ghz_revision),
  548. sc->ah->ah_radio_5ghz_revision);
  549. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  550. ath5k_chip_name(AR5K_VERSION_RAD,
  551. sc->ah->ah_radio_2ghz_revision),
  552. sc->ah->ah_radio_2ghz_revision);
  553. }
  554. }
  555. /* ready to process interrupts */
  556. __clear_bit(ATH_STAT_INVALID, sc->status);
  557. return 0;
  558. err_ah:
  559. ath5k_hw_detach(sc->ah);
  560. err_irq:
  561. free_irq(pdev->irq, sc);
  562. err_free:
  563. ieee80211_free_hw(hw);
  564. err_map:
  565. pci_iounmap(pdev, mem);
  566. err_reg:
  567. pci_release_region(pdev, 0);
  568. err_dis:
  569. pci_disable_device(pdev);
  570. err:
  571. return ret;
  572. }
  573. static void __devexit
  574. ath5k_pci_remove(struct pci_dev *pdev)
  575. {
  576. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  577. struct ath5k_softc *sc = hw->priv;
  578. ath5k_debug_finish_device(sc);
  579. ath5k_detach(pdev, hw);
  580. ath5k_hw_detach(sc->ah);
  581. free_irq(pdev->irq, sc);
  582. pci_iounmap(pdev, sc->iobase);
  583. pci_release_region(pdev, 0);
  584. pci_disable_device(pdev);
  585. ieee80211_free_hw(hw);
  586. }
  587. #ifdef CONFIG_PM
  588. static int
  589. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  590. {
  591. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  592. struct ath5k_softc *sc = hw->priv;
  593. ath5k_led_off(sc);
  594. free_irq(pdev->irq, sc);
  595. pci_save_state(pdev);
  596. pci_disable_device(pdev);
  597. pci_set_power_state(pdev, PCI_D3hot);
  598. return 0;
  599. }
  600. static int
  601. ath5k_pci_resume(struct pci_dev *pdev)
  602. {
  603. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  604. struct ath5k_softc *sc = hw->priv;
  605. int err;
  606. pci_restore_state(pdev);
  607. err = pci_enable_device(pdev);
  608. if (err)
  609. return err;
  610. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  611. if (err) {
  612. ATH5K_ERR(sc, "request_irq failed\n");
  613. goto err_no_irq;
  614. }
  615. ath5k_led_enable(sc);
  616. return 0;
  617. err_no_irq:
  618. pci_disable_device(pdev);
  619. return err;
  620. }
  621. #endif /* CONFIG_PM */
  622. /***********************\
  623. * Driver Initialization *
  624. \***********************/
  625. static int
  626. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  627. {
  628. struct ath5k_softc *sc = hw->priv;
  629. struct ath5k_hw *ah = sc->ah;
  630. u8 mac[ETH_ALEN] = {};
  631. int ret;
  632. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  633. /*
  634. * Check if the MAC has multi-rate retry support.
  635. * We do this by trying to setup a fake extended
  636. * descriptor. MAC's that don't have support will
  637. * return false w/o doing anything. MAC's that do
  638. * support it will return true w/o doing anything.
  639. */
  640. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  641. if (ret < 0)
  642. goto err;
  643. if (ret > 0)
  644. __set_bit(ATH_STAT_MRRETRY, sc->status);
  645. /*
  646. * Collect the channel list. The 802.11 layer
  647. * is resposible for filtering this list based
  648. * on settings like the phy mode and regulatory
  649. * domain restrictions.
  650. */
  651. ret = ath5k_setup_bands(hw);
  652. if (ret) {
  653. ATH5K_ERR(sc, "can't get channels\n");
  654. goto err;
  655. }
  656. /* NB: setup here so ath5k_rate_update is happy */
  657. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  658. ath5k_setcurmode(sc, AR5K_MODE_11A);
  659. else
  660. ath5k_setcurmode(sc, AR5K_MODE_11B);
  661. /*
  662. * Allocate tx+rx descriptors and populate the lists.
  663. */
  664. ret = ath5k_desc_alloc(sc, pdev);
  665. if (ret) {
  666. ATH5K_ERR(sc, "can't allocate descriptors\n");
  667. goto err;
  668. }
  669. /*
  670. * Allocate hardware transmit queues: one queue for
  671. * beacon frames and one data queue for each QoS
  672. * priority. Note that hw functions handle reseting
  673. * these queues at the needed time.
  674. */
  675. ret = ath5k_beaconq_setup(ah);
  676. if (ret < 0) {
  677. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  678. goto err_desc;
  679. }
  680. sc->bhalq = ret;
  681. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  682. if (IS_ERR(sc->txq)) {
  683. ATH5K_ERR(sc, "can't setup xmit queue\n");
  684. ret = PTR_ERR(sc->txq);
  685. goto err_bhal;
  686. }
  687. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  688. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  689. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  690. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  691. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  692. ret = ath5k_eeprom_read_mac(ah, mac);
  693. if (ret) {
  694. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  695. sc->pdev->device);
  696. goto err_queues;
  697. }
  698. SET_IEEE80211_PERM_ADDR(hw, mac);
  699. /* All MAC address bits matter for ACKs */
  700. memset(sc->bssidmask, 0xff, ETH_ALEN);
  701. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  702. ret = ieee80211_register_hw(hw);
  703. if (ret) {
  704. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  705. goto err_queues;
  706. }
  707. ath5k_init_leds(sc);
  708. return 0;
  709. err_queues:
  710. ath5k_txq_release(sc);
  711. err_bhal:
  712. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  713. err_desc:
  714. ath5k_desc_free(sc, pdev);
  715. err:
  716. return ret;
  717. }
  718. static void
  719. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  720. {
  721. struct ath5k_softc *sc = hw->priv;
  722. /*
  723. * NB: the order of these is important:
  724. * o call the 802.11 layer before detaching ath5k_hw to
  725. * insure callbacks into the driver to delete global
  726. * key cache entries can be handled
  727. * o reclaim the tx queue data structures after calling
  728. * the 802.11 layer as we'll get called back to reclaim
  729. * node state and potentially want to use them
  730. * o to cleanup the tx queues the hal is called, so detach
  731. * it last
  732. * XXX: ??? detach ath5k_hw ???
  733. * Other than that, it's straightforward...
  734. */
  735. ieee80211_unregister_hw(hw);
  736. ath5k_desc_free(sc, pdev);
  737. ath5k_txq_release(sc);
  738. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  739. ath5k_unregister_leds(sc);
  740. /*
  741. * NB: can't reclaim these until after ieee80211_ifdetach
  742. * returns because we'll get called back to reclaim node
  743. * state and potentially want to use them.
  744. */
  745. }
  746. /********************\
  747. * Channel/mode setup *
  748. \********************/
  749. /*
  750. * Convert IEEE channel number to MHz frequency.
  751. */
  752. static inline short
  753. ath5k_ieee2mhz(short chan)
  754. {
  755. if (chan <= 14 || chan >= 27)
  756. return ieee80211chan2mhz(chan);
  757. else
  758. return 2212 + chan * 20;
  759. }
  760. static unsigned int
  761. ath5k_copy_channels(struct ath5k_hw *ah,
  762. struct ieee80211_channel *channels,
  763. unsigned int mode,
  764. unsigned int max)
  765. {
  766. unsigned int i, count, size, chfreq, freq, ch;
  767. if (!test_bit(mode, ah->ah_modes))
  768. return 0;
  769. switch (mode) {
  770. case AR5K_MODE_11A:
  771. case AR5K_MODE_11A_TURBO:
  772. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  773. size = 220 ;
  774. chfreq = CHANNEL_5GHZ;
  775. break;
  776. case AR5K_MODE_11B:
  777. case AR5K_MODE_11G:
  778. case AR5K_MODE_11G_TURBO:
  779. size = 26;
  780. chfreq = CHANNEL_2GHZ;
  781. break;
  782. default:
  783. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  784. return 0;
  785. }
  786. for (i = 0, count = 0; i < size && max > 0; i++) {
  787. ch = i + 1 ;
  788. freq = ath5k_ieee2mhz(ch);
  789. /* Check if channel is supported by the chipset */
  790. if (!ath5k_channel_ok(ah, freq, chfreq))
  791. continue;
  792. /* Write channel info and increment counter */
  793. channels[count].center_freq = freq;
  794. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  795. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  796. switch (mode) {
  797. case AR5K_MODE_11A:
  798. case AR5K_MODE_11G:
  799. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  800. break;
  801. case AR5K_MODE_11A_TURBO:
  802. case AR5K_MODE_11G_TURBO:
  803. channels[count].hw_value = chfreq |
  804. CHANNEL_OFDM | CHANNEL_TURBO;
  805. break;
  806. case AR5K_MODE_11B:
  807. channels[count].hw_value = CHANNEL_B;
  808. }
  809. count++;
  810. max--;
  811. }
  812. return count;
  813. }
  814. static void
  815. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  816. {
  817. u8 i;
  818. for (i = 0; i < AR5K_MAX_RATES; i++)
  819. sc->rate_idx[b->band][i] = -1;
  820. for (i = 0; i < b->n_bitrates; i++) {
  821. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  822. if (b->bitrates[i].hw_value_short)
  823. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  824. }
  825. }
  826. static int
  827. ath5k_setup_bands(struct ieee80211_hw *hw)
  828. {
  829. struct ath5k_softc *sc = hw->priv;
  830. struct ath5k_hw *ah = sc->ah;
  831. struct ieee80211_supported_band *sband;
  832. int max_c, count_c = 0;
  833. int i;
  834. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  835. max_c = ARRAY_SIZE(sc->channels);
  836. /* 2GHz band */
  837. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  838. sband->band = IEEE80211_BAND_2GHZ;
  839. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  840. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  841. /* G mode */
  842. memcpy(sband->bitrates, &ath5k_rates[0],
  843. sizeof(struct ieee80211_rate) * 12);
  844. sband->n_bitrates = 12;
  845. sband->channels = sc->channels;
  846. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  847. AR5K_MODE_11G, max_c);
  848. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  849. count_c = sband->n_channels;
  850. max_c -= count_c;
  851. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  852. /* B mode */
  853. memcpy(sband->bitrates, &ath5k_rates[0],
  854. sizeof(struct ieee80211_rate) * 4);
  855. sband->n_bitrates = 4;
  856. /* 5211 only supports B rates and uses 4bit rate codes
  857. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  858. * fix them up here:
  859. */
  860. if (ah->ah_version == AR5K_AR5211) {
  861. for (i = 0; i < 4; i++) {
  862. sband->bitrates[i].hw_value =
  863. sband->bitrates[i].hw_value & 0xF;
  864. sband->bitrates[i].hw_value_short =
  865. sband->bitrates[i].hw_value_short & 0xF;
  866. }
  867. }
  868. sband->channels = sc->channels;
  869. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  870. AR5K_MODE_11B, max_c);
  871. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  872. count_c = sband->n_channels;
  873. max_c -= count_c;
  874. }
  875. ath5k_setup_rate_idx(sc, sband);
  876. /* 5GHz band, A mode */
  877. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  878. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  879. sband->band = IEEE80211_BAND_5GHZ;
  880. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  881. memcpy(sband->bitrates, &ath5k_rates[4],
  882. sizeof(struct ieee80211_rate) * 8);
  883. sband->n_bitrates = 8;
  884. sband->channels = &sc->channels[count_c];
  885. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  886. AR5K_MODE_11A, max_c);
  887. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  888. }
  889. ath5k_setup_rate_idx(sc, sband);
  890. ath5k_debug_dump_bands(sc);
  891. return 0;
  892. }
  893. /*
  894. * Set/change channels. If the channel is really being changed,
  895. * it's done by reseting the chip. To accomplish this we must
  896. * first cleanup any pending DMA, then restart stuff after a la
  897. * ath5k_init.
  898. *
  899. * Called with sc->lock.
  900. */
  901. static int
  902. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  903. {
  904. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  905. sc->curchan->center_freq, chan->center_freq);
  906. if (chan->center_freq != sc->curchan->center_freq ||
  907. chan->hw_value != sc->curchan->hw_value) {
  908. sc->curchan = chan;
  909. sc->curband = &sc->sbands[chan->band];
  910. /*
  911. * To switch channels clear any pending DMA operations;
  912. * wait long enough for the RX fifo to drain, reset the
  913. * hardware at the new frequency, and then re-enable
  914. * the relevant bits of the h/w.
  915. */
  916. return ath5k_reset(sc, true, true);
  917. }
  918. return 0;
  919. }
  920. static void
  921. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  922. {
  923. sc->curmode = mode;
  924. if (mode == AR5K_MODE_11A) {
  925. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  926. } else {
  927. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  928. }
  929. }
  930. static void
  931. ath5k_mode_setup(struct ath5k_softc *sc)
  932. {
  933. struct ath5k_hw *ah = sc->ah;
  934. u32 rfilt;
  935. /* configure rx filter */
  936. rfilt = sc->filter_flags;
  937. ath5k_hw_set_rx_filter(ah, rfilt);
  938. if (ath5k_hw_hasbssidmask(ah))
  939. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  940. /* configure operational mode */
  941. ath5k_hw_set_opmode(ah);
  942. ath5k_hw_set_mcast_filter(ah, 0, 0);
  943. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  944. }
  945. static inline int
  946. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  947. {
  948. WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  949. "hw_rix out of bounds: %x\n", hw_rix);
  950. return sc->rate_idx[sc->curband->band][hw_rix];
  951. }
  952. /***************\
  953. * Buffers setup *
  954. \***************/
  955. static
  956. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  957. {
  958. struct sk_buff *skb;
  959. unsigned int off;
  960. /*
  961. * Allocate buffer with headroom_needed space for the
  962. * fake physical layer header at the start.
  963. */
  964. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  965. if (!skb) {
  966. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  967. sc->rxbufsize + sc->cachelsz - 1);
  968. return NULL;
  969. }
  970. /*
  971. * Cache-line-align. This is important (for the
  972. * 5210 at least) as not doing so causes bogus data
  973. * in rx'd frames.
  974. */
  975. off = ((unsigned long)skb->data) % sc->cachelsz;
  976. if (off != 0)
  977. skb_reserve(skb, sc->cachelsz - off);
  978. *skb_addr = pci_map_single(sc->pdev,
  979. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  980. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  981. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  982. dev_kfree_skb(skb);
  983. return NULL;
  984. }
  985. return skb;
  986. }
  987. static int
  988. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  989. {
  990. struct ath5k_hw *ah = sc->ah;
  991. struct sk_buff *skb = bf->skb;
  992. struct ath5k_desc *ds;
  993. if (!skb) {
  994. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  995. if (!skb)
  996. return -ENOMEM;
  997. bf->skb = skb;
  998. }
  999. /*
  1000. * Setup descriptors. For receive we always terminate
  1001. * the descriptor list with a self-linked entry so we'll
  1002. * not get overrun under high load (as can happen with a
  1003. * 5212 when ANI processing enables PHY error frames).
  1004. *
  1005. * To insure the last descriptor is self-linked we create
  1006. * each descriptor as self-linked and add it to the end. As
  1007. * each additional descriptor is added the previous self-linked
  1008. * entry is ``fixed'' naturally. This should be safe even
  1009. * if DMA is happening. When processing RX interrupts we
  1010. * never remove/process the last, self-linked, entry on the
  1011. * descriptor list. This insures the hardware always has
  1012. * someplace to write a new frame.
  1013. */
  1014. ds = bf->desc;
  1015. ds->ds_link = bf->daddr; /* link to self */
  1016. ds->ds_data = bf->skbaddr;
  1017. ah->ah_setup_rx_desc(ah, ds,
  1018. skb_tailroom(skb), /* buffer size */
  1019. 0);
  1020. if (sc->rxlink != NULL)
  1021. *sc->rxlink = bf->daddr;
  1022. sc->rxlink = &ds->ds_link;
  1023. return 0;
  1024. }
  1025. static int
  1026. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1027. {
  1028. struct ath5k_hw *ah = sc->ah;
  1029. struct ath5k_txq *txq = sc->txq;
  1030. struct ath5k_desc *ds = bf->desc;
  1031. struct sk_buff *skb = bf->skb;
  1032. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1033. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1034. struct ieee80211_rate *rate;
  1035. unsigned int mrr_rate[3], mrr_tries[3];
  1036. int i, ret;
  1037. u16 hw_rate;
  1038. u16 cts_rate = 0;
  1039. u16 duration = 0;
  1040. u8 rc_flags;
  1041. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1042. /* XXX endianness */
  1043. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1044. PCI_DMA_TODEVICE);
  1045. rate = ieee80211_get_tx_rate(sc->hw, info);
  1046. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1047. flags |= AR5K_TXDESC_NOACK;
  1048. rc_flags = info->control.rates[0].flags;
  1049. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1050. rate->hw_value_short : rate->hw_value;
  1051. pktlen = skb->len;
  1052. /* FIXME: If we are in g mode and rate is a CCK rate
  1053. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1054. * from tx power (value is in dB units already) */
  1055. if (info->control.hw_key) {
  1056. keyidx = info->control.hw_key->hw_key_idx;
  1057. pktlen += info->control.hw_key->icv_len;
  1058. }
  1059. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1060. flags |= AR5K_TXDESC_RTSENA;
  1061. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1062. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1063. sc->vif, pktlen, info));
  1064. }
  1065. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1066. flags |= AR5K_TXDESC_CTSENA;
  1067. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1068. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1069. sc->vif, pktlen, info));
  1070. }
  1071. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1072. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1073. (sc->power_level * 2),
  1074. hw_rate,
  1075. info->control.rates[0].count, keyidx, 0, flags,
  1076. cts_rate, duration);
  1077. if (ret)
  1078. goto err_unmap;
  1079. memset(mrr_rate, 0, sizeof(mrr_rate));
  1080. memset(mrr_tries, 0, sizeof(mrr_tries));
  1081. for (i = 0; i < 3; i++) {
  1082. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1083. if (!rate)
  1084. break;
  1085. mrr_rate[i] = rate->hw_value;
  1086. mrr_tries[i] = info->control.rates[i + 1].count;
  1087. }
  1088. ah->ah_setup_mrr_tx_desc(ah, ds,
  1089. mrr_rate[0], mrr_tries[0],
  1090. mrr_rate[1], mrr_tries[1],
  1091. mrr_rate[2], mrr_tries[2]);
  1092. ds->ds_link = 0;
  1093. ds->ds_data = bf->skbaddr;
  1094. spin_lock_bh(&txq->lock);
  1095. list_add_tail(&bf->list, &txq->q);
  1096. sc->tx_stats[txq->qnum].len++;
  1097. if (txq->link == NULL) /* is this first packet? */
  1098. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1099. else /* no, so only link it */
  1100. *txq->link = bf->daddr;
  1101. txq->link = &ds->ds_link;
  1102. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1103. mmiowb();
  1104. spin_unlock_bh(&txq->lock);
  1105. return 0;
  1106. err_unmap:
  1107. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1108. return ret;
  1109. }
  1110. /*******************\
  1111. * Descriptors setup *
  1112. \*******************/
  1113. static int
  1114. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1115. {
  1116. struct ath5k_desc *ds;
  1117. struct ath5k_buf *bf;
  1118. dma_addr_t da;
  1119. unsigned int i;
  1120. int ret;
  1121. /* allocate descriptors */
  1122. sc->desc_len = sizeof(struct ath5k_desc) *
  1123. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1124. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1125. if (sc->desc == NULL) {
  1126. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1127. ret = -ENOMEM;
  1128. goto err;
  1129. }
  1130. ds = sc->desc;
  1131. da = sc->desc_daddr;
  1132. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1133. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1134. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1135. sizeof(struct ath5k_buf), GFP_KERNEL);
  1136. if (bf == NULL) {
  1137. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1138. ret = -ENOMEM;
  1139. goto err_free;
  1140. }
  1141. sc->bufptr = bf;
  1142. INIT_LIST_HEAD(&sc->rxbuf);
  1143. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1144. bf->desc = ds;
  1145. bf->daddr = da;
  1146. list_add_tail(&bf->list, &sc->rxbuf);
  1147. }
  1148. INIT_LIST_HEAD(&sc->txbuf);
  1149. sc->txbuf_len = ATH_TXBUF;
  1150. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1151. da += sizeof(*ds)) {
  1152. bf->desc = ds;
  1153. bf->daddr = da;
  1154. list_add_tail(&bf->list, &sc->txbuf);
  1155. }
  1156. /* beacon buffer */
  1157. bf->desc = ds;
  1158. bf->daddr = da;
  1159. sc->bbuf = bf;
  1160. return 0;
  1161. err_free:
  1162. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1163. err:
  1164. sc->desc = NULL;
  1165. return ret;
  1166. }
  1167. static void
  1168. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1169. {
  1170. struct ath5k_buf *bf;
  1171. ath5k_txbuf_free(sc, sc->bbuf);
  1172. list_for_each_entry(bf, &sc->txbuf, list)
  1173. ath5k_txbuf_free(sc, bf);
  1174. list_for_each_entry(bf, &sc->rxbuf, list)
  1175. ath5k_rxbuf_free(sc, bf);
  1176. /* Free memory associated with all descriptors */
  1177. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1178. kfree(sc->bufptr);
  1179. sc->bufptr = NULL;
  1180. }
  1181. /**************\
  1182. * Queues setup *
  1183. \**************/
  1184. static struct ath5k_txq *
  1185. ath5k_txq_setup(struct ath5k_softc *sc,
  1186. int qtype, int subtype)
  1187. {
  1188. struct ath5k_hw *ah = sc->ah;
  1189. struct ath5k_txq *txq;
  1190. struct ath5k_txq_info qi = {
  1191. .tqi_subtype = subtype,
  1192. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1193. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1194. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1195. };
  1196. int qnum;
  1197. /*
  1198. * Enable interrupts only for EOL and DESC conditions.
  1199. * We mark tx descriptors to receive a DESC interrupt
  1200. * when a tx queue gets deep; otherwise waiting for the
  1201. * EOL to reap descriptors. Note that this is done to
  1202. * reduce interrupt load and this only defers reaping
  1203. * descriptors, never transmitting frames. Aside from
  1204. * reducing interrupts this also permits more concurrency.
  1205. * The only potential downside is if the tx queue backs
  1206. * up in which case the top half of the kernel may backup
  1207. * due to a lack of tx descriptors.
  1208. */
  1209. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1210. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1211. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1212. if (qnum < 0) {
  1213. /*
  1214. * NB: don't print a message, this happens
  1215. * normally on parts with too few tx queues
  1216. */
  1217. return ERR_PTR(qnum);
  1218. }
  1219. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1220. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1221. qnum, ARRAY_SIZE(sc->txqs));
  1222. ath5k_hw_release_tx_queue(ah, qnum);
  1223. return ERR_PTR(-EINVAL);
  1224. }
  1225. txq = &sc->txqs[qnum];
  1226. if (!txq->setup) {
  1227. txq->qnum = qnum;
  1228. txq->link = NULL;
  1229. INIT_LIST_HEAD(&txq->q);
  1230. spin_lock_init(&txq->lock);
  1231. txq->setup = true;
  1232. }
  1233. return &sc->txqs[qnum];
  1234. }
  1235. static int
  1236. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1237. {
  1238. struct ath5k_txq_info qi = {
  1239. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1240. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1241. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1242. /* NB: for dynamic turbo, don't enable any other interrupts */
  1243. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1244. };
  1245. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1246. }
  1247. static int
  1248. ath5k_beaconq_config(struct ath5k_softc *sc)
  1249. {
  1250. struct ath5k_hw *ah = sc->ah;
  1251. struct ath5k_txq_info qi;
  1252. int ret;
  1253. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1254. if (ret)
  1255. return ret;
  1256. if (sc->opmode == NL80211_IFTYPE_AP ||
  1257. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1258. /*
  1259. * Always burst out beacon and CAB traffic
  1260. * (aifs = cwmin = cwmax = 0)
  1261. */
  1262. qi.tqi_aifs = 0;
  1263. qi.tqi_cw_min = 0;
  1264. qi.tqi_cw_max = 0;
  1265. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1266. /*
  1267. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1268. */
  1269. qi.tqi_aifs = 0;
  1270. qi.tqi_cw_min = 0;
  1271. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1272. }
  1273. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1274. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1275. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1276. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1277. if (ret) {
  1278. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1279. "hardware queue!\n", __func__);
  1280. return ret;
  1281. }
  1282. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1283. }
  1284. static void
  1285. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1286. {
  1287. struct ath5k_buf *bf, *bf0;
  1288. /*
  1289. * NB: this assumes output has been stopped and
  1290. * we do not need to block ath5k_tx_tasklet
  1291. */
  1292. spin_lock_bh(&txq->lock);
  1293. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1294. ath5k_debug_printtxbuf(sc, bf);
  1295. ath5k_txbuf_free(sc, bf);
  1296. spin_lock_bh(&sc->txbuflock);
  1297. sc->tx_stats[txq->qnum].len--;
  1298. list_move_tail(&bf->list, &sc->txbuf);
  1299. sc->txbuf_len++;
  1300. spin_unlock_bh(&sc->txbuflock);
  1301. }
  1302. txq->link = NULL;
  1303. spin_unlock_bh(&txq->lock);
  1304. }
  1305. /*
  1306. * Drain the transmit queues and reclaim resources.
  1307. */
  1308. static void
  1309. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1310. {
  1311. struct ath5k_hw *ah = sc->ah;
  1312. unsigned int i;
  1313. /* XXX return value */
  1314. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1315. /* don't touch the hardware if marked invalid */
  1316. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1317. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1318. ath5k_hw_get_txdp(ah, sc->bhalq));
  1319. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1320. if (sc->txqs[i].setup) {
  1321. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1322. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1323. "link %p\n",
  1324. sc->txqs[i].qnum,
  1325. ath5k_hw_get_txdp(ah,
  1326. sc->txqs[i].qnum),
  1327. sc->txqs[i].link);
  1328. }
  1329. }
  1330. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1331. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1332. if (sc->txqs[i].setup)
  1333. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1334. }
  1335. static void
  1336. ath5k_txq_release(struct ath5k_softc *sc)
  1337. {
  1338. struct ath5k_txq *txq = sc->txqs;
  1339. unsigned int i;
  1340. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1341. if (txq->setup) {
  1342. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1343. txq->setup = false;
  1344. }
  1345. }
  1346. /*************\
  1347. * RX Handling *
  1348. \*************/
  1349. /*
  1350. * Enable the receive h/w following a reset.
  1351. */
  1352. static int
  1353. ath5k_rx_start(struct ath5k_softc *sc)
  1354. {
  1355. struct ath5k_hw *ah = sc->ah;
  1356. struct ath5k_buf *bf;
  1357. int ret;
  1358. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1359. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1360. sc->cachelsz, sc->rxbufsize);
  1361. sc->rxlink = NULL;
  1362. spin_lock_bh(&sc->rxbuflock);
  1363. list_for_each_entry(bf, &sc->rxbuf, list) {
  1364. ret = ath5k_rxbuf_setup(sc, bf);
  1365. if (ret != 0) {
  1366. spin_unlock_bh(&sc->rxbuflock);
  1367. goto err;
  1368. }
  1369. }
  1370. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1371. spin_unlock_bh(&sc->rxbuflock);
  1372. ath5k_hw_set_rxdp(ah, bf->daddr);
  1373. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1374. ath5k_mode_setup(sc); /* set filters, etc. */
  1375. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1376. return 0;
  1377. err:
  1378. return ret;
  1379. }
  1380. /*
  1381. * Disable the receive h/w in preparation for a reset.
  1382. */
  1383. static void
  1384. ath5k_rx_stop(struct ath5k_softc *sc)
  1385. {
  1386. struct ath5k_hw *ah = sc->ah;
  1387. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1388. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1389. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1390. ath5k_debug_printrxbuffs(sc, ah);
  1391. sc->rxlink = NULL; /* just in case */
  1392. }
  1393. static unsigned int
  1394. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1395. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1396. {
  1397. struct ieee80211_hdr *hdr = (void *)skb->data;
  1398. unsigned int keyix, hlen;
  1399. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1400. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1401. return RX_FLAG_DECRYPTED;
  1402. /* Apparently when a default key is used to decrypt the packet
  1403. the hw does not set the index used to decrypt. In such cases
  1404. get the index from the packet. */
  1405. hlen = ieee80211_hdrlen(hdr->frame_control);
  1406. if (ieee80211_has_protected(hdr->frame_control) &&
  1407. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1408. skb->len >= hlen + 4) {
  1409. keyix = skb->data[hlen + 3] >> 6;
  1410. if (test_bit(keyix, sc->keymap))
  1411. return RX_FLAG_DECRYPTED;
  1412. }
  1413. return 0;
  1414. }
  1415. static void
  1416. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1417. struct ieee80211_rx_status *rxs)
  1418. {
  1419. u64 tsf, bc_tstamp;
  1420. u32 hw_tu;
  1421. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1422. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1423. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1424. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1425. /*
  1426. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1427. * have updated the local TSF. We have to work around various
  1428. * hardware bugs, though...
  1429. */
  1430. tsf = ath5k_hw_get_tsf64(sc->ah);
  1431. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1432. hw_tu = TSF_TO_TU(tsf);
  1433. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1434. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1435. (unsigned long long)bc_tstamp,
  1436. (unsigned long long)rxs->mactime,
  1437. (unsigned long long)(rxs->mactime - bc_tstamp),
  1438. (unsigned long long)tsf);
  1439. /*
  1440. * Sometimes the HW will give us a wrong tstamp in the rx
  1441. * status, causing the timestamp extension to go wrong.
  1442. * (This seems to happen especially with beacon frames bigger
  1443. * than 78 byte (incl. FCS))
  1444. * But we know that the receive timestamp must be later than the
  1445. * timestamp of the beacon since HW must have synced to that.
  1446. *
  1447. * NOTE: here we assume mactime to be after the frame was
  1448. * received, not like mac80211 which defines it at the start.
  1449. */
  1450. if (bc_tstamp > rxs->mactime) {
  1451. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1452. "fixing mactime from %llx to %llx\n",
  1453. (unsigned long long)rxs->mactime,
  1454. (unsigned long long)tsf);
  1455. rxs->mactime = tsf;
  1456. }
  1457. /*
  1458. * Local TSF might have moved higher than our beacon timers,
  1459. * in that case we have to update them to continue sending
  1460. * beacons. This also takes care of synchronizing beacon sending
  1461. * times with other stations.
  1462. */
  1463. if (hw_tu >= sc->nexttbtt)
  1464. ath5k_beacon_update_timers(sc, bc_tstamp);
  1465. }
  1466. }
  1467. static void ath5k_tasklet_beacon(unsigned long data)
  1468. {
  1469. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1470. /*
  1471. * Software beacon alert--time to send a beacon.
  1472. *
  1473. * In IBSS mode we use this interrupt just to
  1474. * keep track of the next TBTT (target beacon
  1475. * transmission time) in order to detect wether
  1476. * automatic TSF updates happened.
  1477. */
  1478. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1479. /* XXX: only if VEOL suppported */
  1480. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1481. sc->nexttbtt += sc->bintval;
  1482. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1483. "SWBA nexttbtt: %x hw_tu: %x "
  1484. "TSF: %llx\n",
  1485. sc->nexttbtt,
  1486. TSF_TO_TU(tsf),
  1487. (unsigned long long) tsf);
  1488. } else {
  1489. spin_lock(&sc->block);
  1490. ath5k_beacon_send(sc);
  1491. spin_unlock(&sc->block);
  1492. }
  1493. }
  1494. static void
  1495. ath5k_tasklet_rx(unsigned long data)
  1496. {
  1497. struct ieee80211_rx_status rxs = {};
  1498. struct ath5k_rx_status rs = {};
  1499. struct sk_buff *skb, *next_skb;
  1500. dma_addr_t next_skb_addr;
  1501. struct ath5k_softc *sc = (void *)data;
  1502. struct ath5k_buf *bf, *bf_last;
  1503. struct ath5k_desc *ds;
  1504. int ret;
  1505. int hdrlen;
  1506. int padsize;
  1507. spin_lock(&sc->rxbuflock);
  1508. if (list_empty(&sc->rxbuf)) {
  1509. ATH5K_WARN(sc, "empty rx buf pool\n");
  1510. goto unlock;
  1511. }
  1512. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1513. do {
  1514. rxs.flag = 0;
  1515. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1516. BUG_ON(bf->skb == NULL);
  1517. skb = bf->skb;
  1518. ds = bf->desc;
  1519. /*
  1520. * last buffer must not be freed to ensure proper hardware
  1521. * function. When the hardware finishes also a packet next to
  1522. * it, we are sure, it doesn't use it anymore and we can go on.
  1523. */
  1524. if (bf_last == bf)
  1525. bf->flags |= 1;
  1526. if (bf->flags) {
  1527. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1528. struct ath5k_buf, list);
  1529. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1530. &rs);
  1531. if (ret)
  1532. break;
  1533. bf->flags &= ~1;
  1534. /* skip the overwritten one (even status is martian) */
  1535. goto next;
  1536. }
  1537. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1538. if (unlikely(ret == -EINPROGRESS))
  1539. break;
  1540. else if (unlikely(ret)) {
  1541. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1542. spin_unlock(&sc->rxbuflock);
  1543. return;
  1544. }
  1545. if (unlikely(rs.rs_more)) {
  1546. ATH5K_WARN(sc, "unsupported jumbo\n");
  1547. goto next;
  1548. }
  1549. if (unlikely(rs.rs_status)) {
  1550. if (rs.rs_status & AR5K_RXERR_PHY)
  1551. goto next;
  1552. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1553. /*
  1554. * Decrypt error. If the error occurred
  1555. * because there was no hardware key, then
  1556. * let the frame through so the upper layers
  1557. * can process it. This is necessary for 5210
  1558. * parts which have no way to setup a ``clear''
  1559. * key cache entry.
  1560. *
  1561. * XXX do key cache faulting
  1562. */
  1563. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1564. !(rs.rs_status & AR5K_RXERR_CRC))
  1565. goto accept;
  1566. }
  1567. if (rs.rs_status & AR5K_RXERR_MIC) {
  1568. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1569. goto accept;
  1570. }
  1571. /* let crypto-error packets fall through in MNTR */
  1572. if ((rs.rs_status &
  1573. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1574. sc->opmode != NL80211_IFTYPE_MONITOR)
  1575. goto next;
  1576. }
  1577. accept:
  1578. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1579. /*
  1580. * If we can't replace bf->skb with a new skb under memory
  1581. * pressure, just skip this packet
  1582. */
  1583. if (!next_skb)
  1584. goto next;
  1585. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1586. PCI_DMA_FROMDEVICE);
  1587. skb_put(skb, rs.rs_datalen);
  1588. /* The MAC header is padded to have 32-bit boundary if the
  1589. * packet payload is non-zero. The general calculation for
  1590. * padsize would take into account odd header lengths:
  1591. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1592. * even-length headers are used, padding can only be 0 or 2
  1593. * bytes and we can optimize this a bit. In addition, we must
  1594. * not try to remove padding from short control frames that do
  1595. * not have payload. */
  1596. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1597. padsize = ath5k_pad_size(hdrlen);
  1598. if (padsize) {
  1599. memmove(skb->data + padsize, skb->data, hdrlen);
  1600. skb_pull(skb, padsize);
  1601. }
  1602. /*
  1603. * always extend the mac timestamp, since this information is
  1604. * also needed for proper IBSS merging.
  1605. *
  1606. * XXX: it might be too late to do it here, since rs_tstamp is
  1607. * 15bit only. that means TSF extension has to be done within
  1608. * 32768usec (about 32ms). it might be necessary to move this to
  1609. * the interrupt handler, like it is done in madwifi.
  1610. *
  1611. * Unfortunately we don't know when the hardware takes the rx
  1612. * timestamp (beginning of phy frame, data frame, end of rx?).
  1613. * The only thing we know is that it is hardware specific...
  1614. * On AR5213 it seems the rx timestamp is at the end of the
  1615. * frame, but i'm not sure.
  1616. *
  1617. * NOTE: mac80211 defines mactime at the beginning of the first
  1618. * data symbol. Since we don't have any time references it's
  1619. * impossible to comply to that. This affects IBSS merge only
  1620. * right now, so it's not too bad...
  1621. */
  1622. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1623. rxs.flag |= RX_FLAG_TSFT;
  1624. rxs.freq = sc->curchan->center_freq;
  1625. rxs.band = sc->curband->band;
  1626. rxs.noise = sc->ah->ah_noise_floor;
  1627. rxs.signal = rxs.noise + rs.rs_rssi;
  1628. /* An rssi of 35 indicates you should be able use
  1629. * 54 Mbps reliably. A more elaborate scheme can be used
  1630. * here but it requires a map of SNR/throughput for each
  1631. * possible mode used */
  1632. rxs.qual = rs.rs_rssi * 100 / 35;
  1633. /* rssi can be more than 35 though, anything above that
  1634. * should be considered at 100% */
  1635. if (rxs.qual > 100)
  1636. rxs.qual = 100;
  1637. rxs.antenna = rs.rs_antenna;
  1638. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1639. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1640. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1641. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1642. rxs.flag |= RX_FLAG_SHORTPRE;
  1643. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1644. /* check beacons in IBSS mode */
  1645. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1646. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1647. __ieee80211_rx(sc->hw, skb, &rxs);
  1648. bf->skb = next_skb;
  1649. bf->skbaddr = next_skb_addr;
  1650. next:
  1651. list_move_tail(&bf->list, &sc->rxbuf);
  1652. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1653. unlock:
  1654. spin_unlock(&sc->rxbuflock);
  1655. }
  1656. /*************\
  1657. * TX Handling *
  1658. \*************/
  1659. static void
  1660. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1661. {
  1662. struct ath5k_tx_status ts = {};
  1663. struct ath5k_buf *bf, *bf0;
  1664. struct ath5k_desc *ds;
  1665. struct sk_buff *skb;
  1666. struct ieee80211_tx_info *info;
  1667. int i, ret;
  1668. spin_lock(&txq->lock);
  1669. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1670. ds = bf->desc;
  1671. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1672. if (unlikely(ret == -EINPROGRESS))
  1673. break;
  1674. else if (unlikely(ret)) {
  1675. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1676. ret, txq->qnum);
  1677. break;
  1678. }
  1679. skb = bf->skb;
  1680. info = IEEE80211_SKB_CB(skb);
  1681. bf->skb = NULL;
  1682. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1683. PCI_DMA_TODEVICE);
  1684. ieee80211_tx_info_clear_status(info);
  1685. for (i = 0; i < 4; i++) {
  1686. struct ieee80211_tx_rate *r =
  1687. &info->status.rates[i];
  1688. if (ts.ts_rate[i]) {
  1689. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1690. r->count = ts.ts_retry[i];
  1691. } else {
  1692. r->idx = -1;
  1693. r->count = 0;
  1694. }
  1695. }
  1696. /* count the successful attempt as well */
  1697. info->status.rates[ts.ts_final_idx].count++;
  1698. if (unlikely(ts.ts_status)) {
  1699. sc->ll_stats.dot11ACKFailureCount++;
  1700. if (ts.ts_status & AR5K_TXERR_FILT)
  1701. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1702. } else {
  1703. info->flags |= IEEE80211_TX_STAT_ACK;
  1704. info->status.ack_signal = ts.ts_rssi;
  1705. }
  1706. ieee80211_tx_status(sc->hw, skb);
  1707. sc->tx_stats[txq->qnum].count++;
  1708. spin_lock(&sc->txbuflock);
  1709. sc->tx_stats[txq->qnum].len--;
  1710. list_move_tail(&bf->list, &sc->txbuf);
  1711. sc->txbuf_len++;
  1712. spin_unlock(&sc->txbuflock);
  1713. }
  1714. if (likely(list_empty(&txq->q)))
  1715. txq->link = NULL;
  1716. spin_unlock(&txq->lock);
  1717. if (sc->txbuf_len > ATH_TXBUF / 5)
  1718. ieee80211_wake_queues(sc->hw);
  1719. }
  1720. static void
  1721. ath5k_tasklet_tx(unsigned long data)
  1722. {
  1723. struct ath5k_softc *sc = (void *)data;
  1724. ath5k_tx_processq(sc, sc->txq);
  1725. }
  1726. /*****************\
  1727. * Beacon handling *
  1728. \*****************/
  1729. /*
  1730. * Setup the beacon frame for transmit.
  1731. */
  1732. static int
  1733. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1734. {
  1735. struct sk_buff *skb = bf->skb;
  1736. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1737. struct ath5k_hw *ah = sc->ah;
  1738. struct ath5k_desc *ds;
  1739. int ret, antenna = 0;
  1740. u32 flags;
  1741. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1742. PCI_DMA_TODEVICE);
  1743. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1744. "skbaddr %llx\n", skb, skb->data, skb->len,
  1745. (unsigned long long)bf->skbaddr);
  1746. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1747. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1748. return -EIO;
  1749. }
  1750. ds = bf->desc;
  1751. flags = AR5K_TXDESC_NOACK;
  1752. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1753. ds->ds_link = bf->daddr; /* self-linked */
  1754. flags |= AR5K_TXDESC_VEOL;
  1755. /*
  1756. * Let hardware handle antenna switching if txantenna is not set
  1757. */
  1758. } else {
  1759. ds->ds_link = 0;
  1760. /*
  1761. * Switch antenna every 4 beacons if txantenna is not set
  1762. * XXX assumes two antennas
  1763. */
  1764. if (antenna == 0)
  1765. antenna = sc->bsent & 4 ? 2 : 1;
  1766. }
  1767. /* FIXME: If we are in g mode and rate is a CCK rate
  1768. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1769. * from tx power (value is in dB units already) */
  1770. ds->ds_data = bf->skbaddr;
  1771. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1772. ieee80211_get_hdrlen_from_skb(skb),
  1773. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1774. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1775. 1, AR5K_TXKEYIX_INVALID,
  1776. antenna, flags, 0, 0);
  1777. if (ret)
  1778. goto err_unmap;
  1779. return 0;
  1780. err_unmap:
  1781. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1782. return ret;
  1783. }
  1784. /*
  1785. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1786. * frame contents are done as needed and the slot time is
  1787. * also adjusted based on current state.
  1788. *
  1789. * This is called from software irq context (beacontq or restq
  1790. * tasklets) or user context from ath5k_beacon_config.
  1791. */
  1792. static void
  1793. ath5k_beacon_send(struct ath5k_softc *sc)
  1794. {
  1795. struct ath5k_buf *bf = sc->bbuf;
  1796. struct ath5k_hw *ah = sc->ah;
  1797. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1798. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1799. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1800. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1801. return;
  1802. }
  1803. /*
  1804. * Check if the previous beacon has gone out. If
  1805. * not don't don't try to post another, skip this
  1806. * period and wait for the next. Missed beacons
  1807. * indicate a problem and should not occur. If we
  1808. * miss too many consecutive beacons reset the device.
  1809. */
  1810. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1811. sc->bmisscount++;
  1812. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1813. "missed %u consecutive beacons\n", sc->bmisscount);
  1814. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1815. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1816. "stuck beacon time (%u missed)\n",
  1817. sc->bmisscount);
  1818. tasklet_schedule(&sc->restq);
  1819. }
  1820. return;
  1821. }
  1822. if (unlikely(sc->bmisscount != 0)) {
  1823. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1824. "resume beacon xmit after %u misses\n",
  1825. sc->bmisscount);
  1826. sc->bmisscount = 0;
  1827. }
  1828. /*
  1829. * Stop any current dma and put the new frame on the queue.
  1830. * This should never fail since we check above that no frames
  1831. * are still pending on the queue.
  1832. */
  1833. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1834. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1835. /* NB: hw still stops DMA, so proceed */
  1836. }
  1837. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1838. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1839. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1840. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1841. sc->bsent++;
  1842. }
  1843. /**
  1844. * ath5k_beacon_update_timers - update beacon timers
  1845. *
  1846. * @sc: struct ath5k_softc pointer we are operating on
  1847. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1848. * beacon timer update based on the current HW TSF.
  1849. *
  1850. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1851. * of a received beacon or the current local hardware TSF and write it to the
  1852. * beacon timer registers.
  1853. *
  1854. * This is called in a variety of situations, e.g. when a beacon is received,
  1855. * when a TSF update has been detected, but also when an new IBSS is created or
  1856. * when we otherwise know we have to update the timers, but we keep it in this
  1857. * function to have it all together in one place.
  1858. */
  1859. static void
  1860. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1861. {
  1862. struct ath5k_hw *ah = sc->ah;
  1863. u32 nexttbtt, intval, hw_tu, bc_tu;
  1864. u64 hw_tsf;
  1865. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1866. if (WARN_ON(!intval))
  1867. return;
  1868. /* beacon TSF converted to TU */
  1869. bc_tu = TSF_TO_TU(bc_tsf);
  1870. /* current TSF converted to TU */
  1871. hw_tsf = ath5k_hw_get_tsf64(ah);
  1872. hw_tu = TSF_TO_TU(hw_tsf);
  1873. #define FUDGE 3
  1874. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1875. if (bc_tsf == -1) {
  1876. /*
  1877. * no beacons received, called internally.
  1878. * just need to refresh timers based on HW TSF.
  1879. */
  1880. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1881. } else if (bc_tsf == 0) {
  1882. /*
  1883. * no beacon received, probably called by ath5k_reset_tsf().
  1884. * reset TSF to start with 0.
  1885. */
  1886. nexttbtt = intval;
  1887. intval |= AR5K_BEACON_RESET_TSF;
  1888. } else if (bc_tsf > hw_tsf) {
  1889. /*
  1890. * beacon received, SW merge happend but HW TSF not yet updated.
  1891. * not possible to reconfigure timers yet, but next time we
  1892. * receive a beacon with the same BSSID, the hardware will
  1893. * automatically update the TSF and then we need to reconfigure
  1894. * the timers.
  1895. */
  1896. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1897. "need to wait for HW TSF sync\n");
  1898. return;
  1899. } else {
  1900. /*
  1901. * most important case for beacon synchronization between STA.
  1902. *
  1903. * beacon received and HW TSF has been already updated by HW.
  1904. * update next TBTT based on the TSF of the beacon, but make
  1905. * sure it is ahead of our local TSF timer.
  1906. */
  1907. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1908. }
  1909. #undef FUDGE
  1910. sc->nexttbtt = nexttbtt;
  1911. intval |= AR5K_BEACON_ENA;
  1912. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1913. /*
  1914. * debugging output last in order to preserve the time critical aspect
  1915. * of this function
  1916. */
  1917. if (bc_tsf == -1)
  1918. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1919. "reconfigured timers based on HW TSF\n");
  1920. else if (bc_tsf == 0)
  1921. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1922. "reset HW TSF and timers\n");
  1923. else
  1924. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1925. "updated timers based on beacon TSF\n");
  1926. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1927. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1928. (unsigned long long) bc_tsf,
  1929. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1930. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1931. intval & AR5K_BEACON_PERIOD,
  1932. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1933. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1934. }
  1935. /**
  1936. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1937. *
  1938. * @sc: struct ath5k_softc pointer we are operating on
  1939. *
  1940. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1941. * interrupts to detect TSF updates only.
  1942. */
  1943. static void
  1944. ath5k_beacon_config(struct ath5k_softc *sc)
  1945. {
  1946. struct ath5k_hw *ah = sc->ah;
  1947. unsigned long flags;
  1948. ath5k_hw_set_imr(ah, 0);
  1949. sc->bmisscount = 0;
  1950. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1951. if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1952. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1953. sc->opmode == NL80211_IFTYPE_AP) {
  1954. /*
  1955. * In IBSS mode we use a self-linked tx descriptor and let the
  1956. * hardware send the beacons automatically. We have to load it
  1957. * only once here.
  1958. * We use the SWBA interrupt only to keep track of the beacon
  1959. * timers in order to detect automatic TSF updates.
  1960. */
  1961. ath5k_beaconq_config(sc);
  1962. sc->imask |= AR5K_INT_SWBA;
  1963. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1964. if (ath5k_hw_hasveol(ah)) {
  1965. spin_lock_irqsave(&sc->block, flags);
  1966. ath5k_beacon_send(sc);
  1967. spin_unlock_irqrestore(&sc->block, flags);
  1968. }
  1969. } else
  1970. ath5k_beacon_update_timers(sc, -1);
  1971. }
  1972. ath5k_hw_set_imr(ah, sc->imask);
  1973. }
  1974. /********************\
  1975. * Interrupt handling *
  1976. \********************/
  1977. static int
  1978. ath5k_init(struct ath5k_softc *sc)
  1979. {
  1980. struct ath5k_hw *ah = sc->ah;
  1981. int ret, i;
  1982. mutex_lock(&sc->lock);
  1983. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1984. /*
  1985. * Stop anything previously setup. This is safe
  1986. * no matter this is the first time through or not.
  1987. */
  1988. ath5k_stop_locked(sc);
  1989. /*
  1990. * The basic interface to setting the hardware in a good
  1991. * state is ``reset''. On return the hardware is known to
  1992. * be powered up and with interrupts disabled. This must
  1993. * be followed by initialization of the appropriate bits
  1994. * and then setup of the interrupt mask.
  1995. */
  1996. sc->curchan = sc->hw->conf.channel;
  1997. sc->curband = &sc->sbands[sc->curchan->band];
  1998. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  1999. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2000. AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  2001. ret = ath5k_reset(sc, false, false);
  2002. if (ret)
  2003. goto done;
  2004. /*
  2005. * Reset the key cache since some parts do not reset the
  2006. * contents on initial power up or resume from suspend.
  2007. */
  2008. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2009. ath5k_hw_reset_key(ah, i);
  2010. /* Set ack to be sent at low bit-rates */
  2011. ath5k_hw_set_ack_bitrate_high(ah, false);
  2012. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2013. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2014. ret = 0;
  2015. done:
  2016. mmiowb();
  2017. mutex_unlock(&sc->lock);
  2018. return ret;
  2019. }
  2020. static int
  2021. ath5k_stop_locked(struct ath5k_softc *sc)
  2022. {
  2023. struct ath5k_hw *ah = sc->ah;
  2024. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2025. test_bit(ATH_STAT_INVALID, sc->status));
  2026. /*
  2027. * Shutdown the hardware and driver:
  2028. * stop output from above
  2029. * disable interrupts
  2030. * turn off timers
  2031. * turn off the radio
  2032. * clear transmit machinery
  2033. * clear receive machinery
  2034. * drain and release tx queues
  2035. * reclaim beacon resources
  2036. * power down hardware
  2037. *
  2038. * Note that some of this work is not possible if the
  2039. * hardware is gone (invalid).
  2040. */
  2041. ieee80211_stop_queues(sc->hw);
  2042. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2043. ath5k_led_off(sc);
  2044. ath5k_hw_set_imr(ah, 0);
  2045. synchronize_irq(sc->pdev->irq);
  2046. }
  2047. ath5k_txq_cleanup(sc);
  2048. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2049. ath5k_rx_stop(sc);
  2050. ath5k_hw_phy_disable(ah);
  2051. } else
  2052. sc->rxlink = NULL;
  2053. return 0;
  2054. }
  2055. /*
  2056. * Stop the device, grabbing the top-level lock to protect
  2057. * against concurrent entry through ath5k_init (which can happen
  2058. * if another thread does a system call and the thread doing the
  2059. * stop is preempted).
  2060. */
  2061. static int
  2062. ath5k_stop_hw(struct ath5k_softc *sc)
  2063. {
  2064. int ret;
  2065. mutex_lock(&sc->lock);
  2066. ret = ath5k_stop_locked(sc);
  2067. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2068. /*
  2069. * Set the chip in full sleep mode. Note that we are
  2070. * careful to do this only when bringing the interface
  2071. * completely to a stop. When the chip is in this state
  2072. * it must be carefully woken up or references to
  2073. * registers in the PCI clock domain may freeze the bus
  2074. * (and system). This varies by chip and is mostly an
  2075. * issue with newer parts that go to sleep more quickly.
  2076. */
  2077. if (sc->ah->ah_mac_srev >= 0x78) {
  2078. /*
  2079. * XXX
  2080. * don't put newer MAC revisions > 7.8 to sleep because
  2081. * of the above mentioned problems
  2082. */
  2083. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2084. "not putting device to sleep\n");
  2085. } else {
  2086. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2087. "putting device to full sleep\n");
  2088. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2089. }
  2090. }
  2091. ath5k_txbuf_free(sc, sc->bbuf);
  2092. mmiowb();
  2093. mutex_unlock(&sc->lock);
  2094. del_timer_sync(&sc->calib_tim);
  2095. tasklet_kill(&sc->rxtq);
  2096. tasklet_kill(&sc->txtq);
  2097. tasklet_kill(&sc->restq);
  2098. tasklet_kill(&sc->beacontq);
  2099. return ret;
  2100. }
  2101. static irqreturn_t
  2102. ath5k_intr(int irq, void *dev_id)
  2103. {
  2104. struct ath5k_softc *sc = dev_id;
  2105. struct ath5k_hw *ah = sc->ah;
  2106. enum ath5k_int status;
  2107. unsigned int counter = 1000;
  2108. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2109. !ath5k_hw_is_intr_pending(ah)))
  2110. return IRQ_NONE;
  2111. do {
  2112. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2113. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2114. status, sc->imask);
  2115. if (unlikely(status & AR5K_INT_FATAL)) {
  2116. /*
  2117. * Fatal errors are unrecoverable.
  2118. * Typically these are caused by DMA errors.
  2119. */
  2120. tasklet_schedule(&sc->restq);
  2121. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2122. tasklet_schedule(&sc->restq);
  2123. } else {
  2124. if (status & AR5K_INT_SWBA) {
  2125. tasklet_schedule(&sc->beacontq);
  2126. }
  2127. if (status & AR5K_INT_RXEOL) {
  2128. /*
  2129. * NB: the hardware should re-read the link when
  2130. * RXE bit is written, but it doesn't work at
  2131. * least on older hardware revs.
  2132. */
  2133. sc->rxlink = NULL;
  2134. }
  2135. if (status & AR5K_INT_TXURN) {
  2136. /* bump tx trigger level */
  2137. ath5k_hw_update_tx_triglevel(ah, true);
  2138. }
  2139. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2140. tasklet_schedule(&sc->rxtq);
  2141. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2142. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2143. tasklet_schedule(&sc->txtq);
  2144. if (status & AR5K_INT_BMISS) {
  2145. /* TODO */
  2146. }
  2147. if (status & AR5K_INT_MIB) {
  2148. /*
  2149. * These stats are also used for ANI i think
  2150. * so how about updating them more often ?
  2151. */
  2152. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2153. }
  2154. }
  2155. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2156. if (unlikely(!counter))
  2157. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2158. return IRQ_HANDLED;
  2159. }
  2160. static void
  2161. ath5k_tasklet_reset(unsigned long data)
  2162. {
  2163. struct ath5k_softc *sc = (void *)data;
  2164. ath5k_reset_wake(sc);
  2165. }
  2166. /*
  2167. * Periodically recalibrate the PHY to account
  2168. * for temperature/environment changes.
  2169. */
  2170. static void
  2171. ath5k_calibrate(unsigned long data)
  2172. {
  2173. struct ath5k_softc *sc = (void *)data;
  2174. struct ath5k_hw *ah = sc->ah;
  2175. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2176. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2177. sc->curchan->hw_value);
  2178. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2179. /*
  2180. * Rfgain is out of bounds, reset the chip
  2181. * to load new gain values.
  2182. */
  2183. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2184. ath5k_reset_wake(sc);
  2185. }
  2186. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2187. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2188. ieee80211_frequency_to_channel(
  2189. sc->curchan->center_freq));
  2190. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2191. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2192. }
  2193. /********************\
  2194. * Mac80211 functions *
  2195. \********************/
  2196. static int
  2197. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2198. {
  2199. struct ath5k_softc *sc = hw->priv;
  2200. struct ath5k_buf *bf;
  2201. unsigned long flags;
  2202. int hdrlen;
  2203. int padsize;
  2204. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2205. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2206. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2207. /*
  2208. * the hardware expects the header padded to 4 byte boundaries
  2209. * if this is not the case we add the padding after the header
  2210. */
  2211. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2212. padsize = ath5k_pad_size(hdrlen);
  2213. if (padsize) {
  2214. if (skb_headroom(skb) < padsize) {
  2215. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2216. " headroom to pad %d\n", hdrlen, padsize);
  2217. return NETDEV_TX_BUSY;
  2218. }
  2219. skb_push(skb, padsize);
  2220. memmove(skb->data, skb->data+padsize, hdrlen);
  2221. }
  2222. spin_lock_irqsave(&sc->txbuflock, flags);
  2223. if (list_empty(&sc->txbuf)) {
  2224. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2225. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2226. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2227. return NETDEV_TX_BUSY;
  2228. }
  2229. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2230. list_del(&bf->list);
  2231. sc->txbuf_len--;
  2232. if (list_empty(&sc->txbuf))
  2233. ieee80211_stop_queues(hw);
  2234. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2235. bf->skb = skb;
  2236. if (ath5k_txbuf_setup(sc, bf)) {
  2237. bf->skb = NULL;
  2238. spin_lock_irqsave(&sc->txbuflock, flags);
  2239. list_add_tail(&bf->list, &sc->txbuf);
  2240. sc->txbuf_len++;
  2241. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2242. dev_kfree_skb_any(skb);
  2243. return NETDEV_TX_OK;
  2244. }
  2245. return NETDEV_TX_OK;
  2246. }
  2247. static int
  2248. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2249. {
  2250. struct ath5k_hw *ah = sc->ah;
  2251. int ret;
  2252. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2253. if (stop) {
  2254. ath5k_hw_set_imr(ah, 0);
  2255. ath5k_txq_cleanup(sc);
  2256. ath5k_rx_stop(sc);
  2257. }
  2258. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2259. if (ret) {
  2260. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2261. goto err;
  2262. }
  2263. ret = ath5k_rx_start(sc);
  2264. if (ret) {
  2265. ATH5K_ERR(sc, "can't start recv logic\n");
  2266. goto err;
  2267. }
  2268. /*
  2269. * Change channels and update the h/w rate map if we're switching;
  2270. * e.g. 11a to 11b/g.
  2271. *
  2272. * We may be doing a reset in response to an ioctl that changes the
  2273. * channel so update any state that might change as a result.
  2274. *
  2275. * XXX needed?
  2276. */
  2277. /* ath5k_chan_change(sc, c); */
  2278. ath5k_beacon_config(sc);
  2279. /* intrs are enabled by ath5k_beacon_config */
  2280. return 0;
  2281. err:
  2282. return ret;
  2283. }
  2284. static int
  2285. ath5k_reset_wake(struct ath5k_softc *sc)
  2286. {
  2287. int ret;
  2288. ret = ath5k_reset(sc, true, true);
  2289. if (!ret)
  2290. ieee80211_wake_queues(sc->hw);
  2291. return ret;
  2292. }
  2293. static int ath5k_start(struct ieee80211_hw *hw)
  2294. {
  2295. return ath5k_init(hw->priv);
  2296. }
  2297. static void ath5k_stop(struct ieee80211_hw *hw)
  2298. {
  2299. ath5k_stop_hw(hw->priv);
  2300. }
  2301. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2302. struct ieee80211_if_init_conf *conf)
  2303. {
  2304. struct ath5k_softc *sc = hw->priv;
  2305. int ret;
  2306. mutex_lock(&sc->lock);
  2307. if (sc->vif) {
  2308. ret = 0;
  2309. goto end;
  2310. }
  2311. sc->vif = conf->vif;
  2312. switch (conf->type) {
  2313. case NL80211_IFTYPE_AP:
  2314. case NL80211_IFTYPE_STATION:
  2315. case NL80211_IFTYPE_ADHOC:
  2316. case NL80211_IFTYPE_MESH_POINT:
  2317. case NL80211_IFTYPE_MONITOR:
  2318. sc->opmode = conf->type;
  2319. break;
  2320. default:
  2321. ret = -EOPNOTSUPP;
  2322. goto end;
  2323. }
  2324. /* Set to a reasonable value. Note that this will
  2325. * be set to mac80211's value at ath5k_config(). */
  2326. sc->bintval = 1000;
  2327. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2328. ret = 0;
  2329. end:
  2330. mutex_unlock(&sc->lock);
  2331. return ret;
  2332. }
  2333. static void
  2334. ath5k_remove_interface(struct ieee80211_hw *hw,
  2335. struct ieee80211_if_init_conf *conf)
  2336. {
  2337. struct ath5k_softc *sc = hw->priv;
  2338. u8 mac[ETH_ALEN] = {};
  2339. mutex_lock(&sc->lock);
  2340. if (sc->vif != conf->vif)
  2341. goto end;
  2342. ath5k_hw_set_lladdr(sc->ah, mac);
  2343. sc->vif = NULL;
  2344. end:
  2345. mutex_unlock(&sc->lock);
  2346. }
  2347. /*
  2348. * TODO: Phy disable/diversity etc
  2349. */
  2350. static int
  2351. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2352. {
  2353. struct ath5k_softc *sc = hw->priv;
  2354. struct ieee80211_conf *conf = &hw->conf;
  2355. int ret;
  2356. mutex_lock(&sc->lock);
  2357. sc->bintval = conf->beacon_int;
  2358. sc->power_level = conf->power_level;
  2359. ret = ath5k_chan_set(sc, conf->channel);
  2360. mutex_unlock(&sc->lock);
  2361. return ret;
  2362. }
  2363. static int
  2364. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2365. struct ieee80211_if_conf *conf)
  2366. {
  2367. struct ath5k_softc *sc = hw->priv;
  2368. struct ath5k_hw *ah = sc->ah;
  2369. int ret = 0;
  2370. mutex_lock(&sc->lock);
  2371. if (sc->vif != vif) {
  2372. ret = -EIO;
  2373. goto unlock;
  2374. }
  2375. if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
  2376. /* Cache for later use during resets */
  2377. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2378. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2379. * a clean way of letting us retrieve this yet. */
  2380. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2381. mmiowb();
  2382. }
  2383. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2384. (vif->type == NL80211_IFTYPE_ADHOC ||
  2385. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2386. vif->type == NL80211_IFTYPE_AP)) {
  2387. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2388. if (!beacon) {
  2389. ret = -ENOMEM;
  2390. goto unlock;
  2391. }
  2392. ath5k_beacon_update(sc, beacon);
  2393. }
  2394. unlock:
  2395. mutex_unlock(&sc->lock);
  2396. return ret;
  2397. }
  2398. #define SUPPORTED_FIF_FLAGS \
  2399. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2400. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2401. FIF_BCN_PRBRESP_PROMISC
  2402. /*
  2403. * o always accept unicast, broadcast, and multicast traffic
  2404. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2405. * says it should be
  2406. * o maintain current state of phy ofdm or phy cck error reception.
  2407. * If the hardware detects any of these type of errors then
  2408. * ath5k_hw_get_rx_filter() will pass to us the respective
  2409. * hardware filters to be able to receive these type of frames.
  2410. * o probe request frames are accepted only when operating in
  2411. * hostap, adhoc, or monitor modes
  2412. * o enable promiscuous mode according to the interface state
  2413. * o accept beacons:
  2414. * - when operating in adhoc mode so the 802.11 layer creates
  2415. * node table entries for peers,
  2416. * - when operating in station mode for collecting rssi data when
  2417. * the station is otherwise quiet, or
  2418. * - when scanning
  2419. */
  2420. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2421. unsigned int changed_flags,
  2422. unsigned int *new_flags,
  2423. int mc_count, struct dev_mc_list *mclist)
  2424. {
  2425. struct ath5k_softc *sc = hw->priv;
  2426. struct ath5k_hw *ah = sc->ah;
  2427. u32 mfilt[2], val, rfilt;
  2428. u8 pos;
  2429. int i;
  2430. mfilt[0] = 0;
  2431. mfilt[1] = 0;
  2432. /* Only deal with supported flags */
  2433. changed_flags &= SUPPORTED_FIF_FLAGS;
  2434. *new_flags &= SUPPORTED_FIF_FLAGS;
  2435. /* If HW detects any phy or radar errors, leave those filters on.
  2436. * Also, always enable Unicast, Broadcasts and Multicast
  2437. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2438. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2439. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2440. AR5K_RX_FILTER_MCAST);
  2441. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2442. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2443. rfilt |= AR5K_RX_FILTER_PROM;
  2444. __set_bit(ATH_STAT_PROMISC, sc->status);
  2445. } else {
  2446. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2447. }
  2448. }
  2449. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2450. if (*new_flags & FIF_ALLMULTI) {
  2451. mfilt[0] = ~0;
  2452. mfilt[1] = ~0;
  2453. } else {
  2454. for (i = 0; i < mc_count; i++) {
  2455. if (!mclist)
  2456. break;
  2457. /* calculate XOR of eight 6-bit values */
  2458. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2459. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2460. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2461. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2462. pos &= 0x3f;
  2463. mfilt[pos / 32] |= (1 << (pos % 32));
  2464. /* XXX: we might be able to just do this instead,
  2465. * but not sure, needs testing, if we do use this we'd
  2466. * neet to inform below to not reset the mcast */
  2467. /* ath5k_hw_set_mcast_filterindex(ah,
  2468. * mclist->dmi_addr[5]); */
  2469. mclist = mclist->next;
  2470. }
  2471. }
  2472. /* This is the best we can do */
  2473. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2474. rfilt |= AR5K_RX_FILTER_PHYERR;
  2475. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2476. * and probes for any BSSID, this needs testing */
  2477. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2478. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2479. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2480. * set we should only pass on control frames for this
  2481. * station. This needs testing. I believe right now this
  2482. * enables *all* control frames, which is OK.. but
  2483. * but we should see if we can improve on granularity */
  2484. if (*new_flags & FIF_CONTROL)
  2485. rfilt |= AR5K_RX_FILTER_CONTROL;
  2486. /* Additional settings per mode -- this is per ath5k */
  2487. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2488. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2489. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2490. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2491. if (sc->opmode != NL80211_IFTYPE_STATION)
  2492. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2493. if (sc->opmode != NL80211_IFTYPE_AP &&
  2494. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2495. test_bit(ATH_STAT_PROMISC, sc->status))
  2496. rfilt |= AR5K_RX_FILTER_PROM;
  2497. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2498. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2499. sc->opmode == NL80211_IFTYPE_AP)
  2500. rfilt |= AR5K_RX_FILTER_BEACON;
  2501. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2502. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2503. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2504. /* Set filters */
  2505. ath5k_hw_set_rx_filter(ah, rfilt);
  2506. /* Set multicast bits */
  2507. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2508. /* Set the cached hw filter flags, this will alter actually
  2509. * be set in HW */
  2510. sc->filter_flags = rfilt;
  2511. }
  2512. static int
  2513. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2514. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2515. struct ieee80211_key_conf *key)
  2516. {
  2517. struct ath5k_softc *sc = hw->priv;
  2518. int ret = 0;
  2519. if (modparam_nohwcrypt)
  2520. return -EOPNOTSUPP;
  2521. switch (key->alg) {
  2522. case ALG_WEP:
  2523. case ALG_TKIP:
  2524. break;
  2525. case ALG_CCMP:
  2526. return -EOPNOTSUPP;
  2527. default:
  2528. WARN_ON(1);
  2529. return -EINVAL;
  2530. }
  2531. mutex_lock(&sc->lock);
  2532. switch (cmd) {
  2533. case SET_KEY:
  2534. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2535. sta ? sta->addr : NULL);
  2536. if (ret) {
  2537. ATH5K_ERR(sc, "can't set the key\n");
  2538. goto unlock;
  2539. }
  2540. __set_bit(key->keyidx, sc->keymap);
  2541. key->hw_key_idx = key->keyidx;
  2542. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2543. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2544. break;
  2545. case DISABLE_KEY:
  2546. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2547. __clear_bit(key->keyidx, sc->keymap);
  2548. break;
  2549. default:
  2550. ret = -EINVAL;
  2551. goto unlock;
  2552. }
  2553. unlock:
  2554. mmiowb();
  2555. mutex_unlock(&sc->lock);
  2556. return ret;
  2557. }
  2558. static int
  2559. ath5k_get_stats(struct ieee80211_hw *hw,
  2560. struct ieee80211_low_level_stats *stats)
  2561. {
  2562. struct ath5k_softc *sc = hw->priv;
  2563. struct ath5k_hw *ah = sc->ah;
  2564. /* Force update */
  2565. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2566. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2567. return 0;
  2568. }
  2569. static int
  2570. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2571. struct ieee80211_tx_queue_stats *stats)
  2572. {
  2573. struct ath5k_softc *sc = hw->priv;
  2574. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2575. return 0;
  2576. }
  2577. static u64
  2578. ath5k_get_tsf(struct ieee80211_hw *hw)
  2579. {
  2580. struct ath5k_softc *sc = hw->priv;
  2581. return ath5k_hw_get_tsf64(sc->ah);
  2582. }
  2583. static void
  2584. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2585. {
  2586. struct ath5k_softc *sc = hw->priv;
  2587. ath5k_hw_set_tsf64(sc->ah, tsf);
  2588. }
  2589. static void
  2590. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2591. {
  2592. struct ath5k_softc *sc = hw->priv;
  2593. /*
  2594. * in IBSS mode we need to update the beacon timers too.
  2595. * this will also reset the TSF if we call it with 0
  2596. */
  2597. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2598. ath5k_beacon_update_timers(sc, 0);
  2599. else
  2600. ath5k_hw_reset_tsf(sc->ah);
  2601. }
  2602. static int
  2603. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2604. {
  2605. unsigned long flags;
  2606. int ret;
  2607. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2608. spin_lock_irqsave(&sc->block, flags);
  2609. ath5k_txbuf_free(sc, sc->bbuf);
  2610. sc->bbuf->skb = skb;
  2611. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2612. if (ret)
  2613. sc->bbuf->skb = NULL;
  2614. spin_unlock_irqrestore(&sc->block, flags);
  2615. if (!ret) {
  2616. ath5k_beacon_config(sc);
  2617. mmiowb();
  2618. }
  2619. return ret;
  2620. }
  2621. static void
  2622. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2623. {
  2624. struct ath5k_softc *sc = hw->priv;
  2625. struct ath5k_hw *ah = sc->ah;
  2626. u32 rfilt;
  2627. rfilt = ath5k_hw_get_rx_filter(ah);
  2628. if (enable)
  2629. rfilt |= AR5K_RX_FILTER_BEACON;
  2630. else
  2631. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2632. ath5k_hw_set_rx_filter(ah, rfilt);
  2633. sc->filter_flags = rfilt;
  2634. }
  2635. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2636. struct ieee80211_vif *vif,
  2637. struct ieee80211_bss_conf *bss_conf,
  2638. u32 changes)
  2639. {
  2640. struct ath5k_softc *sc = hw->priv;
  2641. if (changes & BSS_CHANGED_ASSOC) {
  2642. mutex_lock(&sc->lock);
  2643. sc->assoc = bss_conf->assoc;
  2644. if (sc->opmode == NL80211_IFTYPE_STATION)
  2645. set_beacon_filter(hw, sc->assoc);
  2646. mutex_unlock(&sc->lock);
  2647. }
  2648. }