radeon_device.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "atom.h"
  37. /*
  38. * Clear GPU surface registers.
  39. */
  40. void radeon_surface_init(struct radeon_device *rdev)
  41. {
  42. /* FIXME: check this out */
  43. if (rdev->family < CHIP_R600) {
  44. int i;
  45. for (i = 0; i < 8; i++) {
  46. WREG32(RADEON_SURFACE0_INFO +
  47. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  48. 0);
  49. }
  50. /* enable surfaces */
  51. WREG32(RADEON_SURFACE_CNTL, 0);
  52. }
  53. }
  54. /*
  55. * GPU scratch registers helpers function.
  56. */
  57. void radeon_scratch_init(struct radeon_device *rdev)
  58. {
  59. int i;
  60. /* FIXME: check this out */
  61. if (rdev->family < CHIP_R300) {
  62. rdev->scratch.num_reg = 5;
  63. } else {
  64. rdev->scratch.num_reg = 7;
  65. }
  66. for (i = 0; i < rdev->scratch.num_reg; i++) {
  67. rdev->scratch.free[i] = true;
  68. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  69. }
  70. }
  71. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  72. {
  73. int i;
  74. for (i = 0; i < rdev->scratch.num_reg; i++) {
  75. if (rdev->scratch.free[i]) {
  76. rdev->scratch.free[i] = false;
  77. *reg = rdev->scratch.reg[i];
  78. return 0;
  79. }
  80. }
  81. return -EINVAL;
  82. }
  83. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  84. {
  85. int i;
  86. for (i = 0; i < rdev->scratch.num_reg; i++) {
  87. if (rdev->scratch.reg[i] == reg) {
  88. rdev->scratch.free[i] = true;
  89. return;
  90. }
  91. }
  92. }
  93. /*
  94. * MC common functions
  95. */
  96. int radeon_mc_setup(struct radeon_device *rdev)
  97. {
  98. uint32_t tmp;
  99. /* Some chips have an "issue" with the memory controller, the
  100. * location must be aligned to the size. We just align it down,
  101. * too bad if we walk over the top of system memory, we don't
  102. * use DMA without a remapped anyway.
  103. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  104. */
  105. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  106. */
  107. /*
  108. * Note: from R6xx the address space is 40bits but here we only
  109. * use 32bits (still have to see a card which would exhaust 4G
  110. * address space).
  111. */
  112. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  113. /* vram location was already setup try to put gtt after
  114. * if it fits */
  115. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  116. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  117. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  118. rdev->mc.gtt_location = tmp;
  119. } else {
  120. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  121. printk(KERN_ERR "[drm] GTT too big to fit "
  122. "before or after vram location.\n");
  123. return -EINVAL;
  124. }
  125. rdev->mc.gtt_location = 0;
  126. }
  127. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  128. /* gtt location was already setup try to put vram before
  129. * if it fits */
  130. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  131. rdev->mc.vram_location = 0;
  132. } else {
  133. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  134. tmp += (rdev->mc.mc_vram_size - 1);
  135. tmp &= ~(rdev->mc.mc_vram_size - 1);
  136. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  137. rdev->mc.vram_location = tmp;
  138. } else {
  139. printk(KERN_ERR "[drm] vram too big to fit "
  140. "before or after GTT location.\n");
  141. return -EINVAL;
  142. }
  143. }
  144. } else {
  145. rdev->mc.vram_location = 0;
  146. tmp = rdev->mc.mc_vram_size;
  147. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  148. rdev->mc.gtt_location = tmp;
  149. }
  150. rdev->mc.vram_start = rdev->mc.vram_location;
  151. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  152. rdev->mc.gtt_start = rdev->mc.gtt_location;
  153. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  154. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  155. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  156. (unsigned)rdev->mc.vram_location,
  157. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  158. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  159. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  160. (unsigned)rdev->mc.gtt_location,
  161. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  162. return 0;
  163. }
  164. /*
  165. * GPU helpers function.
  166. */
  167. bool radeon_card_posted(struct radeon_device *rdev)
  168. {
  169. uint32_t reg;
  170. /* first check CRTCs */
  171. if (ASIC_IS_AVIVO(rdev)) {
  172. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  173. RREG32(AVIVO_D2CRTC_CONTROL);
  174. if (reg & AVIVO_CRTC_EN) {
  175. return true;
  176. }
  177. } else {
  178. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  179. RREG32(RADEON_CRTC2_GEN_CNTL);
  180. if (reg & RADEON_CRTC_EN) {
  181. return true;
  182. }
  183. }
  184. /* then check MEM_SIZE, in case the crtcs are off */
  185. if (rdev->family >= CHIP_R600)
  186. reg = RREG32(R600_CONFIG_MEMSIZE);
  187. else
  188. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  189. if (reg)
  190. return true;
  191. return false;
  192. }
  193. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  194. {
  195. if (radeon_card_posted(rdev))
  196. return true;
  197. if (rdev->bios) {
  198. DRM_INFO("GPU not posted. posting now...\n");
  199. if (rdev->is_atom_bios)
  200. atom_asic_init(rdev->mode_info.atom_context);
  201. else
  202. radeon_combios_asic_init(rdev->ddev);
  203. return true;
  204. } else {
  205. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  206. return false;
  207. }
  208. }
  209. int radeon_dummy_page_init(struct radeon_device *rdev)
  210. {
  211. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  212. if (rdev->dummy_page.page == NULL)
  213. return -ENOMEM;
  214. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  215. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  216. if (!rdev->dummy_page.addr) {
  217. __free_page(rdev->dummy_page.page);
  218. rdev->dummy_page.page = NULL;
  219. return -ENOMEM;
  220. }
  221. return 0;
  222. }
  223. void radeon_dummy_page_fini(struct radeon_device *rdev)
  224. {
  225. if (rdev->dummy_page.page == NULL)
  226. return;
  227. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  228. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  229. __free_page(rdev->dummy_page.page);
  230. rdev->dummy_page.page = NULL;
  231. }
  232. /*
  233. * Registers accessors functions.
  234. */
  235. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  236. {
  237. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  238. BUG_ON(1);
  239. return 0;
  240. }
  241. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  242. {
  243. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  244. reg, v);
  245. BUG_ON(1);
  246. }
  247. void radeon_register_accessor_init(struct radeon_device *rdev)
  248. {
  249. rdev->mc_rreg = &radeon_invalid_rreg;
  250. rdev->mc_wreg = &radeon_invalid_wreg;
  251. rdev->pll_rreg = &radeon_invalid_rreg;
  252. rdev->pll_wreg = &radeon_invalid_wreg;
  253. rdev->pciep_rreg = &radeon_invalid_rreg;
  254. rdev->pciep_wreg = &radeon_invalid_wreg;
  255. /* Don't change order as we are overridding accessor. */
  256. if (rdev->family < CHIP_RV515) {
  257. rdev->pcie_reg_mask = 0xff;
  258. } else {
  259. rdev->pcie_reg_mask = 0x7ff;
  260. }
  261. /* FIXME: not sure here */
  262. if (rdev->family <= CHIP_R580) {
  263. rdev->pll_rreg = &r100_pll_rreg;
  264. rdev->pll_wreg = &r100_pll_wreg;
  265. }
  266. if (rdev->family >= CHIP_R420) {
  267. rdev->mc_rreg = &r420_mc_rreg;
  268. rdev->mc_wreg = &r420_mc_wreg;
  269. }
  270. if (rdev->family >= CHIP_RV515) {
  271. rdev->mc_rreg = &rv515_mc_rreg;
  272. rdev->mc_wreg = &rv515_mc_wreg;
  273. }
  274. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  275. rdev->mc_rreg = &rs400_mc_rreg;
  276. rdev->mc_wreg = &rs400_mc_wreg;
  277. }
  278. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  279. rdev->mc_rreg = &rs690_mc_rreg;
  280. rdev->mc_wreg = &rs690_mc_wreg;
  281. }
  282. if (rdev->family == CHIP_RS600) {
  283. rdev->mc_rreg = &rs600_mc_rreg;
  284. rdev->mc_wreg = &rs600_mc_wreg;
  285. }
  286. if (rdev->family >= CHIP_R600) {
  287. rdev->pciep_rreg = &r600_pciep_rreg;
  288. rdev->pciep_wreg = &r600_pciep_wreg;
  289. }
  290. }
  291. /*
  292. * ASIC
  293. */
  294. int radeon_asic_init(struct radeon_device *rdev)
  295. {
  296. radeon_register_accessor_init(rdev);
  297. switch (rdev->family) {
  298. case CHIP_R100:
  299. case CHIP_RV100:
  300. case CHIP_RS100:
  301. case CHIP_RV200:
  302. case CHIP_RS200:
  303. case CHIP_R200:
  304. case CHIP_RV250:
  305. case CHIP_RS300:
  306. case CHIP_RV280:
  307. rdev->asic = &r100_asic;
  308. break;
  309. case CHIP_R300:
  310. case CHIP_R350:
  311. case CHIP_RV350:
  312. case CHIP_RV380:
  313. rdev->asic = &r300_asic;
  314. if (rdev->flags & RADEON_IS_PCIE) {
  315. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  316. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  317. }
  318. break;
  319. case CHIP_R420:
  320. case CHIP_R423:
  321. case CHIP_RV410:
  322. rdev->asic = &r420_asic;
  323. break;
  324. case CHIP_RS400:
  325. case CHIP_RS480:
  326. rdev->asic = &rs400_asic;
  327. break;
  328. case CHIP_RS600:
  329. rdev->asic = &rs600_asic;
  330. break;
  331. case CHIP_RS690:
  332. case CHIP_RS740:
  333. rdev->asic = &rs690_asic;
  334. break;
  335. case CHIP_RV515:
  336. rdev->asic = &rv515_asic;
  337. break;
  338. case CHIP_R520:
  339. case CHIP_RV530:
  340. case CHIP_RV560:
  341. case CHIP_RV570:
  342. case CHIP_R580:
  343. rdev->asic = &r520_asic;
  344. break;
  345. case CHIP_R600:
  346. case CHIP_RV610:
  347. case CHIP_RV630:
  348. case CHIP_RV620:
  349. case CHIP_RV635:
  350. case CHIP_RV670:
  351. case CHIP_RS780:
  352. case CHIP_RS880:
  353. rdev->asic = &r600_asic;
  354. break;
  355. case CHIP_RV770:
  356. case CHIP_RV730:
  357. case CHIP_RV710:
  358. case CHIP_RV740:
  359. rdev->asic = &rv770_asic;
  360. break;
  361. default:
  362. /* FIXME: not supported yet */
  363. return -EINVAL;
  364. }
  365. return 0;
  366. }
  367. /*
  368. * Wrapper around modesetting bits.
  369. */
  370. int radeon_clocks_init(struct radeon_device *rdev)
  371. {
  372. int r;
  373. r = radeon_static_clocks_init(rdev->ddev);
  374. if (r) {
  375. return r;
  376. }
  377. DRM_INFO("Clocks initialized !\n");
  378. return 0;
  379. }
  380. void radeon_clocks_fini(struct radeon_device *rdev)
  381. {
  382. }
  383. /* ATOM accessor methods */
  384. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  385. {
  386. struct radeon_device *rdev = info->dev->dev_private;
  387. uint32_t r;
  388. r = rdev->pll_rreg(rdev, reg);
  389. return r;
  390. }
  391. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  392. {
  393. struct radeon_device *rdev = info->dev->dev_private;
  394. rdev->pll_wreg(rdev, reg, val);
  395. }
  396. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  397. {
  398. struct radeon_device *rdev = info->dev->dev_private;
  399. uint32_t r;
  400. r = rdev->mc_rreg(rdev, reg);
  401. return r;
  402. }
  403. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  404. {
  405. struct radeon_device *rdev = info->dev->dev_private;
  406. rdev->mc_wreg(rdev, reg, val);
  407. }
  408. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  409. {
  410. struct radeon_device *rdev = info->dev->dev_private;
  411. WREG32(reg*4, val);
  412. }
  413. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  414. {
  415. struct radeon_device *rdev = info->dev->dev_private;
  416. uint32_t r;
  417. r = RREG32(reg*4);
  418. return r;
  419. }
  420. int radeon_atombios_init(struct radeon_device *rdev)
  421. {
  422. struct card_info *atom_card_info =
  423. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  424. if (!atom_card_info)
  425. return -ENOMEM;
  426. rdev->mode_info.atom_card_info = atom_card_info;
  427. atom_card_info->dev = rdev->ddev;
  428. atom_card_info->reg_read = cail_reg_read;
  429. atom_card_info->reg_write = cail_reg_write;
  430. atom_card_info->mc_read = cail_mc_read;
  431. atom_card_info->mc_write = cail_mc_write;
  432. atom_card_info->pll_read = cail_pll_read;
  433. atom_card_info->pll_write = cail_pll_write;
  434. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  435. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  436. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  437. return 0;
  438. }
  439. void radeon_atombios_fini(struct radeon_device *rdev)
  440. {
  441. kfree(rdev->mode_info.atom_context->scratch);
  442. kfree(rdev->mode_info.atom_context);
  443. kfree(rdev->mode_info.atom_card_info);
  444. }
  445. int radeon_combios_init(struct radeon_device *rdev)
  446. {
  447. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  448. return 0;
  449. }
  450. void radeon_combios_fini(struct radeon_device *rdev)
  451. {
  452. }
  453. /* if we get transitioned to only one device, tak VGA back */
  454. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  455. {
  456. struct radeon_device *rdev = cookie;
  457. radeon_vga_set_state(rdev, state);
  458. if (state)
  459. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  460. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  461. else
  462. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  463. }
  464. void radeon_agp_disable(struct radeon_device *rdev)
  465. {
  466. rdev->flags &= ~RADEON_IS_AGP;
  467. if (rdev->family >= CHIP_R600) {
  468. DRM_INFO("Forcing AGP to PCIE mode\n");
  469. rdev->flags |= RADEON_IS_PCIE;
  470. } else if (rdev->family >= CHIP_RV515 ||
  471. rdev->family == CHIP_RV380 ||
  472. rdev->family == CHIP_RV410 ||
  473. rdev->family == CHIP_R423) {
  474. DRM_INFO("Forcing AGP to PCIE mode\n");
  475. rdev->flags |= RADEON_IS_PCIE;
  476. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  477. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  478. } else {
  479. DRM_INFO("Forcing AGP to PCI mode\n");
  480. rdev->flags |= RADEON_IS_PCI;
  481. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  482. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  483. }
  484. }
  485. /*
  486. * Radeon device.
  487. */
  488. int radeon_device_init(struct radeon_device *rdev,
  489. struct drm_device *ddev,
  490. struct pci_dev *pdev,
  491. uint32_t flags)
  492. {
  493. int r;
  494. int dma_bits;
  495. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  496. rdev->shutdown = false;
  497. rdev->dev = &pdev->dev;
  498. rdev->ddev = ddev;
  499. rdev->pdev = pdev;
  500. rdev->flags = flags;
  501. rdev->family = flags & RADEON_FAMILY_MASK;
  502. rdev->is_atom_bios = false;
  503. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  504. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  505. rdev->gpu_lockup = false;
  506. rdev->accel_working = false;
  507. /* mutex initialization are all done here so we
  508. * can recall function without having locking issues */
  509. mutex_init(&rdev->cs_mutex);
  510. mutex_init(&rdev->ib_pool.mutex);
  511. mutex_init(&rdev->cp.mutex);
  512. if (rdev->family >= CHIP_R600)
  513. spin_lock_init(&rdev->ih.lock);
  514. mutex_init(&rdev->gem.mutex);
  515. rwlock_init(&rdev->fence_drv.lock);
  516. INIT_LIST_HEAD(&rdev->gem.objects);
  517. /* setup workqueue */
  518. rdev->wq = create_workqueue("radeon");
  519. if (rdev->wq == NULL)
  520. return -ENOMEM;
  521. /* Set asic functions */
  522. r = radeon_asic_init(rdev);
  523. if (r) {
  524. return r;
  525. }
  526. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  527. radeon_agp_disable(rdev);
  528. }
  529. /* set DMA mask + need_dma32 flags.
  530. * PCIE - can handle 40-bits.
  531. * IGP - can handle 40-bits (in theory)
  532. * AGP - generally dma32 is safest
  533. * PCI - only dma32
  534. */
  535. rdev->need_dma32 = false;
  536. if (rdev->flags & RADEON_IS_AGP)
  537. rdev->need_dma32 = true;
  538. if (rdev->flags & RADEON_IS_PCI)
  539. rdev->need_dma32 = true;
  540. dma_bits = rdev->need_dma32 ? 32 : 40;
  541. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  542. if (r) {
  543. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  544. }
  545. /* Registers mapping */
  546. /* TODO: block userspace mapping of io register */
  547. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  548. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  549. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  550. if (rdev->rmmio == NULL) {
  551. return -ENOMEM;
  552. }
  553. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  554. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  555. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  556. /* this will fail for cards that aren't VGA class devices, just
  557. * ignore it */
  558. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  559. r = radeon_init(rdev);
  560. if (r)
  561. return r;
  562. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  563. /* Acceleration not working on AGP card try again
  564. * with fallback to PCI or PCIE GART
  565. */
  566. radeon_gpu_reset(rdev);
  567. radeon_fini(rdev);
  568. radeon_agp_disable(rdev);
  569. r = radeon_init(rdev);
  570. if (r)
  571. return r;
  572. }
  573. if (radeon_testing) {
  574. radeon_test_moves(rdev);
  575. }
  576. if (radeon_benchmarking) {
  577. radeon_benchmark(rdev);
  578. }
  579. return 0;
  580. }
  581. void radeon_device_fini(struct radeon_device *rdev)
  582. {
  583. DRM_INFO("radeon: finishing device.\n");
  584. rdev->shutdown = true;
  585. radeon_fini(rdev);
  586. destroy_workqueue(rdev->wq);
  587. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  588. iounmap(rdev->rmmio);
  589. rdev->rmmio = NULL;
  590. }
  591. /*
  592. * Suspend & resume.
  593. */
  594. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  595. {
  596. struct radeon_device *rdev = dev->dev_private;
  597. struct drm_crtc *crtc;
  598. int r;
  599. if (dev == NULL || rdev == NULL) {
  600. return -ENODEV;
  601. }
  602. if (state.event == PM_EVENT_PRETHAW) {
  603. return 0;
  604. }
  605. /* unpin the front buffers */
  606. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  607. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  608. struct radeon_bo *robj;
  609. if (rfb == NULL || rfb->obj == NULL) {
  610. continue;
  611. }
  612. robj = rfb->obj->driver_private;
  613. if (robj != rdev->fbdev_rbo) {
  614. r = radeon_bo_reserve(robj, false);
  615. if (unlikely(r == 0)) {
  616. radeon_bo_unpin(robj);
  617. radeon_bo_unreserve(robj);
  618. }
  619. }
  620. }
  621. /* evict vram memory */
  622. radeon_bo_evict_vram(rdev);
  623. /* wait for gpu to finish processing current batch */
  624. radeon_fence_wait_last(rdev);
  625. radeon_save_bios_scratch_regs(rdev);
  626. radeon_suspend(rdev);
  627. radeon_hpd_fini(rdev);
  628. /* evict remaining vram memory */
  629. radeon_bo_evict_vram(rdev);
  630. pci_save_state(dev->pdev);
  631. if (state.event == PM_EVENT_SUSPEND) {
  632. /* Shut down the device */
  633. pci_disable_device(dev->pdev);
  634. pci_set_power_state(dev->pdev, PCI_D3hot);
  635. }
  636. acquire_console_sem();
  637. fb_set_suspend(rdev->fbdev_info, 1);
  638. release_console_sem();
  639. return 0;
  640. }
  641. int radeon_resume_kms(struct drm_device *dev)
  642. {
  643. struct radeon_device *rdev = dev->dev_private;
  644. acquire_console_sem();
  645. pci_set_power_state(dev->pdev, PCI_D0);
  646. pci_restore_state(dev->pdev);
  647. if (pci_enable_device(dev->pdev)) {
  648. release_console_sem();
  649. return -1;
  650. }
  651. pci_set_master(dev->pdev);
  652. /* resume AGP if in use */
  653. radeon_agp_resume(rdev);
  654. radeon_resume(rdev);
  655. radeon_restore_bios_scratch_regs(rdev);
  656. fb_set_suspend(rdev->fbdev_info, 0);
  657. release_console_sem();
  658. /* reset hpd state */
  659. radeon_hpd_init(rdev);
  660. /* blat the mode back in */
  661. drm_helper_resume_force_mode(dev);
  662. return 0;
  663. }
  664. /*
  665. * Debugfs
  666. */
  667. struct radeon_debugfs {
  668. struct drm_info_list *files;
  669. unsigned num_files;
  670. };
  671. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  672. static unsigned _radeon_debugfs_count = 0;
  673. int radeon_debugfs_add_files(struct radeon_device *rdev,
  674. struct drm_info_list *files,
  675. unsigned nfiles)
  676. {
  677. unsigned i;
  678. for (i = 0; i < _radeon_debugfs_count; i++) {
  679. if (_radeon_debugfs[i].files == files) {
  680. /* Already registered */
  681. return 0;
  682. }
  683. }
  684. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  685. DRM_ERROR("Reached maximum number of debugfs files.\n");
  686. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  687. return -EINVAL;
  688. }
  689. _radeon_debugfs[_radeon_debugfs_count].files = files;
  690. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  691. _radeon_debugfs_count++;
  692. #if defined(CONFIG_DEBUG_FS)
  693. drm_debugfs_create_files(files, nfiles,
  694. rdev->ddev->control->debugfs_root,
  695. rdev->ddev->control);
  696. drm_debugfs_create_files(files, nfiles,
  697. rdev->ddev->primary->debugfs_root,
  698. rdev->ddev->primary);
  699. #endif
  700. return 0;
  701. }
  702. #if defined(CONFIG_DEBUG_FS)
  703. int radeon_debugfs_init(struct drm_minor *minor)
  704. {
  705. return 0;
  706. }
  707. void radeon_debugfs_cleanup(struct drm_minor *minor)
  708. {
  709. unsigned i;
  710. for (i = 0; i < _radeon_debugfs_count; i++) {
  711. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  712. _radeon_debugfs[i].num_files, minor);
  713. }
  714. }
  715. #endif