radeon.h 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. /*
  86. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  87. * symbol;
  88. */
  89. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  90. #define RADEON_IB_POOL_SIZE 16
  91. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  92. #define RADEONFB_CONN_LIMIT 4
  93. #define RADEON_BIOS_NUM_SCRATCH 8
  94. /*
  95. * Errata workarounds.
  96. */
  97. enum radeon_pll_errata {
  98. CHIP_ERRATA_R300_CG = 0x00000001,
  99. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  100. CHIP_ERRATA_PLL_DELAY = 0x00000004
  101. };
  102. struct radeon_device;
  103. /*
  104. * BIOS.
  105. */
  106. bool radeon_get_bios(struct radeon_device *rdev);
  107. /*
  108. * Dummy page
  109. */
  110. struct radeon_dummy_page {
  111. struct page *page;
  112. dma_addr_t addr;
  113. };
  114. int radeon_dummy_page_init(struct radeon_device *rdev);
  115. void radeon_dummy_page_fini(struct radeon_device *rdev);
  116. /*
  117. * Clocks
  118. */
  119. struct radeon_clock {
  120. struct radeon_pll p1pll;
  121. struct radeon_pll p2pll;
  122. struct radeon_pll spll;
  123. struct radeon_pll mpll;
  124. /* 10 Khz units */
  125. uint32_t default_mclk;
  126. uint32_t default_sclk;
  127. };
  128. /*
  129. * Power management
  130. */
  131. int radeon_pm_init(struct radeon_device *rdev);
  132. /*
  133. * Fences.
  134. */
  135. struct radeon_fence_driver {
  136. uint32_t scratch_reg;
  137. atomic_t seq;
  138. uint32_t last_seq;
  139. unsigned long count_timeout;
  140. wait_queue_head_t queue;
  141. rwlock_t lock;
  142. struct list_head created;
  143. struct list_head emited;
  144. struct list_head signaled;
  145. };
  146. struct radeon_fence {
  147. struct radeon_device *rdev;
  148. struct kref kref;
  149. struct list_head list;
  150. /* protected by radeon_fence.lock */
  151. uint32_t seq;
  152. unsigned long timeout;
  153. bool emited;
  154. bool signaled;
  155. };
  156. int radeon_fence_driver_init(struct radeon_device *rdev);
  157. void radeon_fence_driver_fini(struct radeon_device *rdev);
  158. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  159. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  160. void radeon_fence_process(struct radeon_device *rdev);
  161. bool radeon_fence_signaled(struct radeon_fence *fence);
  162. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  163. int radeon_fence_wait_next(struct radeon_device *rdev);
  164. int radeon_fence_wait_last(struct radeon_device *rdev);
  165. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  166. void radeon_fence_unref(struct radeon_fence **fence);
  167. /*
  168. * Tiling registers
  169. */
  170. struct radeon_surface_reg {
  171. struct radeon_bo *bo;
  172. };
  173. #define RADEON_GEM_MAX_SURFACES 8
  174. /*
  175. * TTM.
  176. */
  177. struct radeon_mman {
  178. struct ttm_bo_global_ref bo_global_ref;
  179. struct ttm_global_reference mem_global_ref;
  180. bool mem_global_referenced;
  181. struct ttm_bo_device bdev;
  182. };
  183. struct radeon_bo {
  184. /* Protected by gem.mutex */
  185. struct list_head list;
  186. /* Protected by tbo.reserved */
  187. struct ttm_buffer_object tbo;
  188. struct ttm_bo_kmap_obj kmap;
  189. unsigned pin_count;
  190. void *kptr;
  191. u32 tiling_flags;
  192. u32 pitch;
  193. int surface_reg;
  194. /* Constant after initialization */
  195. struct radeon_device *rdev;
  196. struct drm_gem_object *gobj;
  197. };
  198. struct radeon_bo_list {
  199. struct list_head list;
  200. struct radeon_bo *bo;
  201. uint64_t gpu_offset;
  202. unsigned rdomain;
  203. unsigned wdomain;
  204. u32 tiling_flags;
  205. };
  206. /*
  207. * GEM objects.
  208. */
  209. struct radeon_gem {
  210. struct mutex mutex;
  211. struct list_head objects;
  212. };
  213. int radeon_gem_init(struct radeon_device *rdev);
  214. void radeon_gem_fini(struct radeon_device *rdev);
  215. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  216. int alignment, int initial_domain,
  217. bool discardable, bool kernel,
  218. struct drm_gem_object **obj);
  219. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  220. uint64_t *gpu_addr);
  221. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  222. /*
  223. * GART structures, functions & helpers
  224. */
  225. struct radeon_mc;
  226. struct radeon_gart_table_ram {
  227. volatile uint32_t *ptr;
  228. };
  229. struct radeon_gart_table_vram {
  230. struct radeon_bo *robj;
  231. volatile uint32_t *ptr;
  232. };
  233. union radeon_gart_table {
  234. struct radeon_gart_table_ram ram;
  235. struct radeon_gart_table_vram vram;
  236. };
  237. #define RADEON_GPU_PAGE_SIZE 4096
  238. struct radeon_gart {
  239. dma_addr_t table_addr;
  240. unsigned num_gpu_pages;
  241. unsigned num_cpu_pages;
  242. unsigned table_size;
  243. union radeon_gart_table table;
  244. struct page **pages;
  245. dma_addr_t *pages_addr;
  246. bool ready;
  247. };
  248. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  249. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  250. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  251. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  252. int radeon_gart_init(struct radeon_device *rdev);
  253. void radeon_gart_fini(struct radeon_device *rdev);
  254. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  255. int pages);
  256. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  257. int pages, struct page **pagelist);
  258. /*
  259. * GPU MC structures, functions & helpers
  260. */
  261. struct radeon_mc {
  262. resource_size_t aper_size;
  263. resource_size_t aper_base;
  264. resource_size_t agp_base;
  265. /* for some chips with <= 32MB we need to lie
  266. * about vram size near mc fb location */
  267. u64 mc_vram_size;
  268. u64 gtt_location;
  269. u64 gtt_size;
  270. u64 gtt_start;
  271. u64 gtt_end;
  272. u64 vram_location;
  273. u64 vram_start;
  274. u64 vram_end;
  275. unsigned vram_width;
  276. u64 real_vram_size;
  277. int vram_mtrr;
  278. bool vram_is_ddr;
  279. };
  280. int radeon_mc_setup(struct radeon_device *rdev);
  281. /*
  282. * GPU scratch registers structures, functions & helpers
  283. */
  284. struct radeon_scratch {
  285. unsigned num_reg;
  286. bool free[32];
  287. uint32_t reg[32];
  288. };
  289. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  290. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  291. /*
  292. * IRQS.
  293. */
  294. struct radeon_irq {
  295. bool installed;
  296. bool sw_int;
  297. /* FIXME: use a define max crtc rather than hardcode it */
  298. bool crtc_vblank_int[2];
  299. /* FIXME: use defines for max hpd/dacs */
  300. bool hpd[6];
  301. spinlock_t sw_lock;
  302. int sw_refcount;
  303. };
  304. int radeon_irq_kms_init(struct radeon_device *rdev);
  305. void radeon_irq_kms_fini(struct radeon_device *rdev);
  306. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  307. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  308. /*
  309. * CP & ring.
  310. */
  311. struct radeon_ib {
  312. struct list_head list;
  313. unsigned long idx;
  314. uint64_t gpu_addr;
  315. struct radeon_fence *fence;
  316. uint32_t *ptr;
  317. uint32_t length_dw;
  318. };
  319. /*
  320. * locking -
  321. * mutex protects scheduled_ibs, ready, alloc_bm
  322. */
  323. struct radeon_ib_pool {
  324. struct mutex mutex;
  325. struct radeon_bo *robj;
  326. struct list_head scheduled_ibs;
  327. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  328. bool ready;
  329. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  330. };
  331. struct radeon_cp {
  332. struct radeon_bo *ring_obj;
  333. volatile uint32_t *ring;
  334. unsigned rptr;
  335. unsigned wptr;
  336. unsigned wptr_old;
  337. unsigned ring_size;
  338. unsigned ring_free_dw;
  339. int count_dw;
  340. uint64_t gpu_addr;
  341. uint32_t align_mask;
  342. uint32_t ptr_mask;
  343. struct mutex mutex;
  344. bool ready;
  345. };
  346. /*
  347. * R6xx+ IH ring
  348. */
  349. struct r600_ih {
  350. struct radeon_bo *ring_obj;
  351. volatile uint32_t *ring;
  352. unsigned rptr;
  353. unsigned wptr;
  354. unsigned wptr_old;
  355. unsigned ring_size;
  356. uint64_t gpu_addr;
  357. uint32_t align_mask;
  358. uint32_t ptr_mask;
  359. spinlock_t lock;
  360. bool enabled;
  361. };
  362. struct r600_blit {
  363. struct radeon_bo *shader_obj;
  364. u64 shader_gpu_addr;
  365. u32 vs_offset, ps_offset;
  366. u32 state_offset;
  367. u32 state_len;
  368. u32 vb_used, vb_total;
  369. struct radeon_ib *vb_ib;
  370. };
  371. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  372. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  373. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  374. int radeon_ib_pool_init(struct radeon_device *rdev);
  375. void radeon_ib_pool_fini(struct radeon_device *rdev);
  376. int radeon_ib_test(struct radeon_device *rdev);
  377. /* Ring access between begin & end cannot sleep */
  378. void radeon_ring_free_size(struct radeon_device *rdev);
  379. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  380. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  381. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  382. int radeon_ring_test(struct radeon_device *rdev);
  383. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  384. void radeon_ring_fini(struct radeon_device *rdev);
  385. /*
  386. * CS.
  387. */
  388. struct radeon_cs_reloc {
  389. struct drm_gem_object *gobj;
  390. struct radeon_bo *robj;
  391. struct radeon_bo_list lobj;
  392. uint32_t handle;
  393. uint32_t flags;
  394. };
  395. struct radeon_cs_chunk {
  396. uint32_t chunk_id;
  397. uint32_t length_dw;
  398. int kpage_idx[2];
  399. uint32_t *kpage[2];
  400. uint32_t *kdata;
  401. void __user *user_ptr;
  402. int last_copied_page;
  403. int last_page_index;
  404. };
  405. struct radeon_cs_parser {
  406. struct radeon_device *rdev;
  407. struct drm_file *filp;
  408. /* chunks */
  409. unsigned nchunks;
  410. struct radeon_cs_chunk *chunks;
  411. uint64_t *chunks_array;
  412. /* IB */
  413. unsigned idx;
  414. /* relocations */
  415. unsigned nrelocs;
  416. struct radeon_cs_reloc *relocs;
  417. struct radeon_cs_reloc **relocs_ptr;
  418. struct list_head validated;
  419. /* indices of various chunks */
  420. int chunk_ib_idx;
  421. int chunk_relocs_idx;
  422. struct radeon_ib *ib;
  423. void *track;
  424. unsigned family;
  425. int parser_error;
  426. };
  427. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  428. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  429. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  430. {
  431. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  432. u32 pg_idx, pg_offset;
  433. u32 idx_value = 0;
  434. int new_page;
  435. pg_idx = (idx * 4) / PAGE_SIZE;
  436. pg_offset = (idx * 4) % PAGE_SIZE;
  437. if (ibc->kpage_idx[0] == pg_idx)
  438. return ibc->kpage[0][pg_offset/4];
  439. if (ibc->kpage_idx[1] == pg_idx)
  440. return ibc->kpage[1][pg_offset/4];
  441. new_page = radeon_cs_update_pages(p, pg_idx);
  442. if (new_page < 0) {
  443. p->parser_error = new_page;
  444. return 0;
  445. }
  446. idx_value = ibc->kpage[new_page][pg_offset/4];
  447. return idx_value;
  448. }
  449. struct radeon_cs_packet {
  450. unsigned idx;
  451. unsigned type;
  452. unsigned reg;
  453. unsigned opcode;
  454. int count;
  455. unsigned one_reg_wr;
  456. };
  457. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  458. struct radeon_cs_packet *pkt,
  459. unsigned idx, unsigned reg);
  460. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  461. struct radeon_cs_packet *pkt);
  462. /*
  463. * AGP
  464. */
  465. int radeon_agp_init(struct radeon_device *rdev);
  466. void radeon_agp_resume(struct radeon_device *rdev);
  467. void radeon_agp_fini(struct radeon_device *rdev);
  468. /*
  469. * Writeback
  470. */
  471. struct radeon_wb {
  472. struct radeon_bo *wb_obj;
  473. volatile uint32_t *wb;
  474. uint64_t gpu_addr;
  475. };
  476. /**
  477. * struct radeon_pm - power management datas
  478. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  479. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  480. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  481. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  482. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  483. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  484. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  485. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  486. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  487. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  488. * @needed_bandwidth: current bandwidth needs
  489. *
  490. * It keeps track of various data needed to take powermanagement decision.
  491. * Bandwith need is used to determine minimun clock of the GPU and memory.
  492. * Equation between gpu/memory clock and available bandwidth is hw dependent
  493. * (type of memory, bus size, efficiency, ...)
  494. */
  495. struct radeon_pm {
  496. fixed20_12 max_bandwidth;
  497. fixed20_12 igp_sideport_mclk;
  498. fixed20_12 igp_system_mclk;
  499. fixed20_12 igp_ht_link_clk;
  500. fixed20_12 igp_ht_link_width;
  501. fixed20_12 k8_bandwidth;
  502. fixed20_12 sideport_bandwidth;
  503. fixed20_12 ht_bandwidth;
  504. fixed20_12 core_bandwidth;
  505. fixed20_12 sclk;
  506. fixed20_12 needed_bandwidth;
  507. };
  508. /*
  509. * Benchmarking
  510. */
  511. void radeon_benchmark(struct radeon_device *rdev);
  512. /*
  513. * Testing
  514. */
  515. void radeon_test_moves(struct radeon_device *rdev);
  516. /*
  517. * Debugfs
  518. */
  519. int radeon_debugfs_add_files(struct radeon_device *rdev,
  520. struct drm_info_list *files,
  521. unsigned nfiles);
  522. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  523. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  524. int r100_debugfs_cp_init(struct radeon_device *rdev);
  525. /*
  526. * ASIC specific functions.
  527. */
  528. struct radeon_asic {
  529. int (*init)(struct radeon_device *rdev);
  530. void (*fini)(struct radeon_device *rdev);
  531. int (*resume)(struct radeon_device *rdev);
  532. int (*suspend)(struct radeon_device *rdev);
  533. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  534. int (*gpu_reset)(struct radeon_device *rdev);
  535. void (*gart_tlb_flush)(struct radeon_device *rdev);
  536. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  537. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  538. void (*cp_fini)(struct radeon_device *rdev);
  539. void (*cp_disable)(struct radeon_device *rdev);
  540. void (*cp_commit)(struct radeon_device *rdev);
  541. void (*ring_start)(struct radeon_device *rdev);
  542. int (*ring_test)(struct radeon_device *rdev);
  543. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  544. int (*irq_set)(struct radeon_device *rdev);
  545. int (*irq_process)(struct radeon_device *rdev);
  546. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  547. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  548. int (*cs_parse)(struct radeon_cs_parser *p);
  549. int (*copy_blit)(struct radeon_device *rdev,
  550. uint64_t src_offset,
  551. uint64_t dst_offset,
  552. unsigned num_pages,
  553. struct radeon_fence *fence);
  554. int (*copy_dma)(struct radeon_device *rdev,
  555. uint64_t src_offset,
  556. uint64_t dst_offset,
  557. unsigned num_pages,
  558. struct radeon_fence *fence);
  559. int (*copy)(struct radeon_device *rdev,
  560. uint64_t src_offset,
  561. uint64_t dst_offset,
  562. unsigned num_pages,
  563. struct radeon_fence *fence);
  564. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  565. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  566. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  567. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  568. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  569. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  570. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  571. uint32_t tiling_flags, uint32_t pitch,
  572. uint32_t offset, uint32_t obj_size);
  573. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  574. void (*bandwidth_update)(struct radeon_device *rdev);
  575. void (*hdp_flush)(struct radeon_device *rdev);
  576. void (*hpd_init)(struct radeon_device *rdev);
  577. void (*hpd_fini)(struct radeon_device *rdev);
  578. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  579. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  580. };
  581. /*
  582. * Asic structures
  583. */
  584. struct r100_asic {
  585. const unsigned *reg_safe_bm;
  586. unsigned reg_safe_bm_size;
  587. };
  588. struct r300_asic {
  589. const unsigned *reg_safe_bm;
  590. unsigned reg_safe_bm_size;
  591. };
  592. struct r600_asic {
  593. unsigned max_pipes;
  594. unsigned max_tile_pipes;
  595. unsigned max_simds;
  596. unsigned max_backends;
  597. unsigned max_gprs;
  598. unsigned max_threads;
  599. unsigned max_stack_entries;
  600. unsigned max_hw_contexts;
  601. unsigned max_gs_threads;
  602. unsigned sx_max_export_size;
  603. unsigned sx_max_export_pos_size;
  604. unsigned sx_max_export_smx_size;
  605. unsigned sq_num_cf_insts;
  606. };
  607. struct rv770_asic {
  608. unsigned max_pipes;
  609. unsigned max_tile_pipes;
  610. unsigned max_simds;
  611. unsigned max_backends;
  612. unsigned max_gprs;
  613. unsigned max_threads;
  614. unsigned max_stack_entries;
  615. unsigned max_hw_contexts;
  616. unsigned max_gs_threads;
  617. unsigned sx_max_export_size;
  618. unsigned sx_max_export_pos_size;
  619. unsigned sx_max_export_smx_size;
  620. unsigned sq_num_cf_insts;
  621. unsigned sx_num_of_sets;
  622. unsigned sc_prim_fifo_size;
  623. unsigned sc_hiz_tile_fifo_size;
  624. unsigned sc_earlyz_tile_fifo_fize;
  625. };
  626. union radeon_asic_config {
  627. struct r300_asic r300;
  628. struct r100_asic r100;
  629. struct r600_asic r600;
  630. struct rv770_asic rv770;
  631. };
  632. /*
  633. * IOCTL.
  634. */
  635. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  636. struct drm_file *filp);
  637. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  638. struct drm_file *filp);
  639. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  640. struct drm_file *file_priv);
  641. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  642. struct drm_file *file_priv);
  643. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  644. struct drm_file *file_priv);
  645. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  646. struct drm_file *file_priv);
  647. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  648. struct drm_file *filp);
  649. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  650. struct drm_file *filp);
  651. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  652. struct drm_file *filp);
  653. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  654. struct drm_file *filp);
  655. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  656. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  657. struct drm_file *filp);
  658. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  659. struct drm_file *filp);
  660. /*
  661. * Core structure, functions and helpers.
  662. */
  663. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  664. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  665. struct radeon_device {
  666. struct device *dev;
  667. struct drm_device *ddev;
  668. struct pci_dev *pdev;
  669. /* ASIC */
  670. union radeon_asic_config config;
  671. enum radeon_family family;
  672. unsigned long flags;
  673. int usec_timeout;
  674. enum radeon_pll_errata pll_errata;
  675. int num_gb_pipes;
  676. int num_z_pipes;
  677. int disp_priority;
  678. /* BIOS */
  679. uint8_t *bios;
  680. bool is_atom_bios;
  681. uint16_t bios_header_start;
  682. struct radeon_bo *stollen_vga_memory;
  683. struct fb_info *fbdev_info;
  684. struct radeon_bo *fbdev_rbo;
  685. struct radeon_framebuffer *fbdev_rfb;
  686. /* Register mmio */
  687. resource_size_t rmmio_base;
  688. resource_size_t rmmio_size;
  689. void *rmmio;
  690. radeon_rreg_t mc_rreg;
  691. radeon_wreg_t mc_wreg;
  692. radeon_rreg_t pll_rreg;
  693. radeon_wreg_t pll_wreg;
  694. uint32_t pcie_reg_mask;
  695. radeon_rreg_t pciep_rreg;
  696. radeon_wreg_t pciep_wreg;
  697. struct radeon_clock clock;
  698. struct radeon_mc mc;
  699. struct radeon_gart gart;
  700. struct radeon_mode_info mode_info;
  701. struct radeon_scratch scratch;
  702. struct radeon_mman mman;
  703. struct radeon_fence_driver fence_drv;
  704. struct radeon_cp cp;
  705. struct radeon_ib_pool ib_pool;
  706. struct radeon_irq irq;
  707. struct radeon_asic *asic;
  708. struct radeon_gem gem;
  709. struct radeon_pm pm;
  710. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  711. struct mutex cs_mutex;
  712. struct radeon_wb wb;
  713. struct radeon_dummy_page dummy_page;
  714. bool gpu_lockup;
  715. bool shutdown;
  716. bool suspend;
  717. bool need_dma32;
  718. bool accel_working;
  719. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  720. const struct firmware *me_fw; /* all family ME firmware */
  721. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  722. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  723. struct r600_blit r600_blit;
  724. int msi_enabled; /* msi enabled */
  725. struct r600_ih ih; /* r6/700 interrupt ring */
  726. struct workqueue_struct *wq;
  727. struct work_struct hotplug_work;
  728. };
  729. int radeon_device_init(struct radeon_device *rdev,
  730. struct drm_device *ddev,
  731. struct pci_dev *pdev,
  732. uint32_t flags);
  733. void radeon_device_fini(struct radeon_device *rdev);
  734. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  735. /* r600 blit */
  736. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  737. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  738. void r600_kms_blit_copy(struct radeon_device *rdev,
  739. u64 src_gpu_addr, u64 dst_gpu_addr,
  740. int size_bytes);
  741. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  742. {
  743. if (reg < 0x10000)
  744. return readl(((void __iomem *)rdev->rmmio) + reg);
  745. else {
  746. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  747. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  748. }
  749. }
  750. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  751. {
  752. if (reg < 0x10000)
  753. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  754. else {
  755. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  756. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  757. }
  758. }
  759. /*
  760. * Cast helper
  761. */
  762. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  763. /*
  764. * Registers read & write functions.
  765. */
  766. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  767. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  768. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  769. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  770. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  771. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  772. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  773. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  774. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  775. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  776. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  777. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  778. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  779. #define WREG32_P(reg, val, mask) \
  780. do { \
  781. uint32_t tmp_ = RREG32(reg); \
  782. tmp_ &= (mask); \
  783. tmp_ |= ((val) & ~(mask)); \
  784. WREG32(reg, tmp_); \
  785. } while (0)
  786. #define WREG32_PLL_P(reg, val, mask) \
  787. do { \
  788. uint32_t tmp_ = RREG32_PLL(reg); \
  789. tmp_ &= (mask); \
  790. tmp_ |= ((val) & ~(mask)); \
  791. WREG32_PLL(reg, tmp_); \
  792. } while (0)
  793. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  794. /*
  795. * Indirect registers accessor
  796. */
  797. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  798. {
  799. uint32_t r;
  800. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  801. r = RREG32(RADEON_PCIE_DATA);
  802. return r;
  803. }
  804. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  805. {
  806. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  807. WREG32(RADEON_PCIE_DATA, (v));
  808. }
  809. void r100_pll_errata_after_index(struct radeon_device *rdev);
  810. /*
  811. * ASICs helpers.
  812. */
  813. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  814. (rdev->pdev->device == 0x5969))
  815. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  816. (rdev->family == CHIP_RV200) || \
  817. (rdev->family == CHIP_RS100) || \
  818. (rdev->family == CHIP_RS200) || \
  819. (rdev->family == CHIP_RV250) || \
  820. (rdev->family == CHIP_RV280) || \
  821. (rdev->family == CHIP_RS300))
  822. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  823. (rdev->family == CHIP_RV350) || \
  824. (rdev->family == CHIP_R350) || \
  825. (rdev->family == CHIP_RV380) || \
  826. (rdev->family == CHIP_R420) || \
  827. (rdev->family == CHIP_R423) || \
  828. (rdev->family == CHIP_RV410) || \
  829. (rdev->family == CHIP_RS400) || \
  830. (rdev->family == CHIP_RS480))
  831. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  832. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  833. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  834. /*
  835. * BIOS helpers.
  836. */
  837. #define RBIOS8(i) (rdev->bios[i])
  838. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  839. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  840. int radeon_combios_init(struct radeon_device *rdev);
  841. void radeon_combios_fini(struct radeon_device *rdev);
  842. int radeon_atombios_init(struct radeon_device *rdev);
  843. void radeon_atombios_fini(struct radeon_device *rdev);
  844. /*
  845. * RING helpers.
  846. */
  847. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  848. {
  849. #if DRM_DEBUG_CODE
  850. if (rdev->cp.count_dw <= 0) {
  851. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  852. }
  853. #endif
  854. rdev->cp.ring[rdev->cp.wptr++] = v;
  855. rdev->cp.wptr &= rdev->cp.ptr_mask;
  856. rdev->cp.count_dw--;
  857. rdev->cp.ring_free_dw--;
  858. }
  859. /*
  860. * ASICs macro.
  861. */
  862. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  863. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  864. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  865. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  866. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  867. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  868. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  869. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  870. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  871. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  872. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  873. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  874. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  875. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  876. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  877. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  878. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  879. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  880. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  881. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  882. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  883. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  884. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  885. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  886. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  887. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  888. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  889. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  890. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  891. #define radeon_hdp_flush(rdev) (rdev)->asic->hdp_flush((rdev))
  892. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  893. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  894. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  895. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  896. /* Common functions */
  897. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  898. extern int radeon_modeset_init(struct radeon_device *rdev);
  899. extern void radeon_modeset_fini(struct radeon_device *rdev);
  900. extern bool radeon_card_posted(struct radeon_device *rdev);
  901. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  902. extern int radeon_clocks_init(struct radeon_device *rdev);
  903. extern void radeon_clocks_fini(struct radeon_device *rdev);
  904. extern void radeon_scratch_init(struct radeon_device *rdev);
  905. extern void radeon_surface_init(struct radeon_device *rdev);
  906. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  907. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  908. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  909. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  910. struct r100_mc_save {
  911. u32 GENMO_WT;
  912. u32 CRTC_EXT_CNTL;
  913. u32 CRTC_GEN_CNTL;
  914. u32 CRTC2_GEN_CNTL;
  915. u32 CUR_OFFSET;
  916. u32 CUR2_OFFSET;
  917. };
  918. extern void r100_cp_disable(struct radeon_device *rdev);
  919. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  920. extern void r100_cp_fini(struct radeon_device *rdev);
  921. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  922. extern int r100_pci_gart_init(struct radeon_device *rdev);
  923. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  924. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  925. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  926. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  927. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  928. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  929. extern void r100_ib_fini(struct radeon_device *rdev);
  930. extern int r100_ib_init(struct radeon_device *rdev);
  931. extern void r100_irq_disable(struct radeon_device *rdev);
  932. extern int r100_irq_set(struct radeon_device *rdev);
  933. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  934. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  935. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  936. extern void r100_wb_disable(struct radeon_device *rdev);
  937. extern void r100_wb_fini(struct radeon_device *rdev);
  938. extern int r100_wb_init(struct radeon_device *rdev);
  939. extern void r100_hdp_reset(struct radeon_device *rdev);
  940. extern int r100_rb2d_reset(struct radeon_device *rdev);
  941. extern int r100_cp_reset(struct radeon_device *rdev);
  942. extern void r100_vga_render_disable(struct radeon_device *rdev);
  943. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  944. struct radeon_cs_packet *pkt,
  945. struct radeon_bo *robj);
  946. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  947. struct radeon_cs_packet *pkt,
  948. const unsigned *auth, unsigned n,
  949. radeon_packet0_check_t check);
  950. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  951. struct radeon_cs_packet *pkt,
  952. unsigned idx);
  953. extern void r100_enable_bm(struct radeon_device *rdev);
  954. extern void r100_set_common_regs(struct radeon_device *rdev);
  955. /* rv200,rv250,rv280 */
  956. extern void r200_set_safe_registers(struct radeon_device *rdev);
  957. /* r300,r350,rv350,rv370,rv380 */
  958. extern void r300_set_reg_safe(struct radeon_device *rdev);
  959. extern void r300_mc_program(struct radeon_device *rdev);
  960. extern void r300_vram_info(struct radeon_device *rdev);
  961. extern void r300_clock_startup(struct radeon_device *rdev);
  962. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  963. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  964. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  965. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  966. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  967. /* r420,r423,rv410 */
  968. extern int r420_mc_init(struct radeon_device *rdev);
  969. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  970. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  971. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  972. extern void r420_pipes_init(struct radeon_device *rdev);
  973. /* rv515 */
  974. struct rv515_mc_save {
  975. u32 d1vga_control;
  976. u32 d2vga_control;
  977. u32 vga_render_control;
  978. u32 vga_hdp_control;
  979. u32 d1crtc_control;
  980. u32 d2crtc_control;
  981. };
  982. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  983. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  984. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  985. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  986. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  987. extern void rv515_clock_startup(struct radeon_device *rdev);
  988. extern void rv515_debugfs(struct radeon_device *rdev);
  989. extern int rv515_suspend(struct radeon_device *rdev);
  990. /* rs400 */
  991. extern int rs400_gart_init(struct radeon_device *rdev);
  992. extern int rs400_gart_enable(struct radeon_device *rdev);
  993. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  994. extern void rs400_gart_disable(struct radeon_device *rdev);
  995. extern void rs400_gart_fini(struct radeon_device *rdev);
  996. /* rs600 */
  997. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  998. extern int rs600_irq_set(struct radeon_device *rdev);
  999. extern void rs600_irq_disable(struct radeon_device *rdev);
  1000. /* rs690, rs740 */
  1001. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1002. struct drm_display_mode *mode1,
  1003. struct drm_display_mode *mode2);
  1004. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1005. extern bool r600_card_posted(struct radeon_device *rdev);
  1006. extern void r600_cp_stop(struct radeon_device *rdev);
  1007. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1008. extern int r600_cp_resume(struct radeon_device *rdev);
  1009. extern int r600_count_pipe_bits(uint32_t val);
  1010. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  1011. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1012. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1013. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1014. extern int r600_ib_test(struct radeon_device *rdev);
  1015. extern int r600_ring_test(struct radeon_device *rdev);
  1016. extern void r600_wb_fini(struct radeon_device *rdev);
  1017. extern int r600_wb_enable(struct radeon_device *rdev);
  1018. extern void r600_wb_disable(struct radeon_device *rdev);
  1019. extern void r600_scratch_init(struct radeon_device *rdev);
  1020. extern int r600_blit_init(struct radeon_device *rdev);
  1021. extern void r600_blit_fini(struct radeon_device *rdev);
  1022. extern int r600_init_microcode(struct radeon_device *rdev);
  1023. extern int r600_gpu_reset(struct radeon_device *rdev);
  1024. /* r600 irq */
  1025. extern int r600_irq_init(struct radeon_device *rdev);
  1026. extern void r600_irq_fini(struct radeon_device *rdev);
  1027. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1028. extern int r600_irq_set(struct radeon_device *rdev);
  1029. #include "radeon_object.h"
  1030. #endif