r300.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "rv350d.h"
  37. #include "r300_reg_safe.h"
  38. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380 */
  39. /*
  40. * rv370,rv380 PCIE GART
  41. */
  42. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  43. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  44. {
  45. uint32_t tmp;
  46. int i;
  47. /* Workaround HW bug do flush 2 times */
  48. for (i = 0; i < 2; i++) {
  49. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  50. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  51. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  52. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  53. }
  54. mb();
  55. }
  56. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  57. {
  58. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  59. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  60. return -EINVAL;
  61. }
  62. addr = (lower_32_bits(addr) >> 8) |
  63. ((upper_32_bits(addr) & 0xff) << 24) |
  64. 0xc;
  65. /* on x86 we want this to be CPU endian, on powerpc
  66. * on powerpc without HW swappers, it'll get swapped on way
  67. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  68. writel(addr, ((void __iomem *)ptr) + (i * 4));
  69. return 0;
  70. }
  71. int rv370_pcie_gart_init(struct radeon_device *rdev)
  72. {
  73. int r;
  74. if (rdev->gart.table.vram.robj) {
  75. WARN(1, "RV370 PCIE GART already initialized.\n");
  76. return 0;
  77. }
  78. /* Initialize common gart structure */
  79. r = radeon_gart_init(rdev);
  80. if (r)
  81. return r;
  82. r = rv370_debugfs_pcie_gart_info_init(rdev);
  83. if (r)
  84. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  85. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  86. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  87. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  88. return radeon_gart_table_vram_alloc(rdev);
  89. }
  90. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  91. {
  92. uint32_t table_addr;
  93. uint32_t tmp;
  94. int r;
  95. if (rdev->gart.table.vram.robj == NULL) {
  96. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  97. return -EINVAL;
  98. }
  99. r = radeon_gart_table_vram_pin(rdev);
  100. if (r)
  101. return r;
  102. /* discard memory request outside of configured range */
  103. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  104. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  105. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  106. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - RADEON_GPU_PAGE_SIZE;
  107. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  108. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  109. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  110. table_addr = rdev->gart.table_addr;
  111. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  112. /* FIXME: setup default page */
  113. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  114. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  115. /* Clear error */
  116. WREG32_PCIE(0x18, 0);
  117. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  118. tmp |= RADEON_PCIE_TX_GART_EN;
  119. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  121. rv370_pcie_gart_tlb_flush(rdev);
  122. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  123. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  124. rdev->gart.ready = true;
  125. return 0;
  126. }
  127. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  128. {
  129. u32 tmp;
  130. int r;
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  133. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  134. if (rdev->gart.table.vram.robj) {
  135. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  136. if (likely(r == 0)) {
  137. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  138. radeon_bo_unpin(rdev->gart.table.vram.robj);
  139. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  140. }
  141. }
  142. }
  143. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  144. {
  145. rv370_pcie_gart_disable(rdev);
  146. radeon_gart_table_vram_free(rdev);
  147. radeon_gart_fini(rdev);
  148. }
  149. void r300_fence_ring_emit(struct radeon_device *rdev,
  150. struct radeon_fence *fence)
  151. {
  152. /* Who ever call radeon_fence_emit should call ring_lock and ask
  153. * for enough space (today caller are ib schedule and buffer move) */
  154. /* Write SC register so SC & US assert idle */
  155. radeon_ring_write(rdev, PACKET0(0x43E0, 0));
  156. radeon_ring_write(rdev, 0);
  157. radeon_ring_write(rdev, PACKET0(0x43E4, 0));
  158. radeon_ring_write(rdev, 0);
  159. /* Flush 3D cache */
  160. radeon_ring_write(rdev, PACKET0(0x4E4C, 0));
  161. radeon_ring_write(rdev, (2 << 0));
  162. radeon_ring_write(rdev, PACKET0(0x4F18, 0));
  163. radeon_ring_write(rdev, (1 << 0));
  164. /* Wait until IDLE & CLEAN */
  165. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  166. radeon_ring_write(rdev, (1 << 17) | (1 << 16) | (1 << 9));
  167. /* Emit fence sequence & fire IRQ */
  168. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  169. radeon_ring_write(rdev, fence->seq);
  170. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  171. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  172. }
  173. int r300_copy_dma(struct radeon_device *rdev,
  174. uint64_t src_offset,
  175. uint64_t dst_offset,
  176. unsigned num_pages,
  177. struct radeon_fence *fence)
  178. {
  179. uint32_t size;
  180. uint32_t cur_size;
  181. int i, num_loops;
  182. int r = 0;
  183. /* radeon pitch is /64 */
  184. size = num_pages << PAGE_SHIFT;
  185. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  186. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  187. if (r) {
  188. DRM_ERROR("radeon: moving bo (%d).\n", r);
  189. return r;
  190. }
  191. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  192. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  193. radeon_ring_write(rdev, (1 << 16));
  194. for (i = 0; i < num_loops; i++) {
  195. cur_size = size;
  196. if (cur_size > 0x1FFFFF) {
  197. cur_size = 0x1FFFFF;
  198. }
  199. size -= cur_size;
  200. radeon_ring_write(rdev, PACKET0(0x720, 2));
  201. radeon_ring_write(rdev, src_offset);
  202. radeon_ring_write(rdev, dst_offset);
  203. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  204. src_offset += cur_size;
  205. dst_offset += cur_size;
  206. }
  207. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  208. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  209. if (fence) {
  210. r = radeon_fence_emit(rdev, fence);
  211. }
  212. radeon_ring_unlock_commit(rdev);
  213. return r;
  214. }
  215. void r300_ring_start(struct radeon_device *rdev)
  216. {
  217. unsigned gb_tile_config;
  218. int r;
  219. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  220. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  221. switch(rdev->num_gb_pipes) {
  222. case 2:
  223. gb_tile_config |= R300_PIPE_COUNT_R300;
  224. break;
  225. case 3:
  226. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  227. break;
  228. case 4:
  229. gb_tile_config |= R300_PIPE_COUNT_R420;
  230. break;
  231. case 1:
  232. default:
  233. gb_tile_config |= R300_PIPE_COUNT_RV350;
  234. break;
  235. }
  236. r = radeon_ring_lock(rdev, 64);
  237. if (r) {
  238. return;
  239. }
  240. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  241. radeon_ring_write(rdev,
  242. RADEON_ISYNC_ANY2D_IDLE3D |
  243. RADEON_ISYNC_ANY3D_IDLE2D |
  244. RADEON_ISYNC_WAIT_IDLEGUI |
  245. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  246. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  247. radeon_ring_write(rdev, gb_tile_config);
  248. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  249. radeon_ring_write(rdev,
  250. RADEON_WAIT_2D_IDLECLEAN |
  251. RADEON_WAIT_3D_IDLECLEAN);
  252. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  253. radeon_ring_write(rdev, 1 << 31);
  254. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  255. radeon_ring_write(rdev, 0);
  256. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  257. radeon_ring_write(rdev, 0);
  258. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  259. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  260. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  261. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  262. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  263. radeon_ring_write(rdev,
  264. RADEON_WAIT_2D_IDLECLEAN |
  265. RADEON_WAIT_3D_IDLECLEAN);
  266. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  267. radeon_ring_write(rdev, 0);
  268. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  269. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  270. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  271. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  272. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  273. radeon_ring_write(rdev,
  274. ((6 << R300_MS_X0_SHIFT) |
  275. (6 << R300_MS_Y0_SHIFT) |
  276. (6 << R300_MS_X1_SHIFT) |
  277. (6 << R300_MS_Y1_SHIFT) |
  278. (6 << R300_MS_X2_SHIFT) |
  279. (6 << R300_MS_Y2_SHIFT) |
  280. (6 << R300_MSBD0_Y_SHIFT) |
  281. (6 << R300_MSBD0_X_SHIFT)));
  282. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  283. radeon_ring_write(rdev,
  284. ((6 << R300_MS_X3_SHIFT) |
  285. (6 << R300_MS_Y3_SHIFT) |
  286. (6 << R300_MS_X4_SHIFT) |
  287. (6 << R300_MS_Y4_SHIFT) |
  288. (6 << R300_MS_X5_SHIFT) |
  289. (6 << R300_MS_Y5_SHIFT) |
  290. (6 << R300_MSBD1_SHIFT)));
  291. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  292. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  293. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  294. radeon_ring_write(rdev,
  295. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  296. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  297. radeon_ring_write(rdev,
  298. R300_GEOMETRY_ROUND_NEAREST |
  299. R300_COLOR_ROUND_NEAREST);
  300. radeon_ring_unlock_commit(rdev);
  301. }
  302. void r300_errata(struct radeon_device *rdev)
  303. {
  304. rdev->pll_errata = 0;
  305. if (rdev->family == CHIP_R300 &&
  306. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  307. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  308. }
  309. }
  310. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  311. {
  312. unsigned i;
  313. uint32_t tmp;
  314. for (i = 0; i < rdev->usec_timeout; i++) {
  315. /* read MC_STATUS */
  316. tmp = RREG32(0x0150);
  317. if (tmp & (1 << 4)) {
  318. return 0;
  319. }
  320. DRM_UDELAY(1);
  321. }
  322. return -1;
  323. }
  324. void r300_gpu_init(struct radeon_device *rdev)
  325. {
  326. uint32_t gb_tile_config, tmp;
  327. r100_hdp_reset(rdev);
  328. /* FIXME: rv380 one pipes ? */
  329. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  330. /* r300,r350 */
  331. rdev->num_gb_pipes = 2;
  332. } else {
  333. /* rv350,rv370,rv380 */
  334. rdev->num_gb_pipes = 1;
  335. }
  336. rdev->num_z_pipes = 1;
  337. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  338. switch (rdev->num_gb_pipes) {
  339. case 2:
  340. gb_tile_config |= R300_PIPE_COUNT_R300;
  341. break;
  342. case 3:
  343. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  344. break;
  345. case 4:
  346. gb_tile_config |= R300_PIPE_COUNT_R420;
  347. break;
  348. default:
  349. case 1:
  350. gb_tile_config |= R300_PIPE_COUNT_RV350;
  351. break;
  352. }
  353. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  354. if (r100_gui_wait_for_idle(rdev)) {
  355. printk(KERN_WARNING "Failed to wait GUI idle while "
  356. "programming pipes. Bad things might happen.\n");
  357. }
  358. tmp = RREG32(0x170C);
  359. WREG32(0x170C, tmp | (1 << 31));
  360. WREG32(R300_RB2D_DSTCACHE_MODE,
  361. R300_DC_AUTOFLUSH_ENABLE |
  362. R300_DC_DC_DISABLE_IGNORE_PE);
  363. if (r100_gui_wait_for_idle(rdev)) {
  364. printk(KERN_WARNING "Failed to wait GUI idle while "
  365. "programming pipes. Bad things might happen.\n");
  366. }
  367. if (r300_mc_wait_for_idle(rdev)) {
  368. printk(KERN_WARNING "Failed to wait MC idle while "
  369. "programming pipes. Bad things might happen.\n");
  370. }
  371. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  372. rdev->num_gb_pipes, rdev->num_z_pipes);
  373. }
  374. int r300_ga_reset(struct radeon_device *rdev)
  375. {
  376. uint32_t tmp;
  377. bool reinit_cp;
  378. int i;
  379. reinit_cp = rdev->cp.ready;
  380. rdev->cp.ready = false;
  381. for (i = 0; i < rdev->usec_timeout; i++) {
  382. WREG32(RADEON_CP_CSQ_MODE, 0);
  383. WREG32(RADEON_CP_CSQ_CNTL, 0);
  384. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  385. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  386. udelay(200);
  387. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  388. /* Wait to prevent race in RBBM_STATUS */
  389. mdelay(1);
  390. tmp = RREG32(RADEON_RBBM_STATUS);
  391. if (tmp & ((1 << 20) | (1 << 26))) {
  392. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  393. /* GA still busy soft reset it */
  394. WREG32(0x429C, 0x200);
  395. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  396. WREG32(0x43E0, 0);
  397. WREG32(0x43E4, 0);
  398. WREG32(0x24AC, 0);
  399. }
  400. /* Wait to prevent race in RBBM_STATUS */
  401. mdelay(1);
  402. tmp = RREG32(RADEON_RBBM_STATUS);
  403. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  404. break;
  405. }
  406. }
  407. for (i = 0; i < rdev->usec_timeout; i++) {
  408. tmp = RREG32(RADEON_RBBM_STATUS);
  409. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  410. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  411. tmp);
  412. if (reinit_cp) {
  413. return r100_cp_init(rdev, rdev->cp.ring_size);
  414. }
  415. return 0;
  416. }
  417. DRM_UDELAY(1);
  418. }
  419. tmp = RREG32(RADEON_RBBM_STATUS);
  420. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  421. return -1;
  422. }
  423. int r300_gpu_reset(struct radeon_device *rdev)
  424. {
  425. uint32_t status;
  426. /* reset order likely matter */
  427. status = RREG32(RADEON_RBBM_STATUS);
  428. /* reset HDP */
  429. r100_hdp_reset(rdev);
  430. /* reset rb2d */
  431. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  432. r100_rb2d_reset(rdev);
  433. }
  434. /* reset GA */
  435. if (status & ((1 << 20) | (1 << 26))) {
  436. r300_ga_reset(rdev);
  437. }
  438. /* reset CP */
  439. status = RREG32(RADEON_RBBM_STATUS);
  440. if (status & (1 << 16)) {
  441. r100_cp_reset(rdev);
  442. }
  443. /* Check if GPU is idle */
  444. status = RREG32(RADEON_RBBM_STATUS);
  445. if (status & (1 << 31)) {
  446. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  447. return -1;
  448. }
  449. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  450. return 0;
  451. }
  452. /*
  453. * r300,r350,rv350,rv380 VRAM info
  454. */
  455. void r300_vram_info(struct radeon_device *rdev)
  456. {
  457. uint32_t tmp;
  458. /* DDR for all card after R300 & IGP */
  459. rdev->mc.vram_is_ddr = true;
  460. tmp = RREG32(RADEON_MEM_CNTL);
  461. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  462. rdev->mc.vram_width = 128;
  463. } else {
  464. rdev->mc.vram_width = 64;
  465. }
  466. r100_vram_init_sizes(rdev);
  467. }
  468. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  469. {
  470. uint32_t link_width_cntl, mask;
  471. if (rdev->flags & RADEON_IS_IGP)
  472. return;
  473. if (!(rdev->flags & RADEON_IS_PCIE))
  474. return;
  475. /* FIXME wait for idle */
  476. switch (lanes) {
  477. case 0:
  478. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  479. break;
  480. case 1:
  481. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  482. break;
  483. case 2:
  484. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  485. break;
  486. case 4:
  487. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  488. break;
  489. case 8:
  490. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  491. break;
  492. case 12:
  493. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  494. break;
  495. case 16:
  496. default:
  497. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  498. break;
  499. }
  500. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  501. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  502. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  503. return;
  504. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  505. RADEON_PCIE_LC_RECONFIG_NOW |
  506. RADEON_PCIE_LC_RECONFIG_LATER |
  507. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  508. link_width_cntl |= mask;
  509. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  510. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  511. RADEON_PCIE_LC_RECONFIG_NOW));
  512. /* wait for lane set to complete */
  513. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  514. while (link_width_cntl == 0xffffffff)
  515. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  516. }
  517. #if defined(CONFIG_DEBUG_FS)
  518. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  519. {
  520. struct drm_info_node *node = (struct drm_info_node *) m->private;
  521. struct drm_device *dev = node->minor->dev;
  522. struct radeon_device *rdev = dev->dev_private;
  523. uint32_t tmp;
  524. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  525. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  526. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  527. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  528. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  529. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  530. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  531. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  532. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  533. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  534. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  535. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  536. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  537. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  538. return 0;
  539. }
  540. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  541. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  542. };
  543. #endif
  544. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  545. {
  546. #if defined(CONFIG_DEBUG_FS)
  547. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  548. #else
  549. return 0;
  550. #endif
  551. }
  552. static int r300_packet0_check(struct radeon_cs_parser *p,
  553. struct radeon_cs_packet *pkt,
  554. unsigned idx, unsigned reg)
  555. {
  556. struct radeon_cs_reloc *reloc;
  557. struct r100_cs_track *track;
  558. volatile uint32_t *ib;
  559. uint32_t tmp, tile_flags = 0;
  560. unsigned i;
  561. int r;
  562. u32 idx_value;
  563. ib = p->ib->ptr;
  564. track = (struct r100_cs_track *)p->track;
  565. idx_value = radeon_get_ib_value(p, idx);
  566. switch(reg) {
  567. case AVIVO_D1MODE_VLINE_START_END:
  568. case RADEON_CRTC_GUI_TRIG_VLINE:
  569. r = r100_cs_packet_parse_vline(p);
  570. if (r) {
  571. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  572. idx, reg);
  573. r100_cs_dump_packet(p, pkt);
  574. return r;
  575. }
  576. break;
  577. case RADEON_DST_PITCH_OFFSET:
  578. case RADEON_SRC_PITCH_OFFSET:
  579. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  580. if (r)
  581. return r;
  582. break;
  583. case R300_RB3D_COLOROFFSET0:
  584. case R300_RB3D_COLOROFFSET1:
  585. case R300_RB3D_COLOROFFSET2:
  586. case R300_RB3D_COLOROFFSET3:
  587. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  588. r = r100_cs_packet_next_reloc(p, &reloc);
  589. if (r) {
  590. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  591. idx, reg);
  592. r100_cs_dump_packet(p, pkt);
  593. return r;
  594. }
  595. track->cb[i].robj = reloc->robj;
  596. track->cb[i].offset = idx_value;
  597. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  598. break;
  599. case R300_ZB_DEPTHOFFSET:
  600. r = r100_cs_packet_next_reloc(p, &reloc);
  601. if (r) {
  602. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  603. idx, reg);
  604. r100_cs_dump_packet(p, pkt);
  605. return r;
  606. }
  607. track->zb.robj = reloc->robj;
  608. track->zb.offset = idx_value;
  609. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  610. break;
  611. case R300_TX_OFFSET_0:
  612. case R300_TX_OFFSET_0+4:
  613. case R300_TX_OFFSET_0+8:
  614. case R300_TX_OFFSET_0+12:
  615. case R300_TX_OFFSET_0+16:
  616. case R300_TX_OFFSET_0+20:
  617. case R300_TX_OFFSET_0+24:
  618. case R300_TX_OFFSET_0+28:
  619. case R300_TX_OFFSET_0+32:
  620. case R300_TX_OFFSET_0+36:
  621. case R300_TX_OFFSET_0+40:
  622. case R300_TX_OFFSET_0+44:
  623. case R300_TX_OFFSET_0+48:
  624. case R300_TX_OFFSET_0+52:
  625. case R300_TX_OFFSET_0+56:
  626. case R300_TX_OFFSET_0+60:
  627. i = (reg - R300_TX_OFFSET_0) >> 2;
  628. r = r100_cs_packet_next_reloc(p, &reloc);
  629. if (r) {
  630. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  631. idx, reg);
  632. r100_cs_dump_packet(p, pkt);
  633. return r;
  634. }
  635. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  636. track->textures[i].robj = reloc->robj;
  637. break;
  638. /* Tracked registers */
  639. case 0x2084:
  640. /* VAP_VF_CNTL */
  641. track->vap_vf_cntl = idx_value;
  642. break;
  643. case 0x20B4:
  644. /* VAP_VTX_SIZE */
  645. track->vtx_size = idx_value & 0x7F;
  646. break;
  647. case 0x2134:
  648. /* VAP_VF_MAX_VTX_INDX */
  649. track->max_indx = idx_value & 0x00FFFFFFUL;
  650. break;
  651. case 0x43E4:
  652. /* SC_SCISSOR1 */
  653. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  654. if (p->rdev->family < CHIP_RV515) {
  655. track->maxy -= 1440;
  656. }
  657. break;
  658. case 0x4E00:
  659. /* RB3D_CCTL */
  660. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  661. break;
  662. case 0x4E38:
  663. case 0x4E3C:
  664. case 0x4E40:
  665. case 0x4E44:
  666. /* RB3D_COLORPITCH0 */
  667. /* RB3D_COLORPITCH1 */
  668. /* RB3D_COLORPITCH2 */
  669. /* RB3D_COLORPITCH3 */
  670. r = r100_cs_packet_next_reloc(p, &reloc);
  671. if (r) {
  672. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  673. idx, reg);
  674. r100_cs_dump_packet(p, pkt);
  675. return r;
  676. }
  677. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  678. tile_flags |= R300_COLOR_TILE_ENABLE;
  679. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  680. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  681. tmp = idx_value & ~(0x7 << 16);
  682. tmp |= tile_flags;
  683. ib[idx] = tmp;
  684. i = (reg - 0x4E38) >> 2;
  685. track->cb[i].pitch = idx_value & 0x3FFE;
  686. switch (((idx_value >> 21) & 0xF)) {
  687. case 9:
  688. case 11:
  689. case 12:
  690. track->cb[i].cpp = 1;
  691. break;
  692. case 3:
  693. case 4:
  694. case 13:
  695. case 15:
  696. track->cb[i].cpp = 2;
  697. break;
  698. case 6:
  699. track->cb[i].cpp = 4;
  700. break;
  701. case 10:
  702. track->cb[i].cpp = 8;
  703. break;
  704. case 7:
  705. track->cb[i].cpp = 16;
  706. break;
  707. default:
  708. DRM_ERROR("Invalid color buffer format (%d) !\n",
  709. ((idx_value >> 21) & 0xF));
  710. return -EINVAL;
  711. }
  712. break;
  713. case 0x4F00:
  714. /* ZB_CNTL */
  715. if (idx_value & 2) {
  716. track->z_enabled = true;
  717. } else {
  718. track->z_enabled = false;
  719. }
  720. break;
  721. case 0x4F10:
  722. /* ZB_FORMAT */
  723. switch ((idx_value & 0xF)) {
  724. case 0:
  725. case 1:
  726. track->zb.cpp = 2;
  727. break;
  728. case 2:
  729. track->zb.cpp = 4;
  730. break;
  731. default:
  732. DRM_ERROR("Invalid z buffer format (%d) !\n",
  733. (idx_value & 0xF));
  734. return -EINVAL;
  735. }
  736. break;
  737. case 0x4F24:
  738. /* ZB_DEPTHPITCH */
  739. r = r100_cs_packet_next_reloc(p, &reloc);
  740. if (r) {
  741. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  742. idx, reg);
  743. r100_cs_dump_packet(p, pkt);
  744. return r;
  745. }
  746. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  747. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  748. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  749. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  750. tmp = idx_value & ~(0x7 << 16);
  751. tmp |= tile_flags;
  752. ib[idx] = tmp;
  753. track->zb.pitch = idx_value & 0x3FFC;
  754. break;
  755. case 0x4104:
  756. for (i = 0; i < 16; i++) {
  757. bool enabled;
  758. enabled = !!(idx_value & (1 << i));
  759. track->textures[i].enabled = enabled;
  760. }
  761. break;
  762. case 0x44C0:
  763. case 0x44C4:
  764. case 0x44C8:
  765. case 0x44CC:
  766. case 0x44D0:
  767. case 0x44D4:
  768. case 0x44D8:
  769. case 0x44DC:
  770. case 0x44E0:
  771. case 0x44E4:
  772. case 0x44E8:
  773. case 0x44EC:
  774. case 0x44F0:
  775. case 0x44F4:
  776. case 0x44F8:
  777. case 0x44FC:
  778. /* TX_FORMAT1_[0-15] */
  779. i = (reg - 0x44C0) >> 2;
  780. tmp = (idx_value >> 25) & 0x3;
  781. track->textures[i].tex_coord_type = tmp;
  782. switch ((idx_value & 0x1F)) {
  783. case R300_TX_FORMAT_X8:
  784. case R300_TX_FORMAT_Y4X4:
  785. case R300_TX_FORMAT_Z3Y3X2:
  786. track->textures[i].cpp = 1;
  787. break;
  788. case R300_TX_FORMAT_X16:
  789. case R300_TX_FORMAT_Y8X8:
  790. case R300_TX_FORMAT_Z5Y6X5:
  791. case R300_TX_FORMAT_Z6Y5X5:
  792. case R300_TX_FORMAT_W4Z4Y4X4:
  793. case R300_TX_FORMAT_W1Z5Y5X5:
  794. case R300_TX_FORMAT_DXT1:
  795. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  796. case R300_TX_FORMAT_B8G8_B8G8:
  797. case R300_TX_FORMAT_G8R8_G8B8:
  798. track->textures[i].cpp = 2;
  799. break;
  800. case R300_TX_FORMAT_Y16X16:
  801. case R300_TX_FORMAT_Z11Y11X10:
  802. case R300_TX_FORMAT_Z10Y11X11:
  803. case R300_TX_FORMAT_W8Z8Y8X8:
  804. case R300_TX_FORMAT_W2Z10Y10X10:
  805. case 0x17:
  806. case R300_TX_FORMAT_FL_I32:
  807. case 0x1e:
  808. case R300_TX_FORMAT_DXT3:
  809. case R300_TX_FORMAT_DXT5:
  810. track->textures[i].cpp = 4;
  811. break;
  812. case R300_TX_FORMAT_W16Z16Y16X16:
  813. case R300_TX_FORMAT_FL_R16G16B16A16:
  814. case R300_TX_FORMAT_FL_I32A32:
  815. track->textures[i].cpp = 8;
  816. break;
  817. case R300_TX_FORMAT_FL_R32G32B32A32:
  818. track->textures[i].cpp = 16;
  819. break;
  820. default:
  821. DRM_ERROR("Invalid texture format %u\n",
  822. (idx_value & 0x1F));
  823. return -EINVAL;
  824. break;
  825. }
  826. break;
  827. case 0x4400:
  828. case 0x4404:
  829. case 0x4408:
  830. case 0x440C:
  831. case 0x4410:
  832. case 0x4414:
  833. case 0x4418:
  834. case 0x441C:
  835. case 0x4420:
  836. case 0x4424:
  837. case 0x4428:
  838. case 0x442C:
  839. case 0x4430:
  840. case 0x4434:
  841. case 0x4438:
  842. case 0x443C:
  843. /* TX_FILTER0_[0-15] */
  844. i = (reg - 0x4400) >> 2;
  845. tmp = idx_value & 0x7;
  846. if (tmp == 2 || tmp == 4 || tmp == 6) {
  847. track->textures[i].roundup_w = false;
  848. }
  849. tmp = (idx_value >> 3) & 0x7;
  850. if (tmp == 2 || tmp == 4 || tmp == 6) {
  851. track->textures[i].roundup_h = false;
  852. }
  853. break;
  854. case 0x4500:
  855. case 0x4504:
  856. case 0x4508:
  857. case 0x450C:
  858. case 0x4510:
  859. case 0x4514:
  860. case 0x4518:
  861. case 0x451C:
  862. case 0x4520:
  863. case 0x4524:
  864. case 0x4528:
  865. case 0x452C:
  866. case 0x4530:
  867. case 0x4534:
  868. case 0x4538:
  869. case 0x453C:
  870. /* TX_FORMAT2_[0-15] */
  871. i = (reg - 0x4500) >> 2;
  872. tmp = idx_value & 0x3FFF;
  873. track->textures[i].pitch = tmp + 1;
  874. if (p->rdev->family >= CHIP_RV515) {
  875. tmp = ((idx_value >> 15) & 1) << 11;
  876. track->textures[i].width_11 = tmp;
  877. tmp = ((idx_value >> 16) & 1) << 11;
  878. track->textures[i].height_11 = tmp;
  879. }
  880. break;
  881. case 0x4480:
  882. case 0x4484:
  883. case 0x4488:
  884. case 0x448C:
  885. case 0x4490:
  886. case 0x4494:
  887. case 0x4498:
  888. case 0x449C:
  889. case 0x44A0:
  890. case 0x44A4:
  891. case 0x44A8:
  892. case 0x44AC:
  893. case 0x44B0:
  894. case 0x44B4:
  895. case 0x44B8:
  896. case 0x44BC:
  897. /* TX_FORMAT0_[0-15] */
  898. i = (reg - 0x4480) >> 2;
  899. tmp = idx_value & 0x7FF;
  900. track->textures[i].width = tmp + 1;
  901. tmp = (idx_value >> 11) & 0x7FF;
  902. track->textures[i].height = tmp + 1;
  903. tmp = (idx_value >> 26) & 0xF;
  904. track->textures[i].num_levels = tmp;
  905. tmp = idx_value & (1 << 31);
  906. track->textures[i].use_pitch = !!tmp;
  907. tmp = (idx_value >> 22) & 0xF;
  908. track->textures[i].txdepth = tmp;
  909. break;
  910. case R300_ZB_ZPASS_ADDR:
  911. r = r100_cs_packet_next_reloc(p, &reloc);
  912. if (r) {
  913. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  914. idx, reg);
  915. r100_cs_dump_packet(p, pkt);
  916. return r;
  917. }
  918. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  919. break;
  920. case 0x4be8:
  921. /* valid register only on RV530 */
  922. if (p->rdev->family == CHIP_RV530)
  923. break;
  924. /* fallthrough do not move */
  925. default:
  926. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  927. reg, idx);
  928. return -EINVAL;
  929. }
  930. return 0;
  931. }
  932. static int r300_packet3_check(struct radeon_cs_parser *p,
  933. struct radeon_cs_packet *pkt)
  934. {
  935. struct radeon_cs_reloc *reloc;
  936. struct r100_cs_track *track;
  937. volatile uint32_t *ib;
  938. unsigned idx;
  939. int r;
  940. ib = p->ib->ptr;
  941. idx = pkt->idx + 1;
  942. track = (struct r100_cs_track *)p->track;
  943. switch(pkt->opcode) {
  944. case PACKET3_3D_LOAD_VBPNTR:
  945. r = r100_packet3_load_vbpntr(p, pkt, idx);
  946. if (r)
  947. return r;
  948. break;
  949. case PACKET3_INDX_BUFFER:
  950. r = r100_cs_packet_next_reloc(p, &reloc);
  951. if (r) {
  952. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  953. r100_cs_dump_packet(p, pkt);
  954. return r;
  955. }
  956. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  957. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  958. if (r) {
  959. return r;
  960. }
  961. break;
  962. /* Draw packet */
  963. case PACKET3_3D_DRAW_IMMD:
  964. /* Number of dwords is vtx_size * (num_vertices - 1)
  965. * PRIM_WALK must be equal to 3 vertex data in embedded
  966. * in cmd stream */
  967. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  968. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  969. return -EINVAL;
  970. }
  971. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  972. track->immd_dwords = pkt->count - 1;
  973. r = r100_cs_track_check(p->rdev, track);
  974. if (r) {
  975. return r;
  976. }
  977. break;
  978. case PACKET3_3D_DRAW_IMMD_2:
  979. /* Number of dwords is vtx_size * (num_vertices - 1)
  980. * PRIM_WALK must be equal to 3 vertex data in embedded
  981. * in cmd stream */
  982. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  983. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  984. return -EINVAL;
  985. }
  986. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  987. track->immd_dwords = pkt->count;
  988. r = r100_cs_track_check(p->rdev, track);
  989. if (r) {
  990. return r;
  991. }
  992. break;
  993. case PACKET3_3D_DRAW_VBUF:
  994. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  995. r = r100_cs_track_check(p->rdev, track);
  996. if (r) {
  997. return r;
  998. }
  999. break;
  1000. case PACKET3_3D_DRAW_VBUF_2:
  1001. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1002. r = r100_cs_track_check(p->rdev, track);
  1003. if (r) {
  1004. return r;
  1005. }
  1006. break;
  1007. case PACKET3_3D_DRAW_INDX:
  1008. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1009. r = r100_cs_track_check(p->rdev, track);
  1010. if (r) {
  1011. return r;
  1012. }
  1013. break;
  1014. case PACKET3_3D_DRAW_INDX_2:
  1015. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1016. r = r100_cs_track_check(p->rdev, track);
  1017. if (r) {
  1018. return r;
  1019. }
  1020. break;
  1021. case PACKET3_NOP:
  1022. break;
  1023. default:
  1024. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1025. return -EINVAL;
  1026. }
  1027. return 0;
  1028. }
  1029. int r300_cs_parse(struct radeon_cs_parser *p)
  1030. {
  1031. struct radeon_cs_packet pkt;
  1032. struct r100_cs_track *track;
  1033. int r;
  1034. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1035. r100_cs_track_clear(p->rdev, track);
  1036. p->track = track;
  1037. do {
  1038. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1039. if (r) {
  1040. return r;
  1041. }
  1042. p->idx += pkt.count + 2;
  1043. switch (pkt.type) {
  1044. case PACKET_TYPE0:
  1045. r = r100_cs_parse_packet0(p, &pkt,
  1046. p->rdev->config.r300.reg_safe_bm,
  1047. p->rdev->config.r300.reg_safe_bm_size,
  1048. &r300_packet0_check);
  1049. break;
  1050. case PACKET_TYPE2:
  1051. break;
  1052. case PACKET_TYPE3:
  1053. r = r300_packet3_check(p, &pkt);
  1054. break;
  1055. default:
  1056. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1057. return -EINVAL;
  1058. }
  1059. if (r) {
  1060. return r;
  1061. }
  1062. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1063. return 0;
  1064. }
  1065. void r300_set_reg_safe(struct radeon_device *rdev)
  1066. {
  1067. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1068. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1069. }
  1070. void r300_mc_program(struct radeon_device *rdev)
  1071. {
  1072. struct r100_mc_save save;
  1073. int r;
  1074. r = r100_debugfs_mc_info_init(rdev);
  1075. if (r) {
  1076. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1077. }
  1078. /* Stops all mc clients */
  1079. r100_mc_stop(rdev, &save);
  1080. if (rdev->flags & RADEON_IS_AGP) {
  1081. WREG32(R_00014C_MC_AGP_LOCATION,
  1082. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1083. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1084. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1085. WREG32(R_00015C_AGP_BASE_2,
  1086. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1087. } else {
  1088. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1089. WREG32(R_000170_AGP_BASE, 0);
  1090. WREG32(R_00015C_AGP_BASE_2, 0);
  1091. }
  1092. /* Wait for mc idle */
  1093. if (r300_mc_wait_for_idle(rdev))
  1094. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1095. /* Program MC, should be a 32bits limited address space */
  1096. WREG32(R_000148_MC_FB_LOCATION,
  1097. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1098. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1099. r100_mc_resume(rdev, &save);
  1100. }
  1101. void r300_clock_startup(struct radeon_device *rdev)
  1102. {
  1103. u32 tmp;
  1104. if (radeon_dynclks != -1 && radeon_dynclks)
  1105. radeon_legacy_set_clock_gating(rdev, 1);
  1106. /* We need to force on some of the block */
  1107. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1108. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1109. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1110. tmp |= S_00000D_FORCE_VAP(1);
  1111. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1112. }
  1113. static int r300_startup(struct radeon_device *rdev)
  1114. {
  1115. int r;
  1116. /* set common regs */
  1117. r100_set_common_regs(rdev);
  1118. /* program mc */
  1119. r300_mc_program(rdev);
  1120. /* Resume clock */
  1121. r300_clock_startup(rdev);
  1122. /* Initialize GPU configuration (# pipes, ...) */
  1123. r300_gpu_init(rdev);
  1124. /* Initialize GART (initialize after TTM so we can allocate
  1125. * memory through TTM but finalize after TTM) */
  1126. if (rdev->flags & RADEON_IS_PCIE) {
  1127. r = rv370_pcie_gart_enable(rdev);
  1128. if (r)
  1129. return r;
  1130. }
  1131. if (rdev->family == CHIP_R300 ||
  1132. rdev->family == CHIP_R350 ||
  1133. rdev->family == CHIP_RV350)
  1134. r100_enable_bm(rdev);
  1135. if (rdev->flags & RADEON_IS_PCI) {
  1136. r = r100_pci_gart_enable(rdev);
  1137. if (r)
  1138. return r;
  1139. }
  1140. /* Enable IRQ */
  1141. r100_irq_set(rdev);
  1142. /* 1M ring buffer */
  1143. r = r100_cp_init(rdev, 1024 * 1024);
  1144. if (r) {
  1145. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1146. return r;
  1147. }
  1148. r = r100_wb_init(rdev);
  1149. if (r)
  1150. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1151. r = r100_ib_init(rdev);
  1152. if (r) {
  1153. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1154. return r;
  1155. }
  1156. return 0;
  1157. }
  1158. int r300_resume(struct radeon_device *rdev)
  1159. {
  1160. /* Make sur GART are not working */
  1161. if (rdev->flags & RADEON_IS_PCIE)
  1162. rv370_pcie_gart_disable(rdev);
  1163. if (rdev->flags & RADEON_IS_PCI)
  1164. r100_pci_gart_disable(rdev);
  1165. /* Resume clock before doing reset */
  1166. r300_clock_startup(rdev);
  1167. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1168. if (radeon_gpu_reset(rdev)) {
  1169. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1170. RREG32(R_000E40_RBBM_STATUS),
  1171. RREG32(R_0007C0_CP_STAT));
  1172. }
  1173. /* post */
  1174. radeon_combios_asic_init(rdev->ddev);
  1175. /* Resume clock after posting */
  1176. r300_clock_startup(rdev);
  1177. return r300_startup(rdev);
  1178. }
  1179. int r300_suspend(struct radeon_device *rdev)
  1180. {
  1181. r100_cp_disable(rdev);
  1182. r100_wb_disable(rdev);
  1183. r100_irq_disable(rdev);
  1184. if (rdev->flags & RADEON_IS_PCIE)
  1185. rv370_pcie_gart_disable(rdev);
  1186. if (rdev->flags & RADEON_IS_PCI)
  1187. r100_pci_gart_disable(rdev);
  1188. return 0;
  1189. }
  1190. void r300_fini(struct radeon_device *rdev)
  1191. {
  1192. r300_suspend(rdev);
  1193. r100_cp_fini(rdev);
  1194. r100_wb_fini(rdev);
  1195. r100_ib_fini(rdev);
  1196. radeon_gem_fini(rdev);
  1197. if (rdev->flags & RADEON_IS_PCIE)
  1198. rv370_pcie_gart_fini(rdev);
  1199. if (rdev->flags & RADEON_IS_PCI)
  1200. r100_pci_gart_fini(rdev);
  1201. radeon_irq_kms_fini(rdev);
  1202. radeon_fence_driver_fini(rdev);
  1203. radeon_bo_fini(rdev);
  1204. radeon_atombios_fini(rdev);
  1205. kfree(rdev->bios);
  1206. rdev->bios = NULL;
  1207. }
  1208. int r300_init(struct radeon_device *rdev)
  1209. {
  1210. int r;
  1211. /* Disable VGA */
  1212. r100_vga_render_disable(rdev);
  1213. /* Initialize scratch registers */
  1214. radeon_scratch_init(rdev);
  1215. /* Initialize surface registers */
  1216. radeon_surface_init(rdev);
  1217. /* TODO: disable VGA need to use VGA request */
  1218. /* BIOS*/
  1219. if (!radeon_get_bios(rdev)) {
  1220. if (ASIC_IS_AVIVO(rdev))
  1221. return -EINVAL;
  1222. }
  1223. if (rdev->is_atom_bios) {
  1224. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1225. return -EINVAL;
  1226. } else {
  1227. r = radeon_combios_init(rdev);
  1228. if (r)
  1229. return r;
  1230. }
  1231. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1232. if (radeon_gpu_reset(rdev)) {
  1233. dev_warn(rdev->dev,
  1234. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1235. RREG32(R_000E40_RBBM_STATUS),
  1236. RREG32(R_0007C0_CP_STAT));
  1237. }
  1238. /* check if cards are posted or not */
  1239. if (radeon_boot_test_post_card(rdev) == false)
  1240. return -EINVAL;
  1241. /* Set asic errata */
  1242. r300_errata(rdev);
  1243. /* Initialize clocks */
  1244. radeon_get_clock_info(rdev->ddev);
  1245. /* Get vram informations */
  1246. r300_vram_info(rdev);
  1247. /* Initialize memory controller (also test AGP) */
  1248. r = r420_mc_init(rdev);
  1249. if (r)
  1250. return r;
  1251. /* Fence driver */
  1252. r = radeon_fence_driver_init(rdev);
  1253. if (r)
  1254. return r;
  1255. r = radeon_irq_kms_init(rdev);
  1256. if (r)
  1257. return r;
  1258. /* Memory manager */
  1259. r = radeon_bo_init(rdev);
  1260. if (r)
  1261. return r;
  1262. if (rdev->flags & RADEON_IS_PCIE) {
  1263. r = rv370_pcie_gart_init(rdev);
  1264. if (r)
  1265. return r;
  1266. }
  1267. if (rdev->flags & RADEON_IS_PCI) {
  1268. r = r100_pci_gart_init(rdev);
  1269. if (r)
  1270. return r;
  1271. }
  1272. r300_set_reg_safe(rdev);
  1273. rdev->accel_working = true;
  1274. r = r300_startup(rdev);
  1275. if (r) {
  1276. /* Somethings want wront with the accel init stop accel */
  1277. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1278. r300_suspend(rdev);
  1279. r100_cp_fini(rdev);
  1280. r100_wb_fini(rdev);
  1281. r100_ib_fini(rdev);
  1282. if (rdev->flags & RADEON_IS_PCIE)
  1283. rv370_pcie_gart_fini(rdev);
  1284. if (rdev->flags & RADEON_IS_PCI)
  1285. r100_pci_gart_fini(rdev);
  1286. radeon_irq_kms_fini(rdev);
  1287. rdev->accel_working = false;
  1288. }
  1289. return 0;
  1290. }