bnx2.c 207 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572
  1. /* bnx2.c: Broadcom NX2 network driver.
  2. *
  3. * Copyright (c) 2004-2010 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Michael Chan (mchan@broadcom.com)
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/timer.h>
  16. #include <linux/errno.h>
  17. #include <linux/ioport.h>
  18. #include <linux/slab.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/pci.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/bitops.h>
  28. #include <asm/io.h>
  29. #include <asm/irq.h>
  30. #include <linux/delay.h>
  31. #include <asm/byteorder.h>
  32. #include <asm/page.h>
  33. #include <linux/time.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/mii.h>
  36. #include <linux/if_vlan.h>
  37. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  38. #define BCM_VLAN 1
  39. #endif
  40. #include <net/ip.h>
  41. #include <net/tcp.h>
  42. #include <net/checksum.h>
  43. #include <linux/workqueue.h>
  44. #include <linux/crc32.h>
  45. #include <linux/prefetch.h>
  46. #include <linux/cache.h>
  47. #include <linux/firmware.h>
  48. #include <linux/log2.h>
  49. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  50. #define BCM_CNIC 1
  51. #include "cnic_if.h"
  52. #endif
  53. #include "bnx2.h"
  54. #include "bnx2_fw.h"
  55. #define DRV_MODULE_NAME "bnx2"
  56. #define DRV_MODULE_VERSION "2.0.16"
  57. #define DRV_MODULE_RELDATE "July 2, 2010"
  58. #define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-5.0.0.j6.fw"
  59. #define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-5.0.0.j3.fw"
  60. #define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-5.0.0.j15.fw"
  61. #define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-5.0.0.j10.fw"
  62. #define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-5.0.0.j10.fw"
  63. #define RUN_AT(x) (jiffies + (x))
  64. /* Time in jiffies before concluding the transmitter is hung. */
  65. #define TX_TIMEOUT (5*HZ)
  66. static char version[] __devinitdata =
  67. "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  68. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  69. MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
  70. MODULE_LICENSE("GPL");
  71. MODULE_VERSION(DRV_MODULE_VERSION);
  72. MODULE_FIRMWARE(FW_MIPS_FILE_06);
  73. MODULE_FIRMWARE(FW_RV2P_FILE_06);
  74. MODULE_FIRMWARE(FW_MIPS_FILE_09);
  75. MODULE_FIRMWARE(FW_RV2P_FILE_09);
  76. MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
  77. static int disable_msi = 0;
  78. module_param(disable_msi, int, 0);
  79. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  80. typedef enum {
  81. BCM5706 = 0,
  82. NC370T,
  83. NC370I,
  84. BCM5706S,
  85. NC370F,
  86. BCM5708,
  87. BCM5708S,
  88. BCM5709,
  89. BCM5709S,
  90. BCM5716,
  91. BCM5716S,
  92. } board_t;
  93. /* indexed by board_t, above */
  94. static struct {
  95. char *name;
  96. } board_info[] __devinitdata = {
  97. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  98. { "HP NC370T Multifunction Gigabit Server Adapter" },
  99. { "HP NC370i Multifunction Gigabit Server Adapter" },
  100. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  101. { "HP NC370F Multifunction Gigabit Server Adapter" },
  102. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  103. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  104. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  105. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  106. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  107. { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
  108. };
  109. static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
  110. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  111. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  112. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  113. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  114. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  115. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  116. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  117. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  118. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  119. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  120. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  121. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  122. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  123. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  124. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  125. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  126. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  127. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  128. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  129. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  130. { PCI_VENDOR_ID_BROADCOM, 0x163c,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
  132. { 0, }
  133. };
  134. static const struct flash_spec flash_table[] =
  135. {
  136. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  137. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  138. /* Slow EEPROM */
  139. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  140. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  141. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  142. "EEPROM - slow"},
  143. /* Expansion entry 0001 */
  144. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  145. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  146. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  147. "Entry 0001"},
  148. /* Saifun SA25F010 (non-buffered flash) */
  149. /* strap, cfg1, & write1 need updates */
  150. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  151. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  152. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  153. "Non-buffered flash (128kB)"},
  154. /* Saifun SA25F020 (non-buffered flash) */
  155. /* strap, cfg1, & write1 need updates */
  156. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  157. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  158. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  159. "Non-buffered flash (256kB)"},
  160. /* Expansion entry 0100 */
  161. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  162. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  163. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  164. "Entry 0100"},
  165. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  166. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  167. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  168. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  169. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  170. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  171. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  172. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  173. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  174. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  175. /* Saifun SA25F005 (non-buffered flash) */
  176. /* strap, cfg1, & write1 need updates */
  177. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  178. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  179. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  180. "Non-buffered flash (64kB)"},
  181. /* Fast EEPROM */
  182. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  183. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  184. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  185. "EEPROM - fast"},
  186. /* Expansion entry 1001 */
  187. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  188. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  189. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  190. "Entry 1001"},
  191. /* Expansion entry 1010 */
  192. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  193. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  194. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  195. "Entry 1010"},
  196. /* ATMEL AT45DB011B (buffered flash) */
  197. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  198. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  199. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  200. "Buffered flash (128kB)"},
  201. /* Expansion entry 1100 */
  202. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  203. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  204. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  205. "Entry 1100"},
  206. /* Expansion entry 1101 */
  207. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  208. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  209. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  210. "Entry 1101"},
  211. /* Ateml Expansion entry 1110 */
  212. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  213. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  214. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  215. "Entry 1110 (Atmel)"},
  216. /* ATMEL AT45DB021B (buffered flash) */
  217. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  218. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  219. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  220. "Buffered flash (256kB)"},
  221. };
  222. static const struct flash_spec flash_5709 = {
  223. .flags = BNX2_NV_BUFFERED,
  224. .page_bits = BCM5709_FLASH_PAGE_BITS,
  225. .page_size = BCM5709_FLASH_PAGE_SIZE,
  226. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  227. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  228. .name = "5709 Buffered flash (256kB)",
  229. };
  230. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  231. static void bnx2_init_napi(struct bnx2 *bp);
  232. static void bnx2_del_napi(struct bnx2 *bp);
  233. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  234. {
  235. u32 diff;
  236. smp_mb();
  237. /* The ring uses 256 indices for 255 entries, one of them
  238. * needs to be skipped.
  239. */
  240. diff = txr->tx_prod - txr->tx_cons;
  241. if (unlikely(diff >= TX_DESC_CNT)) {
  242. diff &= 0xffff;
  243. if (diff == TX_DESC_CNT)
  244. diff = MAX_TX_DESC_CNT;
  245. }
  246. return (bp->tx_ring_size - diff);
  247. }
  248. static u32
  249. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  250. {
  251. u32 val;
  252. spin_lock_bh(&bp->indirect_lock);
  253. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  254. val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
  255. spin_unlock_bh(&bp->indirect_lock);
  256. return val;
  257. }
  258. static void
  259. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  260. {
  261. spin_lock_bh(&bp->indirect_lock);
  262. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  263. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  264. spin_unlock_bh(&bp->indirect_lock);
  265. }
  266. static void
  267. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  268. {
  269. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  270. }
  271. static u32
  272. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  273. {
  274. return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
  275. }
  276. static void
  277. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  278. {
  279. offset += cid_addr;
  280. spin_lock_bh(&bp->indirect_lock);
  281. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  282. int i;
  283. REG_WR(bp, BNX2_CTX_CTX_DATA, val);
  284. REG_WR(bp, BNX2_CTX_CTX_CTRL,
  285. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  286. for (i = 0; i < 5; i++) {
  287. val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
  288. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  289. break;
  290. udelay(5);
  291. }
  292. } else {
  293. REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
  294. REG_WR(bp, BNX2_CTX_DATA, val);
  295. }
  296. spin_unlock_bh(&bp->indirect_lock);
  297. }
  298. #ifdef BCM_CNIC
  299. static int
  300. bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
  301. {
  302. struct bnx2 *bp = netdev_priv(dev);
  303. struct drv_ctl_io *io = &info->data.io;
  304. switch (info->cmd) {
  305. case DRV_CTL_IO_WR_CMD:
  306. bnx2_reg_wr_ind(bp, io->offset, io->data);
  307. break;
  308. case DRV_CTL_IO_RD_CMD:
  309. io->data = bnx2_reg_rd_ind(bp, io->offset);
  310. break;
  311. case DRV_CTL_CTX_WR_CMD:
  312. bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. return 0;
  318. }
  319. static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
  320. {
  321. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  322. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  323. int sb_id;
  324. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  325. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  326. bnapi->cnic_present = 0;
  327. sb_id = bp->irq_nvecs;
  328. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  329. } else {
  330. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  331. bnapi->cnic_tag = bnapi->last_status_idx;
  332. bnapi->cnic_present = 1;
  333. sb_id = 0;
  334. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  335. }
  336. cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
  337. cp->irq_arr[0].status_blk = (void *)
  338. ((unsigned long) bnapi->status_blk.msi +
  339. (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
  340. cp->irq_arr[0].status_blk_num = sb_id;
  341. cp->num_irq = 1;
  342. }
  343. static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  344. void *data)
  345. {
  346. struct bnx2 *bp = netdev_priv(dev);
  347. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  348. if (ops == NULL)
  349. return -EINVAL;
  350. if (cp->drv_state & CNIC_DRV_STATE_REGD)
  351. return -EBUSY;
  352. bp->cnic_data = data;
  353. rcu_assign_pointer(bp->cnic_ops, ops);
  354. cp->num_irq = 0;
  355. cp->drv_state = CNIC_DRV_STATE_REGD;
  356. bnx2_setup_cnic_irq_info(bp);
  357. return 0;
  358. }
  359. static int bnx2_unregister_cnic(struct net_device *dev)
  360. {
  361. struct bnx2 *bp = netdev_priv(dev);
  362. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  363. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  364. mutex_lock(&bp->cnic_lock);
  365. cp->drv_state = 0;
  366. bnapi->cnic_present = 0;
  367. rcu_assign_pointer(bp->cnic_ops, NULL);
  368. mutex_unlock(&bp->cnic_lock);
  369. synchronize_rcu();
  370. return 0;
  371. }
  372. struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
  373. {
  374. struct bnx2 *bp = netdev_priv(dev);
  375. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  376. cp->drv_owner = THIS_MODULE;
  377. cp->chip_id = bp->chip_id;
  378. cp->pdev = bp->pdev;
  379. cp->io_base = bp->regview;
  380. cp->drv_ctl = bnx2_drv_ctl;
  381. cp->drv_register_cnic = bnx2_register_cnic;
  382. cp->drv_unregister_cnic = bnx2_unregister_cnic;
  383. return cp;
  384. }
  385. EXPORT_SYMBOL(bnx2_cnic_probe);
  386. static void
  387. bnx2_cnic_stop(struct bnx2 *bp)
  388. {
  389. struct cnic_ops *c_ops;
  390. struct cnic_ctl_info info;
  391. mutex_lock(&bp->cnic_lock);
  392. c_ops = bp->cnic_ops;
  393. if (c_ops) {
  394. info.cmd = CNIC_CTL_STOP_CMD;
  395. c_ops->cnic_ctl(bp->cnic_data, &info);
  396. }
  397. mutex_unlock(&bp->cnic_lock);
  398. }
  399. static void
  400. bnx2_cnic_start(struct bnx2 *bp)
  401. {
  402. struct cnic_ops *c_ops;
  403. struct cnic_ctl_info info;
  404. mutex_lock(&bp->cnic_lock);
  405. c_ops = bp->cnic_ops;
  406. if (c_ops) {
  407. if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
  408. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  409. bnapi->cnic_tag = bnapi->last_status_idx;
  410. }
  411. info.cmd = CNIC_CTL_START_CMD;
  412. c_ops->cnic_ctl(bp->cnic_data, &info);
  413. }
  414. mutex_unlock(&bp->cnic_lock);
  415. }
  416. #else
  417. static void
  418. bnx2_cnic_stop(struct bnx2 *bp)
  419. {
  420. }
  421. static void
  422. bnx2_cnic_start(struct bnx2 *bp)
  423. {
  424. }
  425. #endif
  426. static int
  427. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  428. {
  429. u32 val1;
  430. int i, ret;
  431. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  432. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  433. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  434. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  435. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  436. udelay(40);
  437. }
  438. val1 = (bp->phy_addr << 21) | (reg << 16) |
  439. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  440. BNX2_EMAC_MDIO_COMM_START_BUSY;
  441. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  442. for (i = 0; i < 50; i++) {
  443. udelay(10);
  444. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  445. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  446. udelay(5);
  447. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  448. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  449. break;
  450. }
  451. }
  452. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  453. *val = 0x0;
  454. ret = -EBUSY;
  455. }
  456. else {
  457. *val = val1;
  458. ret = 0;
  459. }
  460. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  461. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  462. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  463. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  464. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  465. udelay(40);
  466. }
  467. return ret;
  468. }
  469. static int
  470. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  471. {
  472. u32 val1;
  473. int i, ret;
  474. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  475. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  476. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  477. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  478. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  479. udelay(40);
  480. }
  481. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  482. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  483. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  484. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  485. for (i = 0; i < 50; i++) {
  486. udelay(10);
  487. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  488. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  489. udelay(5);
  490. break;
  491. }
  492. }
  493. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  494. ret = -EBUSY;
  495. else
  496. ret = 0;
  497. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  498. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  499. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  500. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  501. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  502. udelay(40);
  503. }
  504. return ret;
  505. }
  506. static void
  507. bnx2_disable_int(struct bnx2 *bp)
  508. {
  509. int i;
  510. struct bnx2_napi *bnapi;
  511. for (i = 0; i < bp->irq_nvecs; i++) {
  512. bnapi = &bp->bnx2_napi[i];
  513. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  514. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  515. }
  516. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  517. }
  518. static void
  519. bnx2_enable_int(struct bnx2 *bp)
  520. {
  521. int i;
  522. struct bnx2_napi *bnapi;
  523. for (i = 0; i < bp->irq_nvecs; i++) {
  524. bnapi = &bp->bnx2_napi[i];
  525. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  526. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  527. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  528. bnapi->last_status_idx);
  529. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  530. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  531. bnapi->last_status_idx);
  532. }
  533. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  534. }
  535. static void
  536. bnx2_disable_int_sync(struct bnx2 *bp)
  537. {
  538. int i;
  539. atomic_inc(&bp->intr_sem);
  540. if (!netif_running(bp->dev))
  541. return;
  542. bnx2_disable_int(bp);
  543. for (i = 0; i < bp->irq_nvecs; i++)
  544. synchronize_irq(bp->irq_tbl[i].vector);
  545. }
  546. static void
  547. bnx2_napi_disable(struct bnx2 *bp)
  548. {
  549. int i;
  550. for (i = 0; i < bp->irq_nvecs; i++)
  551. napi_disable(&bp->bnx2_napi[i].napi);
  552. }
  553. static void
  554. bnx2_napi_enable(struct bnx2 *bp)
  555. {
  556. int i;
  557. for (i = 0; i < bp->irq_nvecs; i++)
  558. napi_enable(&bp->bnx2_napi[i].napi);
  559. }
  560. static void
  561. bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
  562. {
  563. if (stop_cnic)
  564. bnx2_cnic_stop(bp);
  565. if (netif_running(bp->dev)) {
  566. bnx2_napi_disable(bp);
  567. netif_tx_disable(bp->dev);
  568. }
  569. bnx2_disable_int_sync(bp);
  570. netif_carrier_off(bp->dev); /* prevent tx timeout */
  571. }
  572. static void
  573. bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
  574. {
  575. if (atomic_dec_and_test(&bp->intr_sem)) {
  576. if (netif_running(bp->dev)) {
  577. netif_tx_wake_all_queues(bp->dev);
  578. spin_lock_bh(&bp->phy_lock);
  579. if (bp->link_up)
  580. netif_carrier_on(bp->dev);
  581. spin_unlock_bh(&bp->phy_lock);
  582. bnx2_napi_enable(bp);
  583. bnx2_enable_int(bp);
  584. if (start_cnic)
  585. bnx2_cnic_start(bp);
  586. }
  587. }
  588. }
  589. static void
  590. bnx2_free_tx_mem(struct bnx2 *bp)
  591. {
  592. int i;
  593. for (i = 0; i < bp->num_tx_rings; i++) {
  594. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  595. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  596. if (txr->tx_desc_ring) {
  597. pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
  598. txr->tx_desc_ring,
  599. txr->tx_desc_mapping);
  600. txr->tx_desc_ring = NULL;
  601. }
  602. kfree(txr->tx_buf_ring);
  603. txr->tx_buf_ring = NULL;
  604. }
  605. }
  606. static void
  607. bnx2_free_rx_mem(struct bnx2 *bp)
  608. {
  609. int i;
  610. for (i = 0; i < bp->num_rx_rings; i++) {
  611. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  612. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  613. int j;
  614. for (j = 0; j < bp->rx_max_ring; j++) {
  615. if (rxr->rx_desc_ring[j])
  616. pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
  617. rxr->rx_desc_ring[j],
  618. rxr->rx_desc_mapping[j]);
  619. rxr->rx_desc_ring[j] = NULL;
  620. }
  621. vfree(rxr->rx_buf_ring);
  622. rxr->rx_buf_ring = NULL;
  623. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  624. if (rxr->rx_pg_desc_ring[j])
  625. pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
  626. rxr->rx_pg_desc_ring[j],
  627. rxr->rx_pg_desc_mapping[j]);
  628. rxr->rx_pg_desc_ring[j] = NULL;
  629. }
  630. vfree(rxr->rx_pg_ring);
  631. rxr->rx_pg_ring = NULL;
  632. }
  633. }
  634. static int
  635. bnx2_alloc_tx_mem(struct bnx2 *bp)
  636. {
  637. int i;
  638. for (i = 0; i < bp->num_tx_rings; i++) {
  639. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  640. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  641. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  642. if (txr->tx_buf_ring == NULL)
  643. return -ENOMEM;
  644. txr->tx_desc_ring =
  645. pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
  646. &txr->tx_desc_mapping);
  647. if (txr->tx_desc_ring == NULL)
  648. return -ENOMEM;
  649. }
  650. return 0;
  651. }
  652. static int
  653. bnx2_alloc_rx_mem(struct bnx2 *bp)
  654. {
  655. int i;
  656. for (i = 0; i < bp->num_rx_rings; i++) {
  657. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  658. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  659. int j;
  660. rxr->rx_buf_ring =
  661. vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
  662. if (rxr->rx_buf_ring == NULL)
  663. return -ENOMEM;
  664. memset(rxr->rx_buf_ring, 0,
  665. SW_RXBD_RING_SIZE * bp->rx_max_ring);
  666. for (j = 0; j < bp->rx_max_ring; j++) {
  667. rxr->rx_desc_ring[j] =
  668. pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
  669. &rxr->rx_desc_mapping[j]);
  670. if (rxr->rx_desc_ring[j] == NULL)
  671. return -ENOMEM;
  672. }
  673. if (bp->rx_pg_ring_size) {
  674. rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
  675. bp->rx_max_pg_ring);
  676. if (rxr->rx_pg_ring == NULL)
  677. return -ENOMEM;
  678. memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
  679. bp->rx_max_pg_ring);
  680. }
  681. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  682. rxr->rx_pg_desc_ring[j] =
  683. pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
  684. &rxr->rx_pg_desc_mapping[j]);
  685. if (rxr->rx_pg_desc_ring[j] == NULL)
  686. return -ENOMEM;
  687. }
  688. }
  689. return 0;
  690. }
  691. static void
  692. bnx2_free_mem(struct bnx2 *bp)
  693. {
  694. int i;
  695. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  696. bnx2_free_tx_mem(bp);
  697. bnx2_free_rx_mem(bp);
  698. for (i = 0; i < bp->ctx_pages; i++) {
  699. if (bp->ctx_blk[i]) {
  700. pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
  701. bp->ctx_blk[i],
  702. bp->ctx_blk_mapping[i]);
  703. bp->ctx_blk[i] = NULL;
  704. }
  705. }
  706. if (bnapi->status_blk.msi) {
  707. pci_free_consistent(bp->pdev, bp->status_stats_size,
  708. bnapi->status_blk.msi,
  709. bp->status_blk_mapping);
  710. bnapi->status_blk.msi = NULL;
  711. bp->stats_blk = NULL;
  712. }
  713. }
  714. static int
  715. bnx2_alloc_mem(struct bnx2 *bp)
  716. {
  717. int i, status_blk_size, err;
  718. struct bnx2_napi *bnapi;
  719. void *status_blk;
  720. /* Combine status and statistics blocks into one allocation. */
  721. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  722. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  723. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  724. BNX2_SBLK_MSIX_ALIGN_SIZE);
  725. bp->status_stats_size = status_blk_size +
  726. sizeof(struct statistics_block);
  727. status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
  728. &bp->status_blk_mapping);
  729. if (status_blk == NULL)
  730. goto alloc_mem_err;
  731. memset(status_blk, 0, bp->status_stats_size);
  732. bnapi = &bp->bnx2_napi[0];
  733. bnapi->status_blk.msi = status_blk;
  734. bnapi->hw_tx_cons_ptr =
  735. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  736. bnapi->hw_rx_cons_ptr =
  737. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  738. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  739. for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
  740. struct status_block_msix *sblk;
  741. bnapi = &bp->bnx2_napi[i];
  742. sblk = (void *) (status_blk +
  743. BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  744. bnapi->status_blk.msix = sblk;
  745. bnapi->hw_tx_cons_ptr =
  746. &sblk->status_tx_quick_consumer_index;
  747. bnapi->hw_rx_cons_ptr =
  748. &sblk->status_rx_quick_consumer_index;
  749. bnapi->int_num = i << 24;
  750. }
  751. }
  752. bp->stats_blk = status_blk + status_blk_size;
  753. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  754. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  755. bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
  756. if (bp->ctx_pages == 0)
  757. bp->ctx_pages = 1;
  758. for (i = 0; i < bp->ctx_pages; i++) {
  759. bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
  760. BCM_PAGE_SIZE,
  761. &bp->ctx_blk_mapping[i]);
  762. if (bp->ctx_blk[i] == NULL)
  763. goto alloc_mem_err;
  764. }
  765. }
  766. err = bnx2_alloc_rx_mem(bp);
  767. if (err)
  768. goto alloc_mem_err;
  769. err = bnx2_alloc_tx_mem(bp);
  770. if (err)
  771. goto alloc_mem_err;
  772. return 0;
  773. alloc_mem_err:
  774. bnx2_free_mem(bp);
  775. return -ENOMEM;
  776. }
  777. static void
  778. bnx2_report_fw_link(struct bnx2 *bp)
  779. {
  780. u32 fw_link_status = 0;
  781. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  782. return;
  783. if (bp->link_up) {
  784. u32 bmsr;
  785. switch (bp->line_speed) {
  786. case SPEED_10:
  787. if (bp->duplex == DUPLEX_HALF)
  788. fw_link_status = BNX2_LINK_STATUS_10HALF;
  789. else
  790. fw_link_status = BNX2_LINK_STATUS_10FULL;
  791. break;
  792. case SPEED_100:
  793. if (bp->duplex == DUPLEX_HALF)
  794. fw_link_status = BNX2_LINK_STATUS_100HALF;
  795. else
  796. fw_link_status = BNX2_LINK_STATUS_100FULL;
  797. break;
  798. case SPEED_1000:
  799. if (bp->duplex == DUPLEX_HALF)
  800. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  801. else
  802. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  803. break;
  804. case SPEED_2500:
  805. if (bp->duplex == DUPLEX_HALF)
  806. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  807. else
  808. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  809. break;
  810. }
  811. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  812. if (bp->autoneg) {
  813. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  814. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  815. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  816. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  817. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  818. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  819. else
  820. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  821. }
  822. }
  823. else
  824. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  825. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  826. }
  827. static char *
  828. bnx2_xceiver_str(struct bnx2 *bp)
  829. {
  830. return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
  831. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  832. "Copper"));
  833. }
  834. static void
  835. bnx2_report_link(struct bnx2 *bp)
  836. {
  837. if (bp->link_up) {
  838. netif_carrier_on(bp->dev);
  839. netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
  840. bnx2_xceiver_str(bp),
  841. bp->line_speed,
  842. bp->duplex == DUPLEX_FULL ? "full" : "half");
  843. if (bp->flow_ctrl) {
  844. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  845. pr_cont(", receive ");
  846. if (bp->flow_ctrl & FLOW_CTRL_TX)
  847. pr_cont("& transmit ");
  848. }
  849. else {
  850. pr_cont(", transmit ");
  851. }
  852. pr_cont("flow control ON");
  853. }
  854. pr_cont("\n");
  855. } else {
  856. netif_carrier_off(bp->dev);
  857. netdev_err(bp->dev, "NIC %s Link is Down\n",
  858. bnx2_xceiver_str(bp));
  859. }
  860. bnx2_report_fw_link(bp);
  861. }
  862. static void
  863. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  864. {
  865. u32 local_adv, remote_adv;
  866. bp->flow_ctrl = 0;
  867. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  868. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  869. if (bp->duplex == DUPLEX_FULL) {
  870. bp->flow_ctrl = bp->req_flow_ctrl;
  871. }
  872. return;
  873. }
  874. if (bp->duplex != DUPLEX_FULL) {
  875. return;
  876. }
  877. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  878. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  879. u32 val;
  880. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  881. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  882. bp->flow_ctrl |= FLOW_CTRL_TX;
  883. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  884. bp->flow_ctrl |= FLOW_CTRL_RX;
  885. return;
  886. }
  887. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  888. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  889. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  890. u32 new_local_adv = 0;
  891. u32 new_remote_adv = 0;
  892. if (local_adv & ADVERTISE_1000XPAUSE)
  893. new_local_adv |= ADVERTISE_PAUSE_CAP;
  894. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  895. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  896. if (remote_adv & ADVERTISE_1000XPAUSE)
  897. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  898. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  899. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  900. local_adv = new_local_adv;
  901. remote_adv = new_remote_adv;
  902. }
  903. /* See Table 28B-3 of 802.3ab-1999 spec. */
  904. if (local_adv & ADVERTISE_PAUSE_CAP) {
  905. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  906. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  907. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  908. }
  909. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  910. bp->flow_ctrl = FLOW_CTRL_RX;
  911. }
  912. }
  913. else {
  914. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  915. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  916. }
  917. }
  918. }
  919. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  920. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  921. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  922. bp->flow_ctrl = FLOW_CTRL_TX;
  923. }
  924. }
  925. }
  926. static int
  927. bnx2_5709s_linkup(struct bnx2 *bp)
  928. {
  929. u32 val, speed;
  930. bp->link_up = 1;
  931. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  932. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  933. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  934. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  935. bp->line_speed = bp->req_line_speed;
  936. bp->duplex = bp->req_duplex;
  937. return 0;
  938. }
  939. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  940. switch (speed) {
  941. case MII_BNX2_GP_TOP_AN_SPEED_10:
  942. bp->line_speed = SPEED_10;
  943. break;
  944. case MII_BNX2_GP_TOP_AN_SPEED_100:
  945. bp->line_speed = SPEED_100;
  946. break;
  947. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  948. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  949. bp->line_speed = SPEED_1000;
  950. break;
  951. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  952. bp->line_speed = SPEED_2500;
  953. break;
  954. }
  955. if (val & MII_BNX2_GP_TOP_AN_FD)
  956. bp->duplex = DUPLEX_FULL;
  957. else
  958. bp->duplex = DUPLEX_HALF;
  959. return 0;
  960. }
  961. static int
  962. bnx2_5708s_linkup(struct bnx2 *bp)
  963. {
  964. u32 val;
  965. bp->link_up = 1;
  966. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  967. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  968. case BCM5708S_1000X_STAT1_SPEED_10:
  969. bp->line_speed = SPEED_10;
  970. break;
  971. case BCM5708S_1000X_STAT1_SPEED_100:
  972. bp->line_speed = SPEED_100;
  973. break;
  974. case BCM5708S_1000X_STAT1_SPEED_1G:
  975. bp->line_speed = SPEED_1000;
  976. break;
  977. case BCM5708S_1000X_STAT1_SPEED_2G5:
  978. bp->line_speed = SPEED_2500;
  979. break;
  980. }
  981. if (val & BCM5708S_1000X_STAT1_FD)
  982. bp->duplex = DUPLEX_FULL;
  983. else
  984. bp->duplex = DUPLEX_HALF;
  985. return 0;
  986. }
  987. static int
  988. bnx2_5706s_linkup(struct bnx2 *bp)
  989. {
  990. u32 bmcr, local_adv, remote_adv, common;
  991. bp->link_up = 1;
  992. bp->line_speed = SPEED_1000;
  993. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  994. if (bmcr & BMCR_FULLDPLX) {
  995. bp->duplex = DUPLEX_FULL;
  996. }
  997. else {
  998. bp->duplex = DUPLEX_HALF;
  999. }
  1000. if (!(bmcr & BMCR_ANENABLE)) {
  1001. return 0;
  1002. }
  1003. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1004. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1005. common = local_adv & remote_adv;
  1006. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  1007. if (common & ADVERTISE_1000XFULL) {
  1008. bp->duplex = DUPLEX_FULL;
  1009. }
  1010. else {
  1011. bp->duplex = DUPLEX_HALF;
  1012. }
  1013. }
  1014. return 0;
  1015. }
  1016. static int
  1017. bnx2_copper_linkup(struct bnx2 *bp)
  1018. {
  1019. u32 bmcr;
  1020. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1021. if (bmcr & BMCR_ANENABLE) {
  1022. u32 local_adv, remote_adv, common;
  1023. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  1024. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  1025. common = local_adv & (remote_adv >> 2);
  1026. if (common & ADVERTISE_1000FULL) {
  1027. bp->line_speed = SPEED_1000;
  1028. bp->duplex = DUPLEX_FULL;
  1029. }
  1030. else if (common & ADVERTISE_1000HALF) {
  1031. bp->line_speed = SPEED_1000;
  1032. bp->duplex = DUPLEX_HALF;
  1033. }
  1034. else {
  1035. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1036. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1037. common = local_adv & remote_adv;
  1038. if (common & ADVERTISE_100FULL) {
  1039. bp->line_speed = SPEED_100;
  1040. bp->duplex = DUPLEX_FULL;
  1041. }
  1042. else if (common & ADVERTISE_100HALF) {
  1043. bp->line_speed = SPEED_100;
  1044. bp->duplex = DUPLEX_HALF;
  1045. }
  1046. else if (common & ADVERTISE_10FULL) {
  1047. bp->line_speed = SPEED_10;
  1048. bp->duplex = DUPLEX_FULL;
  1049. }
  1050. else if (common & ADVERTISE_10HALF) {
  1051. bp->line_speed = SPEED_10;
  1052. bp->duplex = DUPLEX_HALF;
  1053. }
  1054. else {
  1055. bp->line_speed = 0;
  1056. bp->link_up = 0;
  1057. }
  1058. }
  1059. }
  1060. else {
  1061. if (bmcr & BMCR_SPEED100) {
  1062. bp->line_speed = SPEED_100;
  1063. }
  1064. else {
  1065. bp->line_speed = SPEED_10;
  1066. }
  1067. if (bmcr & BMCR_FULLDPLX) {
  1068. bp->duplex = DUPLEX_FULL;
  1069. }
  1070. else {
  1071. bp->duplex = DUPLEX_HALF;
  1072. }
  1073. }
  1074. return 0;
  1075. }
  1076. static void
  1077. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  1078. {
  1079. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  1080. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  1081. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  1082. val |= 0x02 << 8;
  1083. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1084. u32 lo_water, hi_water;
  1085. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1086. lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
  1087. else
  1088. lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
  1089. if (lo_water >= bp->rx_ring_size)
  1090. lo_water = 0;
  1091. hi_water = min_t(int, bp->rx_ring_size / 4, lo_water + 16);
  1092. if (hi_water <= lo_water)
  1093. lo_water = 0;
  1094. hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
  1095. lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
  1096. if (hi_water > 0xf)
  1097. hi_water = 0xf;
  1098. else if (hi_water == 0)
  1099. lo_water = 0;
  1100. val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
  1101. }
  1102. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  1103. }
  1104. static void
  1105. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  1106. {
  1107. int i;
  1108. u32 cid;
  1109. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  1110. if (i == 1)
  1111. cid = RX_RSS_CID;
  1112. bnx2_init_rx_context(bp, cid);
  1113. }
  1114. }
  1115. static void
  1116. bnx2_set_mac_link(struct bnx2 *bp)
  1117. {
  1118. u32 val;
  1119. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  1120. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  1121. (bp->duplex == DUPLEX_HALF)) {
  1122. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  1123. }
  1124. /* Configure the EMAC mode register. */
  1125. val = REG_RD(bp, BNX2_EMAC_MODE);
  1126. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1127. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1128. BNX2_EMAC_MODE_25G_MODE);
  1129. if (bp->link_up) {
  1130. switch (bp->line_speed) {
  1131. case SPEED_10:
  1132. if (CHIP_NUM(bp) != CHIP_NUM_5706) {
  1133. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  1134. break;
  1135. }
  1136. /* fall through */
  1137. case SPEED_100:
  1138. val |= BNX2_EMAC_MODE_PORT_MII;
  1139. break;
  1140. case SPEED_2500:
  1141. val |= BNX2_EMAC_MODE_25G_MODE;
  1142. /* fall through */
  1143. case SPEED_1000:
  1144. val |= BNX2_EMAC_MODE_PORT_GMII;
  1145. break;
  1146. }
  1147. }
  1148. else {
  1149. val |= BNX2_EMAC_MODE_PORT_GMII;
  1150. }
  1151. /* Set the MAC to operate in the appropriate duplex mode. */
  1152. if (bp->duplex == DUPLEX_HALF)
  1153. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1154. REG_WR(bp, BNX2_EMAC_MODE, val);
  1155. /* Enable/disable rx PAUSE. */
  1156. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1157. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1158. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1159. REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1160. /* Enable/disable tx PAUSE. */
  1161. val = REG_RD(bp, BNX2_EMAC_TX_MODE);
  1162. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1163. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1164. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1165. REG_WR(bp, BNX2_EMAC_TX_MODE, val);
  1166. /* Acknowledge the interrupt. */
  1167. REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1168. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1169. bnx2_init_all_rx_contexts(bp);
  1170. }
  1171. static void
  1172. bnx2_enable_bmsr1(struct bnx2 *bp)
  1173. {
  1174. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1175. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1176. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1177. MII_BNX2_BLK_ADDR_GP_STATUS);
  1178. }
  1179. static void
  1180. bnx2_disable_bmsr1(struct bnx2 *bp)
  1181. {
  1182. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1183. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1184. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1185. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1186. }
  1187. static int
  1188. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1189. {
  1190. u32 up1;
  1191. int ret = 1;
  1192. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1193. return 0;
  1194. if (bp->autoneg & AUTONEG_SPEED)
  1195. bp->advertising |= ADVERTISED_2500baseX_Full;
  1196. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1197. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1198. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1199. if (!(up1 & BCM5708S_UP1_2G5)) {
  1200. up1 |= BCM5708S_UP1_2G5;
  1201. bnx2_write_phy(bp, bp->mii_up1, up1);
  1202. ret = 0;
  1203. }
  1204. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1205. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1206. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1207. return ret;
  1208. }
  1209. static int
  1210. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1211. {
  1212. u32 up1;
  1213. int ret = 0;
  1214. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1215. return 0;
  1216. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1217. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1218. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1219. if (up1 & BCM5708S_UP1_2G5) {
  1220. up1 &= ~BCM5708S_UP1_2G5;
  1221. bnx2_write_phy(bp, bp->mii_up1, up1);
  1222. ret = 1;
  1223. }
  1224. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1225. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1226. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1227. return ret;
  1228. }
  1229. static void
  1230. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1231. {
  1232. u32 uninitialized_var(bmcr);
  1233. int err;
  1234. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1235. return;
  1236. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1237. u32 val;
  1238. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1239. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1240. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1241. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1242. val |= MII_BNX2_SD_MISC1_FORCE |
  1243. MII_BNX2_SD_MISC1_FORCE_2_5G;
  1244. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1245. }
  1246. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1247. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1248. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1249. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1250. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1251. if (!err)
  1252. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1253. } else {
  1254. return;
  1255. }
  1256. if (err)
  1257. return;
  1258. if (bp->autoneg & AUTONEG_SPEED) {
  1259. bmcr &= ~BMCR_ANENABLE;
  1260. if (bp->req_duplex == DUPLEX_FULL)
  1261. bmcr |= BMCR_FULLDPLX;
  1262. }
  1263. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1264. }
  1265. static void
  1266. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1267. {
  1268. u32 uninitialized_var(bmcr);
  1269. int err;
  1270. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1271. return;
  1272. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1273. u32 val;
  1274. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1275. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1276. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1277. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1278. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1279. }
  1280. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1281. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1282. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1283. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1284. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1285. if (!err)
  1286. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1287. } else {
  1288. return;
  1289. }
  1290. if (err)
  1291. return;
  1292. if (bp->autoneg & AUTONEG_SPEED)
  1293. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1294. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1295. }
  1296. static void
  1297. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1298. {
  1299. u32 val;
  1300. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1301. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1302. if (start)
  1303. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1304. else
  1305. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1306. }
  1307. static int
  1308. bnx2_set_link(struct bnx2 *bp)
  1309. {
  1310. u32 bmsr;
  1311. u8 link_up;
  1312. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1313. bp->link_up = 1;
  1314. return 0;
  1315. }
  1316. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1317. return 0;
  1318. link_up = bp->link_up;
  1319. bnx2_enable_bmsr1(bp);
  1320. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1321. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1322. bnx2_disable_bmsr1(bp);
  1323. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1324. (CHIP_NUM(bp) == CHIP_NUM_5706)) {
  1325. u32 val, an_dbg;
  1326. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1327. bnx2_5706s_force_link_dn(bp, 0);
  1328. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1329. }
  1330. val = REG_RD(bp, BNX2_EMAC_STATUS);
  1331. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1332. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1333. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1334. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1335. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1336. bmsr |= BMSR_LSTATUS;
  1337. else
  1338. bmsr &= ~BMSR_LSTATUS;
  1339. }
  1340. if (bmsr & BMSR_LSTATUS) {
  1341. bp->link_up = 1;
  1342. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1343. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1344. bnx2_5706s_linkup(bp);
  1345. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  1346. bnx2_5708s_linkup(bp);
  1347. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1348. bnx2_5709s_linkup(bp);
  1349. }
  1350. else {
  1351. bnx2_copper_linkup(bp);
  1352. }
  1353. bnx2_resolve_flow_ctrl(bp);
  1354. }
  1355. else {
  1356. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1357. (bp->autoneg & AUTONEG_SPEED))
  1358. bnx2_disable_forced_2g5(bp);
  1359. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1360. u32 bmcr;
  1361. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1362. bmcr |= BMCR_ANENABLE;
  1363. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1364. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1365. }
  1366. bp->link_up = 0;
  1367. }
  1368. if (bp->link_up != link_up) {
  1369. bnx2_report_link(bp);
  1370. }
  1371. bnx2_set_mac_link(bp);
  1372. return 0;
  1373. }
  1374. static int
  1375. bnx2_reset_phy(struct bnx2 *bp)
  1376. {
  1377. int i;
  1378. u32 reg;
  1379. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1380. #define PHY_RESET_MAX_WAIT 100
  1381. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1382. udelay(10);
  1383. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1384. if (!(reg & BMCR_RESET)) {
  1385. udelay(20);
  1386. break;
  1387. }
  1388. }
  1389. if (i == PHY_RESET_MAX_WAIT) {
  1390. return -EBUSY;
  1391. }
  1392. return 0;
  1393. }
  1394. static u32
  1395. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1396. {
  1397. u32 adv = 0;
  1398. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1399. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1400. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1401. adv = ADVERTISE_1000XPAUSE;
  1402. }
  1403. else {
  1404. adv = ADVERTISE_PAUSE_CAP;
  1405. }
  1406. }
  1407. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1408. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1409. adv = ADVERTISE_1000XPSE_ASYM;
  1410. }
  1411. else {
  1412. adv = ADVERTISE_PAUSE_ASYM;
  1413. }
  1414. }
  1415. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1416. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1417. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1418. }
  1419. else {
  1420. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1421. }
  1422. }
  1423. return adv;
  1424. }
  1425. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1426. static int
  1427. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1428. __releases(&bp->phy_lock)
  1429. __acquires(&bp->phy_lock)
  1430. {
  1431. u32 speed_arg = 0, pause_adv;
  1432. pause_adv = bnx2_phy_get_pause_adv(bp);
  1433. if (bp->autoneg & AUTONEG_SPEED) {
  1434. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1435. if (bp->advertising & ADVERTISED_10baseT_Half)
  1436. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1437. if (bp->advertising & ADVERTISED_10baseT_Full)
  1438. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1439. if (bp->advertising & ADVERTISED_100baseT_Half)
  1440. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1441. if (bp->advertising & ADVERTISED_100baseT_Full)
  1442. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1443. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1444. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1445. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1446. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1447. } else {
  1448. if (bp->req_line_speed == SPEED_2500)
  1449. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1450. else if (bp->req_line_speed == SPEED_1000)
  1451. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1452. else if (bp->req_line_speed == SPEED_100) {
  1453. if (bp->req_duplex == DUPLEX_FULL)
  1454. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1455. else
  1456. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1457. } else if (bp->req_line_speed == SPEED_10) {
  1458. if (bp->req_duplex == DUPLEX_FULL)
  1459. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1460. else
  1461. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1462. }
  1463. }
  1464. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1465. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1466. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1467. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1468. if (port == PORT_TP)
  1469. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1470. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1471. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1472. spin_unlock_bh(&bp->phy_lock);
  1473. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1474. spin_lock_bh(&bp->phy_lock);
  1475. return 0;
  1476. }
  1477. static int
  1478. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1479. __releases(&bp->phy_lock)
  1480. __acquires(&bp->phy_lock)
  1481. {
  1482. u32 adv, bmcr;
  1483. u32 new_adv = 0;
  1484. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1485. return (bnx2_setup_remote_phy(bp, port));
  1486. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1487. u32 new_bmcr;
  1488. int force_link_down = 0;
  1489. if (bp->req_line_speed == SPEED_2500) {
  1490. if (!bnx2_test_and_enable_2g5(bp))
  1491. force_link_down = 1;
  1492. } else if (bp->req_line_speed == SPEED_1000) {
  1493. if (bnx2_test_and_disable_2g5(bp))
  1494. force_link_down = 1;
  1495. }
  1496. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1497. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1498. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1499. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1500. new_bmcr |= BMCR_SPEED1000;
  1501. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1502. if (bp->req_line_speed == SPEED_2500)
  1503. bnx2_enable_forced_2g5(bp);
  1504. else if (bp->req_line_speed == SPEED_1000) {
  1505. bnx2_disable_forced_2g5(bp);
  1506. new_bmcr &= ~0x2000;
  1507. }
  1508. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1509. if (bp->req_line_speed == SPEED_2500)
  1510. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1511. else
  1512. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1513. }
  1514. if (bp->req_duplex == DUPLEX_FULL) {
  1515. adv |= ADVERTISE_1000XFULL;
  1516. new_bmcr |= BMCR_FULLDPLX;
  1517. }
  1518. else {
  1519. adv |= ADVERTISE_1000XHALF;
  1520. new_bmcr &= ~BMCR_FULLDPLX;
  1521. }
  1522. if ((new_bmcr != bmcr) || (force_link_down)) {
  1523. /* Force a link down visible on the other side */
  1524. if (bp->link_up) {
  1525. bnx2_write_phy(bp, bp->mii_adv, adv &
  1526. ~(ADVERTISE_1000XFULL |
  1527. ADVERTISE_1000XHALF));
  1528. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1529. BMCR_ANRESTART | BMCR_ANENABLE);
  1530. bp->link_up = 0;
  1531. netif_carrier_off(bp->dev);
  1532. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1533. bnx2_report_link(bp);
  1534. }
  1535. bnx2_write_phy(bp, bp->mii_adv, adv);
  1536. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1537. } else {
  1538. bnx2_resolve_flow_ctrl(bp);
  1539. bnx2_set_mac_link(bp);
  1540. }
  1541. return 0;
  1542. }
  1543. bnx2_test_and_enable_2g5(bp);
  1544. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1545. new_adv |= ADVERTISE_1000XFULL;
  1546. new_adv |= bnx2_phy_get_pause_adv(bp);
  1547. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1548. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1549. bp->serdes_an_pending = 0;
  1550. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1551. /* Force a link down visible on the other side */
  1552. if (bp->link_up) {
  1553. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1554. spin_unlock_bh(&bp->phy_lock);
  1555. msleep(20);
  1556. spin_lock_bh(&bp->phy_lock);
  1557. }
  1558. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1559. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1560. BMCR_ANENABLE);
  1561. /* Speed up link-up time when the link partner
  1562. * does not autonegotiate which is very common
  1563. * in blade servers. Some blade servers use
  1564. * IPMI for kerboard input and it's important
  1565. * to minimize link disruptions. Autoneg. involves
  1566. * exchanging base pages plus 3 next pages and
  1567. * normally completes in about 120 msec.
  1568. */
  1569. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  1570. bp->serdes_an_pending = 1;
  1571. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1572. } else {
  1573. bnx2_resolve_flow_ctrl(bp);
  1574. bnx2_set_mac_link(bp);
  1575. }
  1576. return 0;
  1577. }
  1578. #define ETHTOOL_ALL_FIBRE_SPEED \
  1579. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1580. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1581. (ADVERTISED_1000baseT_Full)
  1582. #define ETHTOOL_ALL_COPPER_SPEED \
  1583. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1584. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1585. ADVERTISED_1000baseT_Full)
  1586. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1587. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1588. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1589. static void
  1590. bnx2_set_default_remote_link(struct bnx2 *bp)
  1591. {
  1592. u32 link;
  1593. if (bp->phy_port == PORT_TP)
  1594. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1595. else
  1596. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1597. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1598. bp->req_line_speed = 0;
  1599. bp->autoneg |= AUTONEG_SPEED;
  1600. bp->advertising = ADVERTISED_Autoneg;
  1601. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1602. bp->advertising |= ADVERTISED_10baseT_Half;
  1603. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1604. bp->advertising |= ADVERTISED_10baseT_Full;
  1605. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1606. bp->advertising |= ADVERTISED_100baseT_Half;
  1607. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1608. bp->advertising |= ADVERTISED_100baseT_Full;
  1609. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1610. bp->advertising |= ADVERTISED_1000baseT_Full;
  1611. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1612. bp->advertising |= ADVERTISED_2500baseX_Full;
  1613. } else {
  1614. bp->autoneg = 0;
  1615. bp->advertising = 0;
  1616. bp->req_duplex = DUPLEX_FULL;
  1617. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1618. bp->req_line_speed = SPEED_10;
  1619. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1620. bp->req_duplex = DUPLEX_HALF;
  1621. }
  1622. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1623. bp->req_line_speed = SPEED_100;
  1624. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1625. bp->req_duplex = DUPLEX_HALF;
  1626. }
  1627. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1628. bp->req_line_speed = SPEED_1000;
  1629. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1630. bp->req_line_speed = SPEED_2500;
  1631. }
  1632. }
  1633. static void
  1634. bnx2_set_default_link(struct bnx2 *bp)
  1635. {
  1636. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1637. bnx2_set_default_remote_link(bp);
  1638. return;
  1639. }
  1640. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1641. bp->req_line_speed = 0;
  1642. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1643. u32 reg;
  1644. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1645. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1646. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1647. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1648. bp->autoneg = 0;
  1649. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1650. bp->req_duplex = DUPLEX_FULL;
  1651. }
  1652. } else
  1653. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1654. }
  1655. static void
  1656. bnx2_send_heart_beat(struct bnx2 *bp)
  1657. {
  1658. u32 msg;
  1659. u32 addr;
  1660. spin_lock(&bp->indirect_lock);
  1661. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1662. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1663. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1664. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1665. spin_unlock(&bp->indirect_lock);
  1666. }
  1667. static void
  1668. bnx2_remote_phy_event(struct bnx2 *bp)
  1669. {
  1670. u32 msg;
  1671. u8 link_up = bp->link_up;
  1672. u8 old_port;
  1673. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1674. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1675. bnx2_send_heart_beat(bp);
  1676. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1677. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1678. bp->link_up = 0;
  1679. else {
  1680. u32 speed;
  1681. bp->link_up = 1;
  1682. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1683. bp->duplex = DUPLEX_FULL;
  1684. switch (speed) {
  1685. case BNX2_LINK_STATUS_10HALF:
  1686. bp->duplex = DUPLEX_HALF;
  1687. case BNX2_LINK_STATUS_10FULL:
  1688. bp->line_speed = SPEED_10;
  1689. break;
  1690. case BNX2_LINK_STATUS_100HALF:
  1691. bp->duplex = DUPLEX_HALF;
  1692. case BNX2_LINK_STATUS_100BASE_T4:
  1693. case BNX2_LINK_STATUS_100FULL:
  1694. bp->line_speed = SPEED_100;
  1695. break;
  1696. case BNX2_LINK_STATUS_1000HALF:
  1697. bp->duplex = DUPLEX_HALF;
  1698. case BNX2_LINK_STATUS_1000FULL:
  1699. bp->line_speed = SPEED_1000;
  1700. break;
  1701. case BNX2_LINK_STATUS_2500HALF:
  1702. bp->duplex = DUPLEX_HALF;
  1703. case BNX2_LINK_STATUS_2500FULL:
  1704. bp->line_speed = SPEED_2500;
  1705. break;
  1706. default:
  1707. bp->line_speed = 0;
  1708. break;
  1709. }
  1710. bp->flow_ctrl = 0;
  1711. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1712. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1713. if (bp->duplex == DUPLEX_FULL)
  1714. bp->flow_ctrl = bp->req_flow_ctrl;
  1715. } else {
  1716. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1717. bp->flow_ctrl |= FLOW_CTRL_TX;
  1718. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1719. bp->flow_ctrl |= FLOW_CTRL_RX;
  1720. }
  1721. old_port = bp->phy_port;
  1722. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1723. bp->phy_port = PORT_FIBRE;
  1724. else
  1725. bp->phy_port = PORT_TP;
  1726. if (old_port != bp->phy_port)
  1727. bnx2_set_default_link(bp);
  1728. }
  1729. if (bp->link_up != link_up)
  1730. bnx2_report_link(bp);
  1731. bnx2_set_mac_link(bp);
  1732. }
  1733. static int
  1734. bnx2_set_remote_link(struct bnx2 *bp)
  1735. {
  1736. u32 evt_code;
  1737. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1738. switch (evt_code) {
  1739. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1740. bnx2_remote_phy_event(bp);
  1741. break;
  1742. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1743. default:
  1744. bnx2_send_heart_beat(bp);
  1745. break;
  1746. }
  1747. return 0;
  1748. }
  1749. static int
  1750. bnx2_setup_copper_phy(struct bnx2 *bp)
  1751. __releases(&bp->phy_lock)
  1752. __acquires(&bp->phy_lock)
  1753. {
  1754. u32 bmcr;
  1755. u32 new_bmcr;
  1756. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1757. if (bp->autoneg & AUTONEG_SPEED) {
  1758. u32 adv_reg, adv1000_reg;
  1759. u32 new_adv_reg = 0;
  1760. u32 new_adv1000_reg = 0;
  1761. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1762. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1763. ADVERTISE_PAUSE_ASYM);
  1764. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1765. adv1000_reg &= PHY_ALL_1000_SPEED;
  1766. if (bp->advertising & ADVERTISED_10baseT_Half)
  1767. new_adv_reg |= ADVERTISE_10HALF;
  1768. if (bp->advertising & ADVERTISED_10baseT_Full)
  1769. new_adv_reg |= ADVERTISE_10FULL;
  1770. if (bp->advertising & ADVERTISED_100baseT_Half)
  1771. new_adv_reg |= ADVERTISE_100HALF;
  1772. if (bp->advertising & ADVERTISED_100baseT_Full)
  1773. new_adv_reg |= ADVERTISE_100FULL;
  1774. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1775. new_adv1000_reg |= ADVERTISE_1000FULL;
  1776. new_adv_reg |= ADVERTISE_CSMA;
  1777. new_adv_reg |= bnx2_phy_get_pause_adv(bp);
  1778. if ((adv1000_reg != new_adv1000_reg) ||
  1779. (adv_reg != new_adv_reg) ||
  1780. ((bmcr & BMCR_ANENABLE) == 0)) {
  1781. bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
  1782. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
  1783. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1784. BMCR_ANENABLE);
  1785. }
  1786. else if (bp->link_up) {
  1787. /* Flow ctrl may have changed from auto to forced */
  1788. /* or vice-versa. */
  1789. bnx2_resolve_flow_ctrl(bp);
  1790. bnx2_set_mac_link(bp);
  1791. }
  1792. return 0;
  1793. }
  1794. new_bmcr = 0;
  1795. if (bp->req_line_speed == SPEED_100) {
  1796. new_bmcr |= BMCR_SPEED100;
  1797. }
  1798. if (bp->req_duplex == DUPLEX_FULL) {
  1799. new_bmcr |= BMCR_FULLDPLX;
  1800. }
  1801. if (new_bmcr != bmcr) {
  1802. u32 bmsr;
  1803. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1804. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1805. if (bmsr & BMSR_LSTATUS) {
  1806. /* Force link down */
  1807. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1808. spin_unlock_bh(&bp->phy_lock);
  1809. msleep(50);
  1810. spin_lock_bh(&bp->phy_lock);
  1811. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1812. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1813. }
  1814. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1815. /* Normally, the new speed is setup after the link has
  1816. * gone down and up again. In some cases, link will not go
  1817. * down so we need to set up the new speed here.
  1818. */
  1819. if (bmsr & BMSR_LSTATUS) {
  1820. bp->line_speed = bp->req_line_speed;
  1821. bp->duplex = bp->req_duplex;
  1822. bnx2_resolve_flow_ctrl(bp);
  1823. bnx2_set_mac_link(bp);
  1824. }
  1825. } else {
  1826. bnx2_resolve_flow_ctrl(bp);
  1827. bnx2_set_mac_link(bp);
  1828. }
  1829. return 0;
  1830. }
  1831. static int
  1832. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1833. __releases(&bp->phy_lock)
  1834. __acquires(&bp->phy_lock)
  1835. {
  1836. if (bp->loopback == MAC_LOOPBACK)
  1837. return 0;
  1838. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1839. return (bnx2_setup_serdes_phy(bp, port));
  1840. }
  1841. else {
  1842. return (bnx2_setup_copper_phy(bp));
  1843. }
  1844. }
  1845. static int
  1846. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1847. {
  1848. u32 val;
  1849. bp->mii_bmcr = MII_BMCR + 0x10;
  1850. bp->mii_bmsr = MII_BMSR + 0x10;
  1851. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1852. bp->mii_adv = MII_ADVERTISE + 0x10;
  1853. bp->mii_lpa = MII_LPA + 0x10;
  1854. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1855. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1856. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1857. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1858. if (reset_phy)
  1859. bnx2_reset_phy(bp);
  1860. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1861. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1862. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1863. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1864. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1865. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1866. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1867. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1868. val |= BCM5708S_UP1_2G5;
  1869. else
  1870. val &= ~BCM5708S_UP1_2G5;
  1871. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1872. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1873. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1874. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1875. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1876. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1877. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1878. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1879. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1880. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1881. return 0;
  1882. }
  1883. static int
  1884. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1885. {
  1886. u32 val;
  1887. if (reset_phy)
  1888. bnx2_reset_phy(bp);
  1889. bp->mii_up1 = BCM5708S_UP1;
  1890. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1891. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1892. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1893. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1894. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1895. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1896. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1897. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1898. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1899. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1900. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1901. val |= BCM5708S_UP1_2G5;
  1902. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1903. }
  1904. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  1905. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  1906. (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
  1907. /* increase tx signal amplitude */
  1908. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1909. BCM5708S_BLK_ADDR_TX_MISC);
  1910. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1911. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1912. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1913. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1914. }
  1915. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1916. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1917. if (val) {
  1918. u32 is_backplane;
  1919. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1920. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1921. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1922. BCM5708S_BLK_ADDR_TX_MISC);
  1923. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1924. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1925. BCM5708S_BLK_ADDR_DIG);
  1926. }
  1927. }
  1928. return 0;
  1929. }
  1930. static int
  1931. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1932. {
  1933. if (reset_phy)
  1934. bnx2_reset_phy(bp);
  1935. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1936. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1937. REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1938. if (bp->dev->mtu > 1500) {
  1939. u32 val;
  1940. /* Set extended packet length bit */
  1941. bnx2_write_phy(bp, 0x18, 0x7);
  1942. bnx2_read_phy(bp, 0x18, &val);
  1943. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1944. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1945. bnx2_read_phy(bp, 0x1c, &val);
  1946. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1947. }
  1948. else {
  1949. u32 val;
  1950. bnx2_write_phy(bp, 0x18, 0x7);
  1951. bnx2_read_phy(bp, 0x18, &val);
  1952. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1953. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1954. bnx2_read_phy(bp, 0x1c, &val);
  1955. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1956. }
  1957. return 0;
  1958. }
  1959. static int
  1960. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1961. {
  1962. u32 val;
  1963. if (reset_phy)
  1964. bnx2_reset_phy(bp);
  1965. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1966. bnx2_write_phy(bp, 0x18, 0x0c00);
  1967. bnx2_write_phy(bp, 0x17, 0x000a);
  1968. bnx2_write_phy(bp, 0x15, 0x310b);
  1969. bnx2_write_phy(bp, 0x17, 0x201f);
  1970. bnx2_write_phy(bp, 0x15, 0x9506);
  1971. bnx2_write_phy(bp, 0x17, 0x401f);
  1972. bnx2_write_phy(bp, 0x15, 0x14e2);
  1973. bnx2_write_phy(bp, 0x18, 0x0400);
  1974. }
  1975. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1976. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1977. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1978. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1979. val &= ~(1 << 8);
  1980. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1981. }
  1982. if (bp->dev->mtu > 1500) {
  1983. /* Set extended packet length bit */
  1984. bnx2_write_phy(bp, 0x18, 0x7);
  1985. bnx2_read_phy(bp, 0x18, &val);
  1986. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1987. bnx2_read_phy(bp, 0x10, &val);
  1988. bnx2_write_phy(bp, 0x10, val | 0x1);
  1989. }
  1990. else {
  1991. bnx2_write_phy(bp, 0x18, 0x7);
  1992. bnx2_read_phy(bp, 0x18, &val);
  1993. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1994. bnx2_read_phy(bp, 0x10, &val);
  1995. bnx2_write_phy(bp, 0x10, val & ~0x1);
  1996. }
  1997. /* ethernet@wirespeed */
  1998. bnx2_write_phy(bp, 0x18, 0x7007);
  1999. bnx2_read_phy(bp, 0x18, &val);
  2000. bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
  2001. return 0;
  2002. }
  2003. static int
  2004. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  2005. __releases(&bp->phy_lock)
  2006. __acquires(&bp->phy_lock)
  2007. {
  2008. u32 val;
  2009. int rc = 0;
  2010. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  2011. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  2012. bp->mii_bmcr = MII_BMCR;
  2013. bp->mii_bmsr = MII_BMSR;
  2014. bp->mii_bmsr1 = MII_BMSR;
  2015. bp->mii_adv = MII_ADVERTISE;
  2016. bp->mii_lpa = MII_LPA;
  2017. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  2018. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  2019. goto setup_phy;
  2020. bnx2_read_phy(bp, MII_PHYSID1, &val);
  2021. bp->phy_id = val << 16;
  2022. bnx2_read_phy(bp, MII_PHYSID2, &val);
  2023. bp->phy_id |= val & 0xffff;
  2024. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  2025. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  2026. rc = bnx2_init_5706s_phy(bp, reset_phy);
  2027. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  2028. rc = bnx2_init_5708s_phy(bp, reset_phy);
  2029. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2030. rc = bnx2_init_5709s_phy(bp, reset_phy);
  2031. }
  2032. else {
  2033. rc = bnx2_init_copper_phy(bp, reset_phy);
  2034. }
  2035. setup_phy:
  2036. if (!rc)
  2037. rc = bnx2_setup_phy(bp, bp->phy_port);
  2038. return rc;
  2039. }
  2040. static int
  2041. bnx2_set_mac_loopback(struct bnx2 *bp)
  2042. {
  2043. u32 mac_mode;
  2044. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2045. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  2046. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  2047. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2048. bp->link_up = 1;
  2049. return 0;
  2050. }
  2051. static int bnx2_test_link(struct bnx2 *);
  2052. static int
  2053. bnx2_set_phy_loopback(struct bnx2 *bp)
  2054. {
  2055. u32 mac_mode;
  2056. int rc, i;
  2057. spin_lock_bh(&bp->phy_lock);
  2058. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  2059. BMCR_SPEED1000);
  2060. spin_unlock_bh(&bp->phy_lock);
  2061. if (rc)
  2062. return rc;
  2063. for (i = 0; i < 10; i++) {
  2064. if (bnx2_test_link(bp) == 0)
  2065. break;
  2066. msleep(100);
  2067. }
  2068. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2069. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  2070. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  2071. BNX2_EMAC_MODE_25G_MODE);
  2072. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  2073. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2074. bp->link_up = 1;
  2075. return 0;
  2076. }
  2077. static int
  2078. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  2079. {
  2080. int i;
  2081. u32 val;
  2082. bp->fw_wr_seq++;
  2083. msg_data |= bp->fw_wr_seq;
  2084. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2085. if (!ack)
  2086. return 0;
  2087. /* wait for an acknowledgement. */
  2088. for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
  2089. msleep(10);
  2090. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  2091. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  2092. break;
  2093. }
  2094. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  2095. return 0;
  2096. /* If we timed out, inform the firmware that this is the case. */
  2097. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  2098. if (!silent)
  2099. pr_err("fw sync timeout, reset code = %x\n", msg_data);
  2100. msg_data &= ~BNX2_DRV_MSG_CODE;
  2101. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  2102. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2103. return -EBUSY;
  2104. }
  2105. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  2106. return -EIO;
  2107. return 0;
  2108. }
  2109. static int
  2110. bnx2_init_5709_context(struct bnx2 *bp)
  2111. {
  2112. int i, ret = 0;
  2113. u32 val;
  2114. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  2115. val |= (BCM_PAGE_BITS - 8) << 16;
  2116. REG_WR(bp, BNX2_CTX_COMMAND, val);
  2117. for (i = 0; i < 10; i++) {
  2118. val = REG_RD(bp, BNX2_CTX_COMMAND);
  2119. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  2120. break;
  2121. udelay(2);
  2122. }
  2123. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  2124. return -EBUSY;
  2125. for (i = 0; i < bp->ctx_pages; i++) {
  2126. int j;
  2127. if (bp->ctx_blk[i])
  2128. memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
  2129. else
  2130. return -ENOMEM;
  2131. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  2132. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  2133. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  2134. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  2135. (u64) bp->ctx_blk_mapping[i] >> 32);
  2136. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  2137. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  2138. for (j = 0; j < 10; j++) {
  2139. val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  2140. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  2141. break;
  2142. udelay(5);
  2143. }
  2144. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  2145. ret = -EBUSY;
  2146. break;
  2147. }
  2148. }
  2149. return ret;
  2150. }
  2151. static void
  2152. bnx2_init_context(struct bnx2 *bp)
  2153. {
  2154. u32 vcid;
  2155. vcid = 96;
  2156. while (vcid) {
  2157. u32 vcid_addr, pcid_addr, offset;
  2158. int i;
  2159. vcid--;
  2160. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  2161. u32 new_vcid;
  2162. vcid_addr = GET_PCID_ADDR(vcid);
  2163. if (vcid & 0x8) {
  2164. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  2165. }
  2166. else {
  2167. new_vcid = vcid;
  2168. }
  2169. pcid_addr = GET_PCID_ADDR(new_vcid);
  2170. }
  2171. else {
  2172. vcid_addr = GET_CID_ADDR(vcid);
  2173. pcid_addr = vcid_addr;
  2174. }
  2175. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2176. vcid_addr += (i << PHY_CTX_SHIFT);
  2177. pcid_addr += (i << PHY_CTX_SHIFT);
  2178. REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2179. REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2180. /* Zero out the context. */
  2181. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2182. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2183. }
  2184. }
  2185. }
  2186. static int
  2187. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2188. {
  2189. u16 *good_mbuf;
  2190. u32 good_mbuf_cnt;
  2191. u32 val;
  2192. good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
  2193. if (good_mbuf == NULL) {
  2194. pr_err("Failed to allocate memory in %s\n", __func__);
  2195. return -ENOMEM;
  2196. }
  2197. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2198. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2199. good_mbuf_cnt = 0;
  2200. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2201. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2202. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2203. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2204. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2205. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2206. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2207. /* The addresses with Bit 9 set are bad memory blocks. */
  2208. if (!(val & (1 << 9))) {
  2209. good_mbuf[good_mbuf_cnt] = (u16) val;
  2210. good_mbuf_cnt++;
  2211. }
  2212. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2213. }
  2214. /* Free the good ones back to the mbuf pool thus discarding
  2215. * all the bad ones. */
  2216. while (good_mbuf_cnt) {
  2217. good_mbuf_cnt--;
  2218. val = good_mbuf[good_mbuf_cnt];
  2219. val = (val << 9) | val | 1;
  2220. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2221. }
  2222. kfree(good_mbuf);
  2223. return 0;
  2224. }
  2225. static void
  2226. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2227. {
  2228. u32 val;
  2229. val = (mac_addr[0] << 8) | mac_addr[1];
  2230. REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2231. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2232. (mac_addr[4] << 8) | mac_addr[5];
  2233. REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2234. }
  2235. static inline int
  2236. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2237. {
  2238. dma_addr_t mapping;
  2239. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2240. struct rx_bd *rxbd =
  2241. &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
  2242. struct page *page = alloc_page(gfp);
  2243. if (!page)
  2244. return -ENOMEM;
  2245. mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
  2246. PCI_DMA_FROMDEVICE);
  2247. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  2248. __free_page(page);
  2249. return -EIO;
  2250. }
  2251. rx_pg->page = page;
  2252. dma_unmap_addr_set(rx_pg, mapping, mapping);
  2253. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2254. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2255. return 0;
  2256. }
  2257. static void
  2258. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2259. {
  2260. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2261. struct page *page = rx_pg->page;
  2262. if (!page)
  2263. return;
  2264. pci_unmap_page(bp->pdev, dma_unmap_addr(rx_pg, mapping), PAGE_SIZE,
  2265. PCI_DMA_FROMDEVICE);
  2266. __free_page(page);
  2267. rx_pg->page = NULL;
  2268. }
  2269. static inline int
  2270. bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2271. {
  2272. struct sk_buff *skb;
  2273. struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2274. dma_addr_t mapping;
  2275. struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
  2276. unsigned long align;
  2277. skb = __netdev_alloc_skb(bp->dev, bp->rx_buf_size, gfp);
  2278. if (skb == NULL) {
  2279. return -ENOMEM;
  2280. }
  2281. if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
  2282. skb_reserve(skb, BNX2_RX_ALIGN - align);
  2283. mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
  2284. PCI_DMA_FROMDEVICE);
  2285. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  2286. dev_kfree_skb(skb);
  2287. return -EIO;
  2288. }
  2289. rx_buf->skb = skb;
  2290. rx_buf->desc = (struct l2_fhdr *) skb->data;
  2291. dma_unmap_addr_set(rx_buf, mapping, mapping);
  2292. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2293. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2294. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2295. return 0;
  2296. }
  2297. static int
  2298. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2299. {
  2300. struct status_block *sblk = bnapi->status_blk.msi;
  2301. u32 new_link_state, old_link_state;
  2302. int is_set = 1;
  2303. new_link_state = sblk->status_attn_bits & event;
  2304. old_link_state = sblk->status_attn_bits_ack & event;
  2305. if (new_link_state != old_link_state) {
  2306. if (new_link_state)
  2307. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2308. else
  2309. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2310. } else
  2311. is_set = 0;
  2312. return is_set;
  2313. }
  2314. static void
  2315. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2316. {
  2317. spin_lock(&bp->phy_lock);
  2318. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2319. bnx2_set_link(bp);
  2320. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2321. bnx2_set_remote_link(bp);
  2322. spin_unlock(&bp->phy_lock);
  2323. }
  2324. static inline u16
  2325. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2326. {
  2327. u16 cons;
  2328. /* Tell compiler that status block fields can change. */
  2329. barrier();
  2330. cons = *bnapi->hw_tx_cons_ptr;
  2331. barrier();
  2332. if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
  2333. cons++;
  2334. return cons;
  2335. }
  2336. static int
  2337. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2338. {
  2339. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2340. u16 hw_cons, sw_cons, sw_ring_cons;
  2341. int tx_pkt = 0, index;
  2342. struct netdev_queue *txq;
  2343. index = (bnapi - bp->bnx2_napi);
  2344. txq = netdev_get_tx_queue(bp->dev, index);
  2345. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2346. sw_cons = txr->tx_cons;
  2347. while (sw_cons != hw_cons) {
  2348. struct sw_tx_bd *tx_buf;
  2349. struct sk_buff *skb;
  2350. int i, last;
  2351. sw_ring_cons = TX_RING_IDX(sw_cons);
  2352. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2353. skb = tx_buf->skb;
  2354. /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
  2355. prefetch(&skb->end);
  2356. /* partial BD completions possible with TSO packets */
  2357. if (tx_buf->is_gso) {
  2358. u16 last_idx, last_ring_idx;
  2359. last_idx = sw_cons + tx_buf->nr_frags + 1;
  2360. last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
  2361. if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
  2362. last_idx++;
  2363. }
  2364. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2365. break;
  2366. }
  2367. }
  2368. pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
  2369. skb_headlen(skb), PCI_DMA_TODEVICE);
  2370. tx_buf->skb = NULL;
  2371. last = tx_buf->nr_frags;
  2372. for (i = 0; i < last; i++) {
  2373. sw_cons = NEXT_TX_BD(sw_cons);
  2374. pci_unmap_page(bp->pdev,
  2375. dma_unmap_addr(
  2376. &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
  2377. mapping),
  2378. skb_shinfo(skb)->frags[i].size,
  2379. PCI_DMA_TODEVICE);
  2380. }
  2381. sw_cons = NEXT_TX_BD(sw_cons);
  2382. dev_kfree_skb(skb);
  2383. tx_pkt++;
  2384. if (tx_pkt == budget)
  2385. break;
  2386. if (hw_cons == sw_cons)
  2387. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2388. }
  2389. txr->hw_tx_cons = hw_cons;
  2390. txr->tx_cons = sw_cons;
  2391. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2392. * before checking for netif_tx_queue_stopped(). Without the
  2393. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2394. * will miss it and cause the queue to be stopped forever.
  2395. */
  2396. smp_mb();
  2397. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2398. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2399. __netif_tx_lock(txq, smp_processor_id());
  2400. if ((netif_tx_queue_stopped(txq)) &&
  2401. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2402. netif_tx_wake_queue(txq);
  2403. __netif_tx_unlock(txq);
  2404. }
  2405. return tx_pkt;
  2406. }
  2407. static void
  2408. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2409. struct sk_buff *skb, int count)
  2410. {
  2411. struct sw_pg *cons_rx_pg, *prod_rx_pg;
  2412. struct rx_bd *cons_bd, *prod_bd;
  2413. int i;
  2414. u16 hw_prod, prod;
  2415. u16 cons = rxr->rx_pg_cons;
  2416. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2417. /* The caller was unable to allocate a new page to replace the
  2418. * last one in the frags array, so we need to recycle that page
  2419. * and then free the skb.
  2420. */
  2421. if (skb) {
  2422. struct page *page;
  2423. struct skb_shared_info *shinfo;
  2424. shinfo = skb_shinfo(skb);
  2425. shinfo->nr_frags--;
  2426. page = shinfo->frags[shinfo->nr_frags].page;
  2427. shinfo->frags[shinfo->nr_frags].page = NULL;
  2428. cons_rx_pg->page = page;
  2429. dev_kfree_skb(skb);
  2430. }
  2431. hw_prod = rxr->rx_pg_prod;
  2432. for (i = 0; i < count; i++) {
  2433. prod = RX_PG_RING_IDX(hw_prod);
  2434. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2435. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2436. cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2437. prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2438. if (prod != cons) {
  2439. prod_rx_pg->page = cons_rx_pg->page;
  2440. cons_rx_pg->page = NULL;
  2441. dma_unmap_addr_set(prod_rx_pg, mapping,
  2442. dma_unmap_addr(cons_rx_pg, mapping));
  2443. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2444. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2445. }
  2446. cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
  2447. hw_prod = NEXT_RX_BD(hw_prod);
  2448. }
  2449. rxr->rx_pg_prod = hw_prod;
  2450. rxr->rx_pg_cons = cons;
  2451. }
  2452. static inline void
  2453. bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2454. struct sk_buff *skb, u16 cons, u16 prod)
  2455. {
  2456. struct sw_bd *cons_rx_buf, *prod_rx_buf;
  2457. struct rx_bd *cons_bd, *prod_bd;
  2458. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2459. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2460. pci_dma_sync_single_for_device(bp->pdev,
  2461. dma_unmap_addr(cons_rx_buf, mapping),
  2462. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2463. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2464. prod_rx_buf->skb = skb;
  2465. prod_rx_buf->desc = (struct l2_fhdr *) skb->data;
  2466. if (cons == prod)
  2467. return;
  2468. dma_unmap_addr_set(prod_rx_buf, mapping,
  2469. dma_unmap_addr(cons_rx_buf, mapping));
  2470. cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2471. prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2472. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2473. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2474. }
  2475. static int
  2476. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
  2477. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2478. u32 ring_idx)
  2479. {
  2480. int err;
  2481. u16 prod = ring_idx & 0xffff;
  2482. err = bnx2_alloc_rx_skb(bp, rxr, prod, GFP_ATOMIC);
  2483. if (unlikely(err)) {
  2484. bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
  2485. if (hdr_len) {
  2486. unsigned int raw_len = len + 4;
  2487. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2488. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2489. }
  2490. return err;
  2491. }
  2492. skb_reserve(skb, BNX2_RX_OFFSET);
  2493. pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
  2494. PCI_DMA_FROMDEVICE);
  2495. if (hdr_len == 0) {
  2496. skb_put(skb, len);
  2497. return 0;
  2498. } else {
  2499. unsigned int i, frag_len, frag_size, pages;
  2500. struct sw_pg *rx_pg;
  2501. u16 pg_cons = rxr->rx_pg_cons;
  2502. u16 pg_prod = rxr->rx_pg_prod;
  2503. frag_size = len + 4 - hdr_len;
  2504. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2505. skb_put(skb, hdr_len);
  2506. for (i = 0; i < pages; i++) {
  2507. dma_addr_t mapping_old;
  2508. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2509. if (unlikely(frag_len <= 4)) {
  2510. unsigned int tail = 4 - frag_len;
  2511. rxr->rx_pg_cons = pg_cons;
  2512. rxr->rx_pg_prod = pg_prod;
  2513. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2514. pages - i);
  2515. skb->len -= tail;
  2516. if (i == 0) {
  2517. skb->tail -= tail;
  2518. } else {
  2519. skb_frag_t *frag =
  2520. &skb_shinfo(skb)->frags[i - 1];
  2521. frag->size -= tail;
  2522. skb->data_len -= tail;
  2523. skb->truesize -= tail;
  2524. }
  2525. return 0;
  2526. }
  2527. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2528. /* Don't unmap yet. If we're unable to allocate a new
  2529. * page, we need to recycle the page and the DMA addr.
  2530. */
  2531. mapping_old = dma_unmap_addr(rx_pg, mapping);
  2532. if (i == pages - 1)
  2533. frag_len -= 4;
  2534. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2535. rx_pg->page = NULL;
  2536. err = bnx2_alloc_rx_page(bp, rxr,
  2537. RX_PG_RING_IDX(pg_prod),
  2538. GFP_ATOMIC);
  2539. if (unlikely(err)) {
  2540. rxr->rx_pg_cons = pg_cons;
  2541. rxr->rx_pg_prod = pg_prod;
  2542. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2543. pages - i);
  2544. return err;
  2545. }
  2546. pci_unmap_page(bp->pdev, mapping_old,
  2547. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2548. frag_size -= frag_len;
  2549. skb->data_len += frag_len;
  2550. skb->truesize += frag_len;
  2551. skb->len += frag_len;
  2552. pg_prod = NEXT_RX_BD(pg_prod);
  2553. pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
  2554. }
  2555. rxr->rx_pg_prod = pg_prod;
  2556. rxr->rx_pg_cons = pg_cons;
  2557. }
  2558. return 0;
  2559. }
  2560. static inline u16
  2561. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2562. {
  2563. u16 cons;
  2564. /* Tell compiler that status block fields can change. */
  2565. barrier();
  2566. cons = *bnapi->hw_rx_cons_ptr;
  2567. barrier();
  2568. if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
  2569. cons++;
  2570. return cons;
  2571. }
  2572. static int
  2573. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2574. {
  2575. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2576. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2577. struct l2_fhdr *rx_hdr;
  2578. int rx_pkt = 0, pg_ring_used = 0;
  2579. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2580. sw_cons = rxr->rx_cons;
  2581. sw_prod = rxr->rx_prod;
  2582. /* Memory barrier necessary as speculative reads of the rx
  2583. * buffer can be ahead of the index in the status block
  2584. */
  2585. rmb();
  2586. while (sw_cons != hw_cons) {
  2587. unsigned int len, hdr_len;
  2588. u32 status;
  2589. struct sw_bd *rx_buf, *next_rx_buf;
  2590. struct sk_buff *skb;
  2591. dma_addr_t dma_addr;
  2592. u16 vtag = 0;
  2593. int hw_vlan __maybe_unused = 0;
  2594. sw_ring_cons = RX_RING_IDX(sw_cons);
  2595. sw_ring_prod = RX_RING_IDX(sw_prod);
  2596. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2597. skb = rx_buf->skb;
  2598. prefetchw(skb);
  2599. next_rx_buf =
  2600. &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
  2601. prefetch(next_rx_buf->desc);
  2602. rx_buf->skb = NULL;
  2603. dma_addr = dma_unmap_addr(rx_buf, mapping);
  2604. pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
  2605. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2606. PCI_DMA_FROMDEVICE);
  2607. rx_hdr = rx_buf->desc;
  2608. len = rx_hdr->l2_fhdr_pkt_len;
  2609. status = rx_hdr->l2_fhdr_status;
  2610. hdr_len = 0;
  2611. if (status & L2_FHDR_STATUS_SPLIT) {
  2612. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2613. pg_ring_used = 1;
  2614. } else if (len > bp->rx_jumbo_thresh) {
  2615. hdr_len = bp->rx_jumbo_thresh;
  2616. pg_ring_used = 1;
  2617. }
  2618. if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
  2619. L2_FHDR_ERRORS_PHY_DECODE |
  2620. L2_FHDR_ERRORS_ALIGNMENT |
  2621. L2_FHDR_ERRORS_TOO_SHORT |
  2622. L2_FHDR_ERRORS_GIANT_FRAME))) {
  2623. bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
  2624. sw_ring_prod);
  2625. if (pg_ring_used) {
  2626. int pages;
  2627. pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
  2628. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2629. }
  2630. goto next_rx;
  2631. }
  2632. len -= 4;
  2633. if (len <= bp->rx_copy_thresh) {
  2634. struct sk_buff *new_skb;
  2635. new_skb = netdev_alloc_skb(bp->dev, len + 6);
  2636. if (new_skb == NULL) {
  2637. bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
  2638. sw_ring_prod);
  2639. goto next_rx;
  2640. }
  2641. /* aligned copy */
  2642. skb_copy_from_linear_data_offset(skb,
  2643. BNX2_RX_OFFSET - 6,
  2644. new_skb->data, len + 6);
  2645. skb_reserve(new_skb, 6);
  2646. skb_put(new_skb, len);
  2647. bnx2_reuse_rx_skb(bp, rxr, skb,
  2648. sw_ring_cons, sw_ring_prod);
  2649. skb = new_skb;
  2650. } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
  2651. dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
  2652. goto next_rx;
  2653. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2654. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
  2655. vtag = rx_hdr->l2_fhdr_vlan_tag;
  2656. #ifdef BCM_VLAN
  2657. if (bp->vlgrp)
  2658. hw_vlan = 1;
  2659. else
  2660. #endif
  2661. {
  2662. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  2663. __skb_push(skb, 4);
  2664. memmove(ve, skb->data + 4, ETH_ALEN * 2);
  2665. ve->h_vlan_proto = htons(ETH_P_8021Q);
  2666. ve->h_vlan_TCI = htons(vtag);
  2667. len += 4;
  2668. }
  2669. }
  2670. skb->protocol = eth_type_trans(skb, bp->dev);
  2671. if ((len > (bp->dev->mtu + ETH_HLEN)) &&
  2672. (ntohs(skb->protocol) != 0x8100)) {
  2673. dev_kfree_skb(skb);
  2674. goto next_rx;
  2675. }
  2676. skb->ip_summed = CHECKSUM_NONE;
  2677. if (bp->rx_csum &&
  2678. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2679. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2680. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2681. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2682. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2683. }
  2684. if ((bp->dev->features & NETIF_F_RXHASH) &&
  2685. ((status & L2_FHDR_STATUS_USE_RXHASH) ==
  2686. L2_FHDR_STATUS_USE_RXHASH))
  2687. skb->rxhash = rx_hdr->l2_fhdr_hash;
  2688. skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
  2689. #ifdef BCM_VLAN
  2690. if (hw_vlan)
  2691. vlan_gro_receive(&bnapi->napi, bp->vlgrp, vtag, skb);
  2692. else
  2693. #endif
  2694. napi_gro_receive(&bnapi->napi, skb);
  2695. rx_pkt++;
  2696. next_rx:
  2697. sw_cons = NEXT_RX_BD(sw_cons);
  2698. sw_prod = NEXT_RX_BD(sw_prod);
  2699. if ((rx_pkt == budget))
  2700. break;
  2701. /* Refresh hw_cons to see if there is new work */
  2702. if (sw_cons == hw_cons) {
  2703. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2704. rmb();
  2705. }
  2706. }
  2707. rxr->rx_cons = sw_cons;
  2708. rxr->rx_prod = sw_prod;
  2709. if (pg_ring_used)
  2710. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2711. REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2712. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2713. mmiowb();
  2714. return rx_pkt;
  2715. }
  2716. /* MSI ISR - The only difference between this and the INTx ISR
  2717. * is that the MSI interrupt is always serviced.
  2718. */
  2719. static irqreturn_t
  2720. bnx2_msi(int irq, void *dev_instance)
  2721. {
  2722. struct bnx2_napi *bnapi = dev_instance;
  2723. struct bnx2 *bp = bnapi->bp;
  2724. prefetch(bnapi->status_blk.msi);
  2725. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2726. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2727. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2728. /* Return here if interrupt is disabled. */
  2729. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2730. return IRQ_HANDLED;
  2731. napi_schedule(&bnapi->napi);
  2732. return IRQ_HANDLED;
  2733. }
  2734. static irqreturn_t
  2735. bnx2_msi_1shot(int irq, void *dev_instance)
  2736. {
  2737. struct bnx2_napi *bnapi = dev_instance;
  2738. struct bnx2 *bp = bnapi->bp;
  2739. prefetch(bnapi->status_blk.msi);
  2740. /* Return here if interrupt is disabled. */
  2741. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2742. return IRQ_HANDLED;
  2743. napi_schedule(&bnapi->napi);
  2744. return IRQ_HANDLED;
  2745. }
  2746. static irqreturn_t
  2747. bnx2_interrupt(int irq, void *dev_instance)
  2748. {
  2749. struct bnx2_napi *bnapi = dev_instance;
  2750. struct bnx2 *bp = bnapi->bp;
  2751. struct status_block *sblk = bnapi->status_blk.msi;
  2752. /* When using INTx, it is possible for the interrupt to arrive
  2753. * at the CPU before the status block posted prior to the
  2754. * interrupt. Reading a register will flush the status block.
  2755. * When using MSI, the MSI message will always complete after
  2756. * the status block write.
  2757. */
  2758. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2759. (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2760. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2761. return IRQ_NONE;
  2762. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2763. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2764. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2765. /* Read back to deassert IRQ immediately to avoid too many
  2766. * spurious interrupts.
  2767. */
  2768. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2769. /* Return here if interrupt is shared and is disabled. */
  2770. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2771. return IRQ_HANDLED;
  2772. if (napi_schedule_prep(&bnapi->napi)) {
  2773. bnapi->last_status_idx = sblk->status_idx;
  2774. __napi_schedule(&bnapi->napi);
  2775. }
  2776. return IRQ_HANDLED;
  2777. }
  2778. static inline int
  2779. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2780. {
  2781. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2782. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2783. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2784. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2785. return 1;
  2786. return 0;
  2787. }
  2788. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2789. STATUS_ATTN_BITS_TIMER_ABORT)
  2790. static inline int
  2791. bnx2_has_work(struct bnx2_napi *bnapi)
  2792. {
  2793. struct status_block *sblk = bnapi->status_blk.msi;
  2794. if (bnx2_has_fast_work(bnapi))
  2795. return 1;
  2796. #ifdef BCM_CNIC
  2797. if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
  2798. return 1;
  2799. #endif
  2800. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2801. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2802. return 1;
  2803. return 0;
  2804. }
  2805. static void
  2806. bnx2_chk_missed_msi(struct bnx2 *bp)
  2807. {
  2808. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  2809. u32 msi_ctrl;
  2810. if (bnx2_has_work(bnapi)) {
  2811. msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
  2812. if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
  2813. return;
  2814. if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
  2815. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
  2816. ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
  2817. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
  2818. bnx2_msi(bp->irq_tbl[0].vector, bnapi);
  2819. }
  2820. }
  2821. bp->idle_chk_status_idx = bnapi->last_status_idx;
  2822. }
  2823. #ifdef BCM_CNIC
  2824. static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2825. {
  2826. struct cnic_ops *c_ops;
  2827. if (!bnapi->cnic_present)
  2828. return;
  2829. rcu_read_lock();
  2830. c_ops = rcu_dereference(bp->cnic_ops);
  2831. if (c_ops)
  2832. bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
  2833. bnapi->status_blk.msi);
  2834. rcu_read_unlock();
  2835. }
  2836. #endif
  2837. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2838. {
  2839. struct status_block *sblk = bnapi->status_blk.msi;
  2840. u32 status_attn_bits = sblk->status_attn_bits;
  2841. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2842. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2843. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2844. bnx2_phy_int(bp, bnapi);
  2845. /* This is needed to take care of transient status
  2846. * during link changes.
  2847. */
  2848. REG_WR(bp, BNX2_HC_COMMAND,
  2849. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2850. REG_RD(bp, BNX2_HC_COMMAND);
  2851. }
  2852. }
  2853. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2854. int work_done, int budget)
  2855. {
  2856. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2857. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2858. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2859. bnx2_tx_int(bp, bnapi, 0);
  2860. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2861. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2862. return work_done;
  2863. }
  2864. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2865. {
  2866. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2867. struct bnx2 *bp = bnapi->bp;
  2868. int work_done = 0;
  2869. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2870. while (1) {
  2871. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2872. if (unlikely(work_done >= budget))
  2873. break;
  2874. bnapi->last_status_idx = sblk->status_idx;
  2875. /* status idx must be read before checking for more work. */
  2876. rmb();
  2877. if (likely(!bnx2_has_fast_work(bnapi))) {
  2878. napi_complete(napi);
  2879. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2880. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2881. bnapi->last_status_idx);
  2882. break;
  2883. }
  2884. }
  2885. return work_done;
  2886. }
  2887. static int bnx2_poll(struct napi_struct *napi, int budget)
  2888. {
  2889. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2890. struct bnx2 *bp = bnapi->bp;
  2891. int work_done = 0;
  2892. struct status_block *sblk = bnapi->status_blk.msi;
  2893. while (1) {
  2894. bnx2_poll_link(bp, bnapi);
  2895. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2896. #ifdef BCM_CNIC
  2897. bnx2_poll_cnic(bp, bnapi);
  2898. #endif
  2899. /* bnapi->last_status_idx is used below to tell the hw how
  2900. * much work has been processed, so we must read it before
  2901. * checking for more work.
  2902. */
  2903. bnapi->last_status_idx = sblk->status_idx;
  2904. if (unlikely(work_done >= budget))
  2905. break;
  2906. rmb();
  2907. if (likely(!bnx2_has_work(bnapi))) {
  2908. napi_complete(napi);
  2909. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2910. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2911. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2912. bnapi->last_status_idx);
  2913. break;
  2914. }
  2915. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2916. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2917. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2918. bnapi->last_status_idx);
  2919. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2920. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2921. bnapi->last_status_idx);
  2922. break;
  2923. }
  2924. }
  2925. return work_done;
  2926. }
  2927. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2928. * from set_multicast.
  2929. */
  2930. static void
  2931. bnx2_set_rx_mode(struct net_device *dev)
  2932. {
  2933. struct bnx2 *bp = netdev_priv(dev);
  2934. u32 rx_mode, sort_mode;
  2935. struct netdev_hw_addr *ha;
  2936. int i;
  2937. if (!netif_running(dev))
  2938. return;
  2939. spin_lock_bh(&bp->phy_lock);
  2940. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2941. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2942. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2943. #ifdef BCM_VLAN
  2944. if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2945. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2946. #else
  2947. if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
  2948. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2949. #endif
  2950. if (dev->flags & IFF_PROMISC) {
  2951. /* Promiscuous mode. */
  2952. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2953. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2954. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2955. }
  2956. else if (dev->flags & IFF_ALLMULTI) {
  2957. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2958. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2959. 0xffffffff);
  2960. }
  2961. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  2962. }
  2963. else {
  2964. /* Accept one or more multicast(s). */
  2965. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  2966. u32 regidx;
  2967. u32 bit;
  2968. u32 crc;
  2969. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  2970. netdev_for_each_mc_addr(ha, dev) {
  2971. crc = ether_crc_le(ETH_ALEN, ha->addr);
  2972. bit = crc & 0xff;
  2973. regidx = (bit & 0xe0) >> 5;
  2974. bit &= 0x1f;
  2975. mc_filter[regidx] |= (1 << bit);
  2976. }
  2977. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2978. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2979. mc_filter[i]);
  2980. }
  2981. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  2982. }
  2983. if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
  2984. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2985. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2986. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2987. } else if (!(dev->flags & IFF_PROMISC)) {
  2988. /* Add all entries into to the match filter list */
  2989. i = 0;
  2990. netdev_for_each_uc_addr(ha, dev) {
  2991. bnx2_set_mac_addr(bp, ha->addr,
  2992. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  2993. sort_mode |= (1 <<
  2994. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  2995. i++;
  2996. }
  2997. }
  2998. if (rx_mode != bp->rx_mode) {
  2999. bp->rx_mode = rx_mode;
  3000. REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  3001. }
  3002. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3003. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  3004. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  3005. spin_unlock_bh(&bp->phy_lock);
  3006. }
  3007. static int __devinit
  3008. check_fw_section(const struct firmware *fw,
  3009. const struct bnx2_fw_file_section *section,
  3010. u32 alignment, bool non_empty)
  3011. {
  3012. u32 offset = be32_to_cpu(section->offset);
  3013. u32 len = be32_to_cpu(section->len);
  3014. if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
  3015. return -EINVAL;
  3016. if ((non_empty && len == 0) || len > fw->size - offset ||
  3017. len & (alignment - 1))
  3018. return -EINVAL;
  3019. return 0;
  3020. }
  3021. static int __devinit
  3022. check_mips_fw_entry(const struct firmware *fw,
  3023. const struct bnx2_mips_fw_file_entry *entry)
  3024. {
  3025. if (check_fw_section(fw, &entry->text, 4, true) ||
  3026. check_fw_section(fw, &entry->data, 4, false) ||
  3027. check_fw_section(fw, &entry->rodata, 4, false))
  3028. return -EINVAL;
  3029. return 0;
  3030. }
  3031. static int __devinit
  3032. bnx2_request_firmware(struct bnx2 *bp)
  3033. {
  3034. const char *mips_fw_file, *rv2p_fw_file;
  3035. const struct bnx2_mips_fw_file *mips_fw;
  3036. const struct bnx2_rv2p_fw_file *rv2p_fw;
  3037. int rc;
  3038. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3039. mips_fw_file = FW_MIPS_FILE_09;
  3040. if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
  3041. (CHIP_ID(bp) == CHIP_ID_5709_A1))
  3042. rv2p_fw_file = FW_RV2P_FILE_09_Ax;
  3043. else
  3044. rv2p_fw_file = FW_RV2P_FILE_09;
  3045. } else {
  3046. mips_fw_file = FW_MIPS_FILE_06;
  3047. rv2p_fw_file = FW_RV2P_FILE_06;
  3048. }
  3049. rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
  3050. if (rc) {
  3051. pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
  3052. return rc;
  3053. }
  3054. rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
  3055. if (rc) {
  3056. pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
  3057. return rc;
  3058. }
  3059. mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3060. rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3061. if (bp->mips_firmware->size < sizeof(*mips_fw) ||
  3062. check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
  3063. check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
  3064. check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
  3065. check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
  3066. check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
  3067. pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
  3068. return -EINVAL;
  3069. }
  3070. if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
  3071. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
  3072. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
  3073. pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
  3074. return -EINVAL;
  3075. }
  3076. return 0;
  3077. }
  3078. static u32
  3079. rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
  3080. {
  3081. switch (idx) {
  3082. case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
  3083. rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
  3084. rv2p_code |= RV2P_BD_PAGE_SIZE;
  3085. break;
  3086. }
  3087. return rv2p_code;
  3088. }
  3089. static int
  3090. load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
  3091. const struct bnx2_rv2p_fw_file_entry *fw_entry)
  3092. {
  3093. u32 rv2p_code_len, file_offset;
  3094. __be32 *rv2p_code;
  3095. int i;
  3096. u32 val, cmd, addr;
  3097. rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
  3098. file_offset = be32_to_cpu(fw_entry->rv2p.offset);
  3099. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3100. if (rv2p_proc == RV2P_PROC1) {
  3101. cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  3102. addr = BNX2_RV2P_PROC1_ADDR_CMD;
  3103. } else {
  3104. cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  3105. addr = BNX2_RV2P_PROC2_ADDR_CMD;
  3106. }
  3107. for (i = 0; i < rv2p_code_len; i += 8) {
  3108. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
  3109. rv2p_code++;
  3110. REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
  3111. rv2p_code++;
  3112. val = (i / 8) | cmd;
  3113. REG_WR(bp, addr, val);
  3114. }
  3115. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3116. for (i = 0; i < 8; i++) {
  3117. u32 loc, code;
  3118. loc = be32_to_cpu(fw_entry->fixup[i]);
  3119. if (loc && ((loc * 4) < rv2p_code_len)) {
  3120. code = be32_to_cpu(*(rv2p_code + loc - 1));
  3121. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
  3122. code = be32_to_cpu(*(rv2p_code + loc));
  3123. code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
  3124. REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
  3125. val = (loc / 2) | cmd;
  3126. REG_WR(bp, addr, val);
  3127. }
  3128. }
  3129. /* Reset the processor, un-stall is done later. */
  3130. if (rv2p_proc == RV2P_PROC1) {
  3131. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  3132. }
  3133. else {
  3134. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  3135. }
  3136. return 0;
  3137. }
  3138. static int
  3139. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
  3140. const struct bnx2_mips_fw_file_entry *fw_entry)
  3141. {
  3142. u32 addr, len, file_offset;
  3143. __be32 *data;
  3144. u32 offset;
  3145. u32 val;
  3146. /* Halt the CPU. */
  3147. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3148. val |= cpu_reg->mode_value_halt;
  3149. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3150. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3151. /* Load the Text area. */
  3152. addr = be32_to_cpu(fw_entry->text.addr);
  3153. len = be32_to_cpu(fw_entry->text.len);
  3154. file_offset = be32_to_cpu(fw_entry->text.offset);
  3155. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3156. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3157. if (len) {
  3158. int j;
  3159. for (j = 0; j < (len / 4); j++, offset += 4)
  3160. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3161. }
  3162. /* Load the Data area. */
  3163. addr = be32_to_cpu(fw_entry->data.addr);
  3164. len = be32_to_cpu(fw_entry->data.len);
  3165. file_offset = be32_to_cpu(fw_entry->data.offset);
  3166. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3167. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3168. if (len) {
  3169. int j;
  3170. for (j = 0; j < (len / 4); j++, offset += 4)
  3171. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3172. }
  3173. /* Load the Read-Only area. */
  3174. addr = be32_to_cpu(fw_entry->rodata.addr);
  3175. len = be32_to_cpu(fw_entry->rodata.len);
  3176. file_offset = be32_to_cpu(fw_entry->rodata.offset);
  3177. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3178. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3179. if (len) {
  3180. int j;
  3181. for (j = 0; j < (len / 4); j++, offset += 4)
  3182. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3183. }
  3184. /* Clear the pre-fetch instruction. */
  3185. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  3186. val = be32_to_cpu(fw_entry->start_addr);
  3187. bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
  3188. /* Start the CPU. */
  3189. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3190. val &= ~cpu_reg->mode_value_halt;
  3191. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3192. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3193. return 0;
  3194. }
  3195. static int
  3196. bnx2_init_cpus(struct bnx2 *bp)
  3197. {
  3198. const struct bnx2_mips_fw_file *mips_fw =
  3199. (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3200. const struct bnx2_rv2p_fw_file *rv2p_fw =
  3201. (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3202. int rc;
  3203. /* Initialize the RV2P processor. */
  3204. load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
  3205. load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
  3206. /* Initialize the RX Processor. */
  3207. rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
  3208. if (rc)
  3209. goto init_cpu_err;
  3210. /* Initialize the TX Processor. */
  3211. rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
  3212. if (rc)
  3213. goto init_cpu_err;
  3214. /* Initialize the TX Patch-up Processor. */
  3215. rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
  3216. if (rc)
  3217. goto init_cpu_err;
  3218. /* Initialize the Completion Processor. */
  3219. rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
  3220. if (rc)
  3221. goto init_cpu_err;
  3222. /* Initialize the Command Processor. */
  3223. rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
  3224. init_cpu_err:
  3225. return rc;
  3226. }
  3227. static int
  3228. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  3229. {
  3230. u16 pmcsr;
  3231. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
  3232. switch (state) {
  3233. case PCI_D0: {
  3234. u32 val;
  3235. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3236. (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
  3237. PCI_PM_CTRL_PME_STATUS);
  3238. if (pmcsr & PCI_PM_CTRL_STATE_MASK)
  3239. /* delay required during transition out of D3hot */
  3240. msleep(20);
  3241. val = REG_RD(bp, BNX2_EMAC_MODE);
  3242. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  3243. val &= ~BNX2_EMAC_MODE_MPKT;
  3244. REG_WR(bp, BNX2_EMAC_MODE, val);
  3245. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3246. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3247. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3248. break;
  3249. }
  3250. case PCI_D3hot: {
  3251. int i;
  3252. u32 val, wol_msg;
  3253. if (bp->wol) {
  3254. u32 advertising;
  3255. u8 autoneg;
  3256. autoneg = bp->autoneg;
  3257. advertising = bp->advertising;
  3258. if (bp->phy_port == PORT_TP) {
  3259. bp->autoneg = AUTONEG_SPEED;
  3260. bp->advertising = ADVERTISED_10baseT_Half |
  3261. ADVERTISED_10baseT_Full |
  3262. ADVERTISED_100baseT_Half |
  3263. ADVERTISED_100baseT_Full |
  3264. ADVERTISED_Autoneg;
  3265. }
  3266. spin_lock_bh(&bp->phy_lock);
  3267. bnx2_setup_phy(bp, bp->phy_port);
  3268. spin_unlock_bh(&bp->phy_lock);
  3269. bp->autoneg = autoneg;
  3270. bp->advertising = advertising;
  3271. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3272. val = REG_RD(bp, BNX2_EMAC_MODE);
  3273. /* Enable port mode. */
  3274. val &= ~BNX2_EMAC_MODE_PORT;
  3275. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3276. BNX2_EMAC_MODE_ACPI_RCVD |
  3277. BNX2_EMAC_MODE_MPKT;
  3278. if (bp->phy_port == PORT_TP)
  3279. val |= BNX2_EMAC_MODE_PORT_MII;
  3280. else {
  3281. val |= BNX2_EMAC_MODE_PORT_GMII;
  3282. if (bp->line_speed == SPEED_2500)
  3283. val |= BNX2_EMAC_MODE_25G_MODE;
  3284. }
  3285. REG_WR(bp, BNX2_EMAC_MODE, val);
  3286. /* receive all multicast */
  3287. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3288. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3289. 0xffffffff);
  3290. }
  3291. REG_WR(bp, BNX2_EMAC_RX_MODE,
  3292. BNX2_EMAC_RX_MODE_SORT_MODE);
  3293. val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
  3294. BNX2_RPM_SORT_USER0_MC_EN;
  3295. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3296. REG_WR(bp, BNX2_RPM_SORT_USER0, val);
  3297. REG_WR(bp, BNX2_RPM_SORT_USER0, val |
  3298. BNX2_RPM_SORT_USER0_ENA);
  3299. /* Need to enable EMAC and RPM for WOL. */
  3300. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3301. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3302. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3303. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3304. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3305. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3306. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3307. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3308. }
  3309. else {
  3310. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3311. }
  3312. if (!(bp->flags & BNX2_FLAG_NO_WOL))
  3313. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
  3314. 1, 0);
  3315. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  3316. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3317. (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
  3318. if (bp->wol)
  3319. pmcsr |= 3;
  3320. }
  3321. else {
  3322. pmcsr |= 3;
  3323. }
  3324. if (bp->wol) {
  3325. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  3326. }
  3327. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3328. pmcsr);
  3329. /* No more memory access after this point until
  3330. * device is brought back to D0.
  3331. */
  3332. udelay(50);
  3333. break;
  3334. }
  3335. default:
  3336. return -EINVAL;
  3337. }
  3338. return 0;
  3339. }
  3340. static int
  3341. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3342. {
  3343. u32 val;
  3344. int j;
  3345. /* Request access to the flash interface. */
  3346. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3347. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3348. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3349. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3350. break;
  3351. udelay(5);
  3352. }
  3353. if (j >= NVRAM_TIMEOUT_COUNT)
  3354. return -EBUSY;
  3355. return 0;
  3356. }
  3357. static int
  3358. bnx2_release_nvram_lock(struct bnx2 *bp)
  3359. {
  3360. int j;
  3361. u32 val;
  3362. /* Relinquish nvram interface. */
  3363. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3364. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3365. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3366. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3367. break;
  3368. udelay(5);
  3369. }
  3370. if (j >= NVRAM_TIMEOUT_COUNT)
  3371. return -EBUSY;
  3372. return 0;
  3373. }
  3374. static int
  3375. bnx2_enable_nvram_write(struct bnx2 *bp)
  3376. {
  3377. u32 val;
  3378. val = REG_RD(bp, BNX2_MISC_CFG);
  3379. REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3380. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3381. int j;
  3382. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3383. REG_WR(bp, BNX2_NVM_COMMAND,
  3384. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3385. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3386. udelay(5);
  3387. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3388. if (val & BNX2_NVM_COMMAND_DONE)
  3389. break;
  3390. }
  3391. if (j >= NVRAM_TIMEOUT_COUNT)
  3392. return -EBUSY;
  3393. }
  3394. return 0;
  3395. }
  3396. static void
  3397. bnx2_disable_nvram_write(struct bnx2 *bp)
  3398. {
  3399. u32 val;
  3400. val = REG_RD(bp, BNX2_MISC_CFG);
  3401. REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3402. }
  3403. static void
  3404. bnx2_enable_nvram_access(struct bnx2 *bp)
  3405. {
  3406. u32 val;
  3407. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3408. /* Enable both bits, even on read. */
  3409. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3410. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3411. }
  3412. static void
  3413. bnx2_disable_nvram_access(struct bnx2 *bp)
  3414. {
  3415. u32 val;
  3416. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3417. /* Disable both bits, even after read. */
  3418. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3419. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3420. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3421. }
  3422. static int
  3423. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3424. {
  3425. u32 cmd;
  3426. int j;
  3427. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3428. /* Buffered flash, no erase needed */
  3429. return 0;
  3430. /* Build an erase command */
  3431. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3432. BNX2_NVM_COMMAND_DOIT;
  3433. /* Need to clear DONE bit separately. */
  3434. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3435. /* Address of the NVRAM to read from. */
  3436. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3437. /* Issue an erase command. */
  3438. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3439. /* Wait for completion. */
  3440. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3441. u32 val;
  3442. udelay(5);
  3443. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3444. if (val & BNX2_NVM_COMMAND_DONE)
  3445. break;
  3446. }
  3447. if (j >= NVRAM_TIMEOUT_COUNT)
  3448. return -EBUSY;
  3449. return 0;
  3450. }
  3451. static int
  3452. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3453. {
  3454. u32 cmd;
  3455. int j;
  3456. /* Build the command word. */
  3457. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3458. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3459. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3460. offset = ((offset / bp->flash_info->page_size) <<
  3461. bp->flash_info->page_bits) +
  3462. (offset % bp->flash_info->page_size);
  3463. }
  3464. /* Need to clear DONE bit separately. */
  3465. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3466. /* Address of the NVRAM to read from. */
  3467. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3468. /* Issue a read command. */
  3469. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3470. /* Wait for completion. */
  3471. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3472. u32 val;
  3473. udelay(5);
  3474. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3475. if (val & BNX2_NVM_COMMAND_DONE) {
  3476. __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
  3477. memcpy(ret_val, &v, 4);
  3478. break;
  3479. }
  3480. }
  3481. if (j >= NVRAM_TIMEOUT_COUNT)
  3482. return -EBUSY;
  3483. return 0;
  3484. }
  3485. static int
  3486. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3487. {
  3488. u32 cmd;
  3489. __be32 val32;
  3490. int j;
  3491. /* Build the command word. */
  3492. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3493. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3494. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3495. offset = ((offset / bp->flash_info->page_size) <<
  3496. bp->flash_info->page_bits) +
  3497. (offset % bp->flash_info->page_size);
  3498. }
  3499. /* Need to clear DONE bit separately. */
  3500. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3501. memcpy(&val32, val, 4);
  3502. /* Write the data. */
  3503. REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3504. /* Address of the NVRAM to write to. */
  3505. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3506. /* Issue the write command. */
  3507. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3508. /* Wait for completion. */
  3509. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3510. udelay(5);
  3511. if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3512. break;
  3513. }
  3514. if (j >= NVRAM_TIMEOUT_COUNT)
  3515. return -EBUSY;
  3516. return 0;
  3517. }
  3518. static int
  3519. bnx2_init_nvram(struct bnx2 *bp)
  3520. {
  3521. u32 val;
  3522. int j, entry_count, rc = 0;
  3523. const struct flash_spec *flash;
  3524. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3525. bp->flash_info = &flash_5709;
  3526. goto get_flash_size;
  3527. }
  3528. /* Determine the selected interface. */
  3529. val = REG_RD(bp, BNX2_NVM_CFG1);
  3530. entry_count = ARRAY_SIZE(flash_table);
  3531. if (val & 0x40000000) {
  3532. /* Flash interface has been reconfigured */
  3533. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3534. j++, flash++) {
  3535. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3536. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3537. bp->flash_info = flash;
  3538. break;
  3539. }
  3540. }
  3541. }
  3542. else {
  3543. u32 mask;
  3544. /* Not yet been reconfigured */
  3545. if (val & (1 << 23))
  3546. mask = FLASH_BACKUP_STRAP_MASK;
  3547. else
  3548. mask = FLASH_STRAP_MASK;
  3549. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3550. j++, flash++) {
  3551. if ((val & mask) == (flash->strapping & mask)) {
  3552. bp->flash_info = flash;
  3553. /* Request access to the flash interface. */
  3554. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3555. return rc;
  3556. /* Enable access to flash interface */
  3557. bnx2_enable_nvram_access(bp);
  3558. /* Reconfigure the flash interface */
  3559. REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3560. REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3561. REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3562. REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3563. /* Disable access to flash interface */
  3564. bnx2_disable_nvram_access(bp);
  3565. bnx2_release_nvram_lock(bp);
  3566. break;
  3567. }
  3568. }
  3569. } /* if (val & 0x40000000) */
  3570. if (j == entry_count) {
  3571. bp->flash_info = NULL;
  3572. pr_alert("Unknown flash/EEPROM type\n");
  3573. return -ENODEV;
  3574. }
  3575. get_flash_size:
  3576. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3577. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3578. if (val)
  3579. bp->flash_size = val;
  3580. else
  3581. bp->flash_size = bp->flash_info->total_size;
  3582. return rc;
  3583. }
  3584. static int
  3585. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3586. int buf_size)
  3587. {
  3588. int rc = 0;
  3589. u32 cmd_flags, offset32, len32, extra;
  3590. if (buf_size == 0)
  3591. return 0;
  3592. /* Request access to the flash interface. */
  3593. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3594. return rc;
  3595. /* Enable access to flash interface */
  3596. bnx2_enable_nvram_access(bp);
  3597. len32 = buf_size;
  3598. offset32 = offset;
  3599. extra = 0;
  3600. cmd_flags = 0;
  3601. if (offset32 & 3) {
  3602. u8 buf[4];
  3603. u32 pre_len;
  3604. offset32 &= ~3;
  3605. pre_len = 4 - (offset & 3);
  3606. if (pre_len >= len32) {
  3607. pre_len = len32;
  3608. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3609. BNX2_NVM_COMMAND_LAST;
  3610. }
  3611. else {
  3612. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3613. }
  3614. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3615. if (rc)
  3616. return rc;
  3617. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3618. offset32 += 4;
  3619. ret_buf += pre_len;
  3620. len32 -= pre_len;
  3621. }
  3622. if (len32 & 3) {
  3623. extra = 4 - (len32 & 3);
  3624. len32 = (len32 + 4) & ~3;
  3625. }
  3626. if (len32 == 4) {
  3627. u8 buf[4];
  3628. if (cmd_flags)
  3629. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3630. else
  3631. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3632. BNX2_NVM_COMMAND_LAST;
  3633. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3634. memcpy(ret_buf, buf, 4 - extra);
  3635. }
  3636. else if (len32 > 0) {
  3637. u8 buf[4];
  3638. /* Read the first word. */
  3639. if (cmd_flags)
  3640. cmd_flags = 0;
  3641. else
  3642. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3643. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3644. /* Advance to the next dword. */
  3645. offset32 += 4;
  3646. ret_buf += 4;
  3647. len32 -= 4;
  3648. while (len32 > 4 && rc == 0) {
  3649. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3650. /* Advance to the next dword. */
  3651. offset32 += 4;
  3652. ret_buf += 4;
  3653. len32 -= 4;
  3654. }
  3655. if (rc)
  3656. return rc;
  3657. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3658. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3659. memcpy(ret_buf, buf, 4 - extra);
  3660. }
  3661. /* Disable access to flash interface */
  3662. bnx2_disable_nvram_access(bp);
  3663. bnx2_release_nvram_lock(bp);
  3664. return rc;
  3665. }
  3666. static int
  3667. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3668. int buf_size)
  3669. {
  3670. u32 written, offset32, len32;
  3671. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3672. int rc = 0;
  3673. int align_start, align_end;
  3674. buf = data_buf;
  3675. offset32 = offset;
  3676. len32 = buf_size;
  3677. align_start = align_end = 0;
  3678. if ((align_start = (offset32 & 3))) {
  3679. offset32 &= ~3;
  3680. len32 += align_start;
  3681. if (len32 < 4)
  3682. len32 = 4;
  3683. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3684. return rc;
  3685. }
  3686. if (len32 & 3) {
  3687. align_end = 4 - (len32 & 3);
  3688. len32 += align_end;
  3689. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3690. return rc;
  3691. }
  3692. if (align_start || align_end) {
  3693. align_buf = kmalloc(len32, GFP_KERNEL);
  3694. if (align_buf == NULL)
  3695. return -ENOMEM;
  3696. if (align_start) {
  3697. memcpy(align_buf, start, 4);
  3698. }
  3699. if (align_end) {
  3700. memcpy(align_buf + len32 - 4, end, 4);
  3701. }
  3702. memcpy(align_buf + align_start, data_buf, buf_size);
  3703. buf = align_buf;
  3704. }
  3705. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3706. flash_buffer = kmalloc(264, GFP_KERNEL);
  3707. if (flash_buffer == NULL) {
  3708. rc = -ENOMEM;
  3709. goto nvram_write_end;
  3710. }
  3711. }
  3712. written = 0;
  3713. while ((written < len32) && (rc == 0)) {
  3714. u32 page_start, page_end, data_start, data_end;
  3715. u32 addr, cmd_flags;
  3716. int i;
  3717. /* Find the page_start addr */
  3718. page_start = offset32 + written;
  3719. page_start -= (page_start % bp->flash_info->page_size);
  3720. /* Find the page_end addr */
  3721. page_end = page_start + bp->flash_info->page_size;
  3722. /* Find the data_start addr */
  3723. data_start = (written == 0) ? offset32 : page_start;
  3724. /* Find the data_end addr */
  3725. data_end = (page_end > offset32 + len32) ?
  3726. (offset32 + len32) : page_end;
  3727. /* Request access to the flash interface. */
  3728. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3729. goto nvram_write_end;
  3730. /* Enable access to flash interface */
  3731. bnx2_enable_nvram_access(bp);
  3732. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3733. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3734. int j;
  3735. /* Read the whole page into the buffer
  3736. * (non-buffer flash only) */
  3737. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3738. if (j == (bp->flash_info->page_size - 4)) {
  3739. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3740. }
  3741. rc = bnx2_nvram_read_dword(bp,
  3742. page_start + j,
  3743. &flash_buffer[j],
  3744. cmd_flags);
  3745. if (rc)
  3746. goto nvram_write_end;
  3747. cmd_flags = 0;
  3748. }
  3749. }
  3750. /* Enable writes to flash interface (unlock write-protect) */
  3751. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3752. goto nvram_write_end;
  3753. /* Loop to write back the buffer data from page_start to
  3754. * data_start */
  3755. i = 0;
  3756. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3757. /* Erase the page */
  3758. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3759. goto nvram_write_end;
  3760. /* Re-enable the write again for the actual write */
  3761. bnx2_enable_nvram_write(bp);
  3762. for (addr = page_start; addr < data_start;
  3763. addr += 4, i += 4) {
  3764. rc = bnx2_nvram_write_dword(bp, addr,
  3765. &flash_buffer[i], cmd_flags);
  3766. if (rc != 0)
  3767. goto nvram_write_end;
  3768. cmd_flags = 0;
  3769. }
  3770. }
  3771. /* Loop to write the new data from data_start to data_end */
  3772. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3773. if ((addr == page_end - 4) ||
  3774. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3775. (addr == data_end - 4))) {
  3776. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3777. }
  3778. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3779. cmd_flags);
  3780. if (rc != 0)
  3781. goto nvram_write_end;
  3782. cmd_flags = 0;
  3783. buf += 4;
  3784. }
  3785. /* Loop to write back the buffer data from data_end
  3786. * to page_end */
  3787. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3788. for (addr = data_end; addr < page_end;
  3789. addr += 4, i += 4) {
  3790. if (addr == page_end-4) {
  3791. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3792. }
  3793. rc = bnx2_nvram_write_dword(bp, addr,
  3794. &flash_buffer[i], cmd_flags);
  3795. if (rc != 0)
  3796. goto nvram_write_end;
  3797. cmd_flags = 0;
  3798. }
  3799. }
  3800. /* Disable writes to flash interface (lock write-protect) */
  3801. bnx2_disable_nvram_write(bp);
  3802. /* Disable access to flash interface */
  3803. bnx2_disable_nvram_access(bp);
  3804. bnx2_release_nvram_lock(bp);
  3805. /* Increment written */
  3806. written += data_end - data_start;
  3807. }
  3808. nvram_write_end:
  3809. kfree(flash_buffer);
  3810. kfree(align_buf);
  3811. return rc;
  3812. }
  3813. static void
  3814. bnx2_init_fw_cap(struct bnx2 *bp)
  3815. {
  3816. u32 val, sig = 0;
  3817. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3818. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3819. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3820. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3821. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3822. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3823. return;
  3824. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3825. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3826. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3827. }
  3828. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3829. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3830. u32 link;
  3831. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3832. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3833. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3834. bp->phy_port = PORT_FIBRE;
  3835. else
  3836. bp->phy_port = PORT_TP;
  3837. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3838. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3839. }
  3840. if (netif_running(bp->dev) && sig)
  3841. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3842. }
  3843. static void
  3844. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3845. {
  3846. REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3847. REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3848. REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3849. }
  3850. static int
  3851. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3852. {
  3853. u32 val;
  3854. int i, rc = 0;
  3855. u8 old_port;
  3856. /* Wait for the current PCI transaction to complete before
  3857. * issuing a reset. */
  3858. REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3859. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3860. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3861. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3862. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3863. val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3864. udelay(5);
  3865. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3866. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3867. /* Deposit a driver reset signature so the firmware knows that
  3868. * this is a soft reset. */
  3869. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3870. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3871. /* Do a dummy read to force the chip to complete all current transaction
  3872. * before we issue a reset. */
  3873. val = REG_RD(bp, BNX2_MISC_ID);
  3874. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3875. REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3876. REG_RD(bp, BNX2_MISC_COMMAND);
  3877. udelay(5);
  3878. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3879. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3880. pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
  3881. } else {
  3882. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3883. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3884. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3885. /* Chip reset. */
  3886. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3887. /* Reading back any register after chip reset will hang the
  3888. * bus on 5706 A0 and A1. The msleep below provides plenty
  3889. * of margin for write posting.
  3890. */
  3891. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3892. (CHIP_ID(bp) == CHIP_ID_5706_A1))
  3893. msleep(20);
  3894. /* Reset takes approximate 30 usec */
  3895. for (i = 0; i < 10; i++) {
  3896. val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3897. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3898. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3899. break;
  3900. udelay(10);
  3901. }
  3902. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3903. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  3904. pr_err("Chip reset did not complete\n");
  3905. return -EBUSY;
  3906. }
  3907. }
  3908. /* Make sure byte swapping is properly configured. */
  3909. val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
  3910. if (val != 0x01020304) {
  3911. pr_err("Chip not in correct endian mode\n");
  3912. return -ENODEV;
  3913. }
  3914. /* Wait for the firmware to finish its initialization. */
  3915. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  3916. if (rc)
  3917. return rc;
  3918. spin_lock_bh(&bp->phy_lock);
  3919. old_port = bp->phy_port;
  3920. bnx2_init_fw_cap(bp);
  3921. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  3922. old_port != bp->phy_port)
  3923. bnx2_set_default_remote_link(bp);
  3924. spin_unlock_bh(&bp->phy_lock);
  3925. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3926. /* Adjust the voltage regular to two steps lower. The default
  3927. * of this register is 0x0000000e. */
  3928. REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  3929. /* Remove bad rbuf memory from the free pool. */
  3930. rc = bnx2_alloc_bad_rbuf(bp);
  3931. }
  3932. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  3933. bnx2_setup_msix_tbl(bp);
  3934. /* Prevent MSIX table reads and write from timing out */
  3935. REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
  3936. BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
  3937. }
  3938. return rc;
  3939. }
  3940. static int
  3941. bnx2_init_chip(struct bnx2 *bp)
  3942. {
  3943. u32 val, mtu;
  3944. int rc, i;
  3945. /* Make sure the interrupt is not active. */
  3946. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  3947. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  3948. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  3949. #ifdef __BIG_ENDIAN
  3950. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  3951. #endif
  3952. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  3953. DMA_READ_CHANS << 12 |
  3954. DMA_WRITE_CHANS << 16;
  3955. val |= (0x2 << 20) | (1 << 11);
  3956. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  3957. val |= (1 << 23);
  3958. if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
  3959. (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
  3960. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  3961. REG_WR(bp, BNX2_DMA_CONFIG, val);
  3962. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3963. val = REG_RD(bp, BNX2_TDMA_CONFIG);
  3964. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  3965. REG_WR(bp, BNX2_TDMA_CONFIG, val);
  3966. }
  3967. if (bp->flags & BNX2_FLAG_PCIX) {
  3968. u16 val16;
  3969. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  3970. &val16);
  3971. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  3972. val16 & ~PCI_X_CMD_ERO);
  3973. }
  3974. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3975. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  3976. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  3977. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  3978. /* Initialize context mapping and zero out the quick contexts. The
  3979. * context block must have already been enabled. */
  3980. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3981. rc = bnx2_init_5709_context(bp);
  3982. if (rc)
  3983. return rc;
  3984. } else
  3985. bnx2_init_context(bp);
  3986. if ((rc = bnx2_init_cpus(bp)) != 0)
  3987. return rc;
  3988. bnx2_init_nvram(bp);
  3989. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3990. val = REG_RD(bp, BNX2_MQ_CONFIG);
  3991. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  3992. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  3993. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3994. val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
  3995. if (CHIP_REV(bp) == CHIP_REV_Ax)
  3996. val |= BNX2_MQ_CONFIG_HALT_DIS;
  3997. }
  3998. REG_WR(bp, BNX2_MQ_CONFIG, val);
  3999. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  4000. REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  4001. REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  4002. val = (BCM_PAGE_BITS - 8) << 24;
  4003. REG_WR(bp, BNX2_RV2P_CONFIG, val);
  4004. /* Configure page size. */
  4005. val = REG_RD(bp, BNX2_TBDR_CONFIG);
  4006. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  4007. val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
  4008. REG_WR(bp, BNX2_TBDR_CONFIG, val);
  4009. val = bp->mac_addr[0] +
  4010. (bp->mac_addr[1] << 8) +
  4011. (bp->mac_addr[2] << 16) +
  4012. bp->mac_addr[3] +
  4013. (bp->mac_addr[4] << 8) +
  4014. (bp->mac_addr[5] << 16);
  4015. REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  4016. /* Program the MTU. Also include 4 bytes for CRC32. */
  4017. mtu = bp->dev->mtu;
  4018. val = mtu + ETH_HLEN + ETH_FCS_LEN;
  4019. if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
  4020. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  4021. REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  4022. if (mtu < 1500)
  4023. mtu = 1500;
  4024. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
  4025. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
  4026. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
  4027. memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
  4028. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4029. bp->bnx2_napi[i].last_status_idx = 0;
  4030. bp->idle_chk_status_idx = 0xffff;
  4031. bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
  4032. /* Set up how to generate a link change interrupt. */
  4033. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  4034. REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
  4035. (u64) bp->status_blk_mapping & 0xffffffff);
  4036. REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  4037. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  4038. (u64) bp->stats_blk_mapping & 0xffffffff);
  4039. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  4040. (u64) bp->stats_blk_mapping >> 32);
  4041. REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  4042. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  4043. REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  4044. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  4045. REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  4046. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  4047. REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4048. REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4049. REG_WR(bp, BNX2_HC_COM_TICKS,
  4050. (bp->com_ticks_int << 16) | bp->com_ticks);
  4051. REG_WR(bp, BNX2_HC_CMD_TICKS,
  4052. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  4053. if (bp->flags & BNX2_FLAG_BROKEN_STATS)
  4054. REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
  4055. else
  4056. REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  4057. REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  4058. if (CHIP_ID(bp) == CHIP_ID_5706_A1)
  4059. val = BNX2_HC_CONFIG_COLLECT_STATS;
  4060. else {
  4061. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  4062. BNX2_HC_CONFIG_COLLECT_STATS;
  4063. }
  4064. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4065. REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  4066. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  4067. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  4068. }
  4069. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  4070. val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
  4071. REG_WR(bp, BNX2_HC_CONFIG, val);
  4072. for (i = 1; i < bp->irq_nvecs; i++) {
  4073. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  4074. BNX2_HC_SB_CONFIG_1;
  4075. REG_WR(bp, base,
  4076. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  4077. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  4078. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  4079. REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  4080. (bp->tx_quick_cons_trip_int << 16) |
  4081. bp->tx_quick_cons_trip);
  4082. REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  4083. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4084. REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  4085. (bp->rx_quick_cons_trip_int << 16) |
  4086. bp->rx_quick_cons_trip);
  4087. REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  4088. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4089. }
  4090. /* Clear internal stats counters. */
  4091. REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  4092. REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  4093. /* Initialize the receive filter. */
  4094. bnx2_set_rx_mode(bp->dev);
  4095. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4096. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  4097. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  4098. REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  4099. }
  4100. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  4101. 1, 0);
  4102. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  4103. REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  4104. udelay(20);
  4105. bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
  4106. return rc;
  4107. }
  4108. static void
  4109. bnx2_clear_ring_states(struct bnx2 *bp)
  4110. {
  4111. struct bnx2_napi *bnapi;
  4112. struct bnx2_tx_ring_info *txr;
  4113. struct bnx2_rx_ring_info *rxr;
  4114. int i;
  4115. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4116. bnapi = &bp->bnx2_napi[i];
  4117. txr = &bnapi->tx_ring;
  4118. rxr = &bnapi->rx_ring;
  4119. txr->tx_cons = 0;
  4120. txr->hw_tx_cons = 0;
  4121. rxr->rx_prod_bseq = 0;
  4122. rxr->rx_prod = 0;
  4123. rxr->rx_cons = 0;
  4124. rxr->rx_pg_prod = 0;
  4125. rxr->rx_pg_cons = 0;
  4126. }
  4127. }
  4128. static void
  4129. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  4130. {
  4131. u32 val, offset0, offset1, offset2, offset3;
  4132. u32 cid_addr = GET_CID_ADDR(cid);
  4133. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4134. offset0 = BNX2_L2CTX_TYPE_XI;
  4135. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  4136. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  4137. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  4138. } else {
  4139. offset0 = BNX2_L2CTX_TYPE;
  4140. offset1 = BNX2_L2CTX_CMD_TYPE;
  4141. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  4142. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  4143. }
  4144. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  4145. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  4146. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  4147. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  4148. val = (u64) txr->tx_desc_mapping >> 32;
  4149. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  4150. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  4151. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  4152. }
  4153. static void
  4154. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  4155. {
  4156. struct tx_bd *txbd;
  4157. u32 cid = TX_CID;
  4158. struct bnx2_napi *bnapi;
  4159. struct bnx2_tx_ring_info *txr;
  4160. bnapi = &bp->bnx2_napi[ring_num];
  4161. txr = &bnapi->tx_ring;
  4162. if (ring_num == 0)
  4163. cid = TX_CID;
  4164. else
  4165. cid = TX_TSS_CID + ring_num - 1;
  4166. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  4167. txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
  4168. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  4169. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  4170. txr->tx_prod = 0;
  4171. txr->tx_prod_bseq = 0;
  4172. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  4173. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  4174. bnx2_init_tx_context(bp, cid, txr);
  4175. }
  4176. static void
  4177. bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
  4178. int num_rings)
  4179. {
  4180. int i;
  4181. struct rx_bd *rxbd;
  4182. for (i = 0; i < num_rings; i++) {
  4183. int j;
  4184. rxbd = &rx_ring[i][0];
  4185. for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
  4186. rxbd->rx_bd_len = buf_size;
  4187. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  4188. }
  4189. if (i == (num_rings - 1))
  4190. j = 0;
  4191. else
  4192. j = i + 1;
  4193. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  4194. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  4195. }
  4196. }
  4197. static void
  4198. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  4199. {
  4200. int i;
  4201. u16 prod, ring_prod;
  4202. u32 cid, rx_cid_addr, val;
  4203. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  4204. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4205. if (ring_num == 0)
  4206. cid = RX_CID;
  4207. else
  4208. cid = RX_RSS_CID + ring_num - 1;
  4209. rx_cid_addr = GET_CID_ADDR(cid);
  4210. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  4211. bp->rx_buf_use_size, bp->rx_max_ring);
  4212. bnx2_init_rx_context(bp, cid);
  4213. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4214. val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
  4215. REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  4216. }
  4217. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  4218. if (bp->rx_pg_ring_size) {
  4219. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  4220. rxr->rx_pg_desc_mapping,
  4221. PAGE_SIZE, bp->rx_max_pg_ring);
  4222. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  4223. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  4224. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  4225. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  4226. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  4227. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  4228. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  4229. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  4230. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4231. REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  4232. }
  4233. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  4234. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  4235. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  4236. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  4237. ring_prod = prod = rxr->rx_pg_prod;
  4238. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  4239. if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4240. netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
  4241. ring_num, i, bp->rx_pg_ring_size);
  4242. break;
  4243. }
  4244. prod = NEXT_RX_BD(prod);
  4245. ring_prod = RX_PG_RING_IDX(prod);
  4246. }
  4247. rxr->rx_pg_prod = prod;
  4248. ring_prod = prod = rxr->rx_prod;
  4249. for (i = 0; i < bp->rx_ring_size; i++) {
  4250. if (bnx2_alloc_rx_skb(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4251. netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
  4252. ring_num, i, bp->rx_ring_size);
  4253. break;
  4254. }
  4255. prod = NEXT_RX_BD(prod);
  4256. ring_prod = RX_RING_IDX(prod);
  4257. }
  4258. rxr->rx_prod = prod;
  4259. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  4260. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  4261. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  4262. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  4263. REG_WR16(bp, rxr->rx_bidx_addr, prod);
  4264. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  4265. }
  4266. static void
  4267. bnx2_init_all_rings(struct bnx2 *bp)
  4268. {
  4269. int i;
  4270. u32 val;
  4271. bnx2_clear_ring_states(bp);
  4272. REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  4273. for (i = 0; i < bp->num_tx_rings; i++)
  4274. bnx2_init_tx_ring(bp, i);
  4275. if (bp->num_tx_rings > 1)
  4276. REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  4277. (TX_TSS_CID << 7));
  4278. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  4279. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  4280. for (i = 0; i < bp->num_rx_rings; i++)
  4281. bnx2_init_rx_ring(bp, i);
  4282. if (bp->num_rx_rings > 1) {
  4283. u32 tbl_32;
  4284. u8 *tbl = (u8 *) &tbl_32;
  4285. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
  4286. BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
  4287. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  4288. tbl[i % 4] = i % (bp->num_rx_rings - 1);
  4289. if ((i % 4) == 3)
  4290. bnx2_reg_wr_ind(bp,
  4291. BNX2_RXP_SCRATCH_RSS_TBL + i,
  4292. cpu_to_be32(tbl_32));
  4293. }
  4294. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4295. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4296. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4297. }
  4298. }
  4299. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4300. {
  4301. u32 max, num_rings = 1;
  4302. while (ring_size > MAX_RX_DESC_CNT) {
  4303. ring_size -= MAX_RX_DESC_CNT;
  4304. num_rings++;
  4305. }
  4306. /* round to next power of 2 */
  4307. max = max_size;
  4308. while ((max & num_rings) == 0)
  4309. max >>= 1;
  4310. if (num_rings != max)
  4311. max <<= 1;
  4312. return max;
  4313. }
  4314. static void
  4315. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4316. {
  4317. u32 rx_size, rx_space, jumbo_size;
  4318. /* 8 for CRC and VLAN */
  4319. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4320. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4321. sizeof(struct skb_shared_info);
  4322. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4323. bp->rx_pg_ring_size = 0;
  4324. bp->rx_max_pg_ring = 0;
  4325. bp->rx_max_pg_ring_idx = 0;
  4326. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4327. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4328. jumbo_size = size * pages;
  4329. if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
  4330. jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
  4331. bp->rx_pg_ring_size = jumbo_size;
  4332. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4333. MAX_RX_PG_RINGS);
  4334. bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
  4335. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4336. bp->rx_copy_thresh = 0;
  4337. }
  4338. bp->rx_buf_use_size = rx_size;
  4339. /* hw alignment */
  4340. bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
  4341. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4342. bp->rx_ring_size = size;
  4343. bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
  4344. bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
  4345. }
  4346. static void
  4347. bnx2_free_tx_skbs(struct bnx2 *bp)
  4348. {
  4349. int i;
  4350. for (i = 0; i < bp->num_tx_rings; i++) {
  4351. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4352. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4353. int j;
  4354. if (txr->tx_buf_ring == NULL)
  4355. continue;
  4356. for (j = 0; j < TX_DESC_CNT; ) {
  4357. struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4358. struct sk_buff *skb = tx_buf->skb;
  4359. int k, last;
  4360. if (skb == NULL) {
  4361. j++;
  4362. continue;
  4363. }
  4364. pci_unmap_single(bp->pdev,
  4365. dma_unmap_addr(tx_buf, mapping),
  4366. skb_headlen(skb),
  4367. PCI_DMA_TODEVICE);
  4368. tx_buf->skb = NULL;
  4369. last = tx_buf->nr_frags;
  4370. j++;
  4371. for (k = 0; k < last; k++, j++) {
  4372. tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
  4373. pci_unmap_page(bp->pdev,
  4374. dma_unmap_addr(tx_buf, mapping),
  4375. skb_shinfo(skb)->frags[k].size,
  4376. PCI_DMA_TODEVICE);
  4377. }
  4378. dev_kfree_skb(skb);
  4379. }
  4380. }
  4381. }
  4382. static void
  4383. bnx2_free_rx_skbs(struct bnx2 *bp)
  4384. {
  4385. int i;
  4386. for (i = 0; i < bp->num_rx_rings; i++) {
  4387. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4388. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4389. int j;
  4390. if (rxr->rx_buf_ring == NULL)
  4391. return;
  4392. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4393. struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4394. struct sk_buff *skb = rx_buf->skb;
  4395. if (skb == NULL)
  4396. continue;
  4397. pci_unmap_single(bp->pdev,
  4398. dma_unmap_addr(rx_buf, mapping),
  4399. bp->rx_buf_use_size,
  4400. PCI_DMA_FROMDEVICE);
  4401. rx_buf->skb = NULL;
  4402. dev_kfree_skb(skb);
  4403. }
  4404. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4405. bnx2_free_rx_page(bp, rxr, j);
  4406. }
  4407. }
  4408. static void
  4409. bnx2_free_skbs(struct bnx2 *bp)
  4410. {
  4411. bnx2_free_tx_skbs(bp);
  4412. bnx2_free_rx_skbs(bp);
  4413. }
  4414. static int
  4415. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4416. {
  4417. int rc;
  4418. rc = bnx2_reset_chip(bp, reset_code);
  4419. bnx2_free_skbs(bp);
  4420. if (rc)
  4421. return rc;
  4422. if ((rc = bnx2_init_chip(bp)) != 0)
  4423. return rc;
  4424. bnx2_init_all_rings(bp);
  4425. return 0;
  4426. }
  4427. static int
  4428. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4429. {
  4430. int rc;
  4431. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4432. return rc;
  4433. spin_lock_bh(&bp->phy_lock);
  4434. bnx2_init_phy(bp, reset_phy);
  4435. bnx2_set_link(bp);
  4436. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4437. bnx2_remote_phy_event(bp);
  4438. spin_unlock_bh(&bp->phy_lock);
  4439. return 0;
  4440. }
  4441. static int
  4442. bnx2_shutdown_chip(struct bnx2 *bp)
  4443. {
  4444. u32 reset_code;
  4445. if (bp->flags & BNX2_FLAG_NO_WOL)
  4446. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4447. else if (bp->wol)
  4448. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4449. else
  4450. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4451. return bnx2_reset_chip(bp, reset_code);
  4452. }
  4453. static int
  4454. bnx2_test_registers(struct bnx2 *bp)
  4455. {
  4456. int ret;
  4457. int i, is_5709;
  4458. static const struct {
  4459. u16 offset;
  4460. u16 flags;
  4461. #define BNX2_FL_NOT_5709 1
  4462. u32 rw_mask;
  4463. u32 ro_mask;
  4464. } reg_tbl[] = {
  4465. { 0x006c, 0, 0x00000000, 0x0000003f },
  4466. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4467. { 0x0094, 0, 0x00000000, 0x00000000 },
  4468. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4469. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4470. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4471. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4472. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4473. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4474. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4475. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4476. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4477. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4478. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4479. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4480. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4481. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4482. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4483. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4484. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4485. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4486. { 0x1000, 0, 0x00000000, 0x00000001 },
  4487. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4488. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4489. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4490. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4491. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4492. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4493. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4494. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4495. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4496. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4497. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4498. { 0x1800, 0, 0x00000000, 0x00000001 },
  4499. { 0x1804, 0, 0x00000000, 0x00000003 },
  4500. { 0x2800, 0, 0x00000000, 0x00000001 },
  4501. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4502. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4503. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4504. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4505. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4506. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4507. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4508. { 0x2840, 0, 0x00000000, 0xffffffff },
  4509. { 0x2844, 0, 0x00000000, 0xffffffff },
  4510. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4511. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4512. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4513. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4514. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4515. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4516. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4517. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4518. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4519. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4520. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4521. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4522. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4523. { 0x5004, 0, 0x00000000, 0x0000007f },
  4524. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4525. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4526. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4527. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4528. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4529. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4530. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4531. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4532. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4533. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4534. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4535. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4536. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4537. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4538. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4539. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4540. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4541. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4542. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4543. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4544. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4545. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4546. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4547. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4548. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4549. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4550. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4551. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4552. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4553. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4554. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4555. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4556. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4557. { 0xffff, 0, 0x00000000, 0x00000000 },
  4558. };
  4559. ret = 0;
  4560. is_5709 = 0;
  4561. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4562. is_5709 = 1;
  4563. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4564. u32 offset, rw_mask, ro_mask, save_val, val;
  4565. u16 flags = reg_tbl[i].flags;
  4566. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4567. continue;
  4568. offset = (u32) reg_tbl[i].offset;
  4569. rw_mask = reg_tbl[i].rw_mask;
  4570. ro_mask = reg_tbl[i].ro_mask;
  4571. save_val = readl(bp->regview + offset);
  4572. writel(0, bp->regview + offset);
  4573. val = readl(bp->regview + offset);
  4574. if ((val & rw_mask) != 0) {
  4575. goto reg_test_err;
  4576. }
  4577. if ((val & ro_mask) != (save_val & ro_mask)) {
  4578. goto reg_test_err;
  4579. }
  4580. writel(0xffffffff, bp->regview + offset);
  4581. val = readl(bp->regview + offset);
  4582. if ((val & rw_mask) != rw_mask) {
  4583. goto reg_test_err;
  4584. }
  4585. if ((val & ro_mask) != (save_val & ro_mask)) {
  4586. goto reg_test_err;
  4587. }
  4588. writel(save_val, bp->regview + offset);
  4589. continue;
  4590. reg_test_err:
  4591. writel(save_val, bp->regview + offset);
  4592. ret = -ENODEV;
  4593. break;
  4594. }
  4595. return ret;
  4596. }
  4597. static int
  4598. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4599. {
  4600. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4601. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4602. int i;
  4603. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4604. u32 offset;
  4605. for (offset = 0; offset < size; offset += 4) {
  4606. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4607. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4608. test_pattern[i]) {
  4609. return -ENODEV;
  4610. }
  4611. }
  4612. }
  4613. return 0;
  4614. }
  4615. static int
  4616. bnx2_test_memory(struct bnx2 *bp)
  4617. {
  4618. int ret = 0;
  4619. int i;
  4620. static struct mem_entry {
  4621. u32 offset;
  4622. u32 len;
  4623. } mem_tbl_5706[] = {
  4624. { 0x60000, 0x4000 },
  4625. { 0xa0000, 0x3000 },
  4626. { 0xe0000, 0x4000 },
  4627. { 0x120000, 0x4000 },
  4628. { 0x1a0000, 0x4000 },
  4629. { 0x160000, 0x4000 },
  4630. { 0xffffffff, 0 },
  4631. },
  4632. mem_tbl_5709[] = {
  4633. { 0x60000, 0x4000 },
  4634. { 0xa0000, 0x3000 },
  4635. { 0xe0000, 0x4000 },
  4636. { 0x120000, 0x4000 },
  4637. { 0x1a0000, 0x4000 },
  4638. { 0xffffffff, 0 },
  4639. };
  4640. struct mem_entry *mem_tbl;
  4641. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4642. mem_tbl = mem_tbl_5709;
  4643. else
  4644. mem_tbl = mem_tbl_5706;
  4645. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4646. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4647. mem_tbl[i].len)) != 0) {
  4648. return ret;
  4649. }
  4650. }
  4651. return ret;
  4652. }
  4653. #define BNX2_MAC_LOOPBACK 0
  4654. #define BNX2_PHY_LOOPBACK 1
  4655. static int
  4656. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4657. {
  4658. unsigned int pkt_size, num_pkts, i;
  4659. struct sk_buff *skb, *rx_skb;
  4660. unsigned char *packet;
  4661. u16 rx_start_idx, rx_idx;
  4662. dma_addr_t map;
  4663. struct tx_bd *txbd;
  4664. struct sw_bd *rx_buf;
  4665. struct l2_fhdr *rx_hdr;
  4666. int ret = -ENODEV;
  4667. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4668. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4669. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4670. tx_napi = bnapi;
  4671. txr = &tx_napi->tx_ring;
  4672. rxr = &bnapi->rx_ring;
  4673. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4674. bp->loopback = MAC_LOOPBACK;
  4675. bnx2_set_mac_loopback(bp);
  4676. }
  4677. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4678. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4679. return 0;
  4680. bp->loopback = PHY_LOOPBACK;
  4681. bnx2_set_phy_loopback(bp);
  4682. }
  4683. else
  4684. return -EINVAL;
  4685. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4686. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4687. if (!skb)
  4688. return -ENOMEM;
  4689. packet = skb_put(skb, pkt_size);
  4690. memcpy(packet, bp->dev->dev_addr, 6);
  4691. memset(packet + 6, 0x0, 8);
  4692. for (i = 14; i < pkt_size; i++)
  4693. packet[i] = (unsigned char) (i & 0xff);
  4694. map = pci_map_single(bp->pdev, skb->data, pkt_size,
  4695. PCI_DMA_TODEVICE);
  4696. if (pci_dma_mapping_error(bp->pdev, map)) {
  4697. dev_kfree_skb(skb);
  4698. return -EIO;
  4699. }
  4700. REG_WR(bp, BNX2_HC_COMMAND,
  4701. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4702. REG_RD(bp, BNX2_HC_COMMAND);
  4703. udelay(5);
  4704. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4705. num_pkts = 0;
  4706. txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
  4707. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4708. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4709. txbd->tx_bd_mss_nbytes = pkt_size;
  4710. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4711. num_pkts++;
  4712. txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
  4713. txr->tx_prod_bseq += pkt_size;
  4714. REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4715. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4716. udelay(100);
  4717. REG_WR(bp, BNX2_HC_COMMAND,
  4718. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4719. REG_RD(bp, BNX2_HC_COMMAND);
  4720. udelay(5);
  4721. pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
  4722. dev_kfree_skb(skb);
  4723. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4724. goto loopback_test_done;
  4725. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4726. if (rx_idx != rx_start_idx + num_pkts) {
  4727. goto loopback_test_done;
  4728. }
  4729. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4730. rx_skb = rx_buf->skb;
  4731. rx_hdr = rx_buf->desc;
  4732. skb_reserve(rx_skb, BNX2_RX_OFFSET);
  4733. pci_dma_sync_single_for_cpu(bp->pdev,
  4734. dma_unmap_addr(rx_buf, mapping),
  4735. bp->rx_buf_size, PCI_DMA_FROMDEVICE);
  4736. if (rx_hdr->l2_fhdr_status &
  4737. (L2_FHDR_ERRORS_BAD_CRC |
  4738. L2_FHDR_ERRORS_PHY_DECODE |
  4739. L2_FHDR_ERRORS_ALIGNMENT |
  4740. L2_FHDR_ERRORS_TOO_SHORT |
  4741. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4742. goto loopback_test_done;
  4743. }
  4744. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4745. goto loopback_test_done;
  4746. }
  4747. for (i = 14; i < pkt_size; i++) {
  4748. if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
  4749. goto loopback_test_done;
  4750. }
  4751. }
  4752. ret = 0;
  4753. loopback_test_done:
  4754. bp->loopback = 0;
  4755. return ret;
  4756. }
  4757. #define BNX2_MAC_LOOPBACK_FAILED 1
  4758. #define BNX2_PHY_LOOPBACK_FAILED 2
  4759. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4760. BNX2_PHY_LOOPBACK_FAILED)
  4761. static int
  4762. bnx2_test_loopback(struct bnx2 *bp)
  4763. {
  4764. int rc = 0;
  4765. if (!netif_running(bp->dev))
  4766. return BNX2_LOOPBACK_FAILED;
  4767. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4768. spin_lock_bh(&bp->phy_lock);
  4769. bnx2_init_phy(bp, 1);
  4770. spin_unlock_bh(&bp->phy_lock);
  4771. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4772. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4773. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4774. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4775. return rc;
  4776. }
  4777. #define NVRAM_SIZE 0x200
  4778. #define CRC32_RESIDUAL 0xdebb20e3
  4779. static int
  4780. bnx2_test_nvram(struct bnx2 *bp)
  4781. {
  4782. __be32 buf[NVRAM_SIZE / 4];
  4783. u8 *data = (u8 *) buf;
  4784. int rc = 0;
  4785. u32 magic, csum;
  4786. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4787. goto test_nvram_done;
  4788. magic = be32_to_cpu(buf[0]);
  4789. if (magic != 0x669955aa) {
  4790. rc = -ENODEV;
  4791. goto test_nvram_done;
  4792. }
  4793. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4794. goto test_nvram_done;
  4795. csum = ether_crc_le(0x100, data);
  4796. if (csum != CRC32_RESIDUAL) {
  4797. rc = -ENODEV;
  4798. goto test_nvram_done;
  4799. }
  4800. csum = ether_crc_le(0x100, data + 0x100);
  4801. if (csum != CRC32_RESIDUAL) {
  4802. rc = -ENODEV;
  4803. }
  4804. test_nvram_done:
  4805. return rc;
  4806. }
  4807. static int
  4808. bnx2_test_link(struct bnx2 *bp)
  4809. {
  4810. u32 bmsr;
  4811. if (!netif_running(bp->dev))
  4812. return -ENODEV;
  4813. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4814. if (bp->link_up)
  4815. return 0;
  4816. return -ENODEV;
  4817. }
  4818. spin_lock_bh(&bp->phy_lock);
  4819. bnx2_enable_bmsr1(bp);
  4820. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4821. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4822. bnx2_disable_bmsr1(bp);
  4823. spin_unlock_bh(&bp->phy_lock);
  4824. if (bmsr & BMSR_LSTATUS) {
  4825. return 0;
  4826. }
  4827. return -ENODEV;
  4828. }
  4829. static int
  4830. bnx2_test_intr(struct bnx2 *bp)
  4831. {
  4832. int i;
  4833. u16 status_idx;
  4834. if (!netif_running(bp->dev))
  4835. return -ENODEV;
  4836. status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4837. /* This register is not touched during run-time. */
  4838. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4839. REG_RD(bp, BNX2_HC_COMMAND);
  4840. for (i = 0; i < 10; i++) {
  4841. if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4842. status_idx) {
  4843. break;
  4844. }
  4845. msleep_interruptible(10);
  4846. }
  4847. if (i < 10)
  4848. return 0;
  4849. return -ENODEV;
  4850. }
  4851. /* Determining link for parallel detection. */
  4852. static int
  4853. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4854. {
  4855. u32 mode_ctl, an_dbg, exp;
  4856. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4857. return 0;
  4858. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4859. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4860. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4861. return 0;
  4862. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4863. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4864. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4865. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4866. return 0;
  4867. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4868. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4869. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4870. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4871. return 0;
  4872. return 1;
  4873. }
  4874. static void
  4875. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4876. {
  4877. int check_link = 1;
  4878. spin_lock(&bp->phy_lock);
  4879. if (bp->serdes_an_pending) {
  4880. bp->serdes_an_pending--;
  4881. check_link = 0;
  4882. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4883. u32 bmcr;
  4884. bp->current_interval = BNX2_TIMER_INTERVAL;
  4885. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4886. if (bmcr & BMCR_ANENABLE) {
  4887. if (bnx2_5706_serdes_has_link(bp)) {
  4888. bmcr &= ~BMCR_ANENABLE;
  4889. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4890. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4891. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4892. }
  4893. }
  4894. }
  4895. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  4896. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  4897. u32 phy2;
  4898. bnx2_write_phy(bp, 0x17, 0x0f01);
  4899. bnx2_read_phy(bp, 0x15, &phy2);
  4900. if (phy2 & 0x20) {
  4901. u32 bmcr;
  4902. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4903. bmcr |= BMCR_ANENABLE;
  4904. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4905. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  4906. }
  4907. } else
  4908. bp->current_interval = BNX2_TIMER_INTERVAL;
  4909. if (check_link) {
  4910. u32 val;
  4911. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4912. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4913. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4914. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  4915. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  4916. bnx2_5706s_force_link_dn(bp, 1);
  4917. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  4918. } else
  4919. bnx2_set_link(bp);
  4920. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  4921. bnx2_set_link(bp);
  4922. }
  4923. spin_unlock(&bp->phy_lock);
  4924. }
  4925. static void
  4926. bnx2_5708_serdes_timer(struct bnx2 *bp)
  4927. {
  4928. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4929. return;
  4930. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  4931. bp->serdes_an_pending = 0;
  4932. return;
  4933. }
  4934. spin_lock(&bp->phy_lock);
  4935. if (bp->serdes_an_pending)
  4936. bp->serdes_an_pending--;
  4937. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4938. u32 bmcr;
  4939. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4940. if (bmcr & BMCR_ANENABLE) {
  4941. bnx2_enable_forced_2g5(bp);
  4942. bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
  4943. } else {
  4944. bnx2_disable_forced_2g5(bp);
  4945. bp->serdes_an_pending = 2;
  4946. bp->current_interval = BNX2_TIMER_INTERVAL;
  4947. }
  4948. } else
  4949. bp->current_interval = BNX2_TIMER_INTERVAL;
  4950. spin_unlock(&bp->phy_lock);
  4951. }
  4952. static void
  4953. bnx2_timer(unsigned long data)
  4954. {
  4955. struct bnx2 *bp = (struct bnx2 *) data;
  4956. if (!netif_running(bp->dev))
  4957. return;
  4958. if (atomic_read(&bp->intr_sem) != 0)
  4959. goto bnx2_restart_timer;
  4960. if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
  4961. BNX2_FLAG_USING_MSI)
  4962. bnx2_chk_missed_msi(bp);
  4963. bnx2_send_heart_beat(bp);
  4964. bp->stats_blk->stat_FwRxDrop =
  4965. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  4966. /* workaround occasional corrupted counters */
  4967. if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
  4968. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  4969. BNX2_HC_COMMAND_STATS_NOW);
  4970. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  4971. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  4972. bnx2_5706_serdes_timer(bp);
  4973. else
  4974. bnx2_5708_serdes_timer(bp);
  4975. }
  4976. bnx2_restart_timer:
  4977. mod_timer(&bp->timer, jiffies + bp->current_interval);
  4978. }
  4979. static int
  4980. bnx2_request_irq(struct bnx2 *bp)
  4981. {
  4982. unsigned long flags;
  4983. struct bnx2_irq *irq;
  4984. int rc = 0, i;
  4985. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  4986. flags = 0;
  4987. else
  4988. flags = IRQF_SHARED;
  4989. for (i = 0; i < bp->irq_nvecs; i++) {
  4990. irq = &bp->irq_tbl[i];
  4991. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  4992. &bp->bnx2_napi[i]);
  4993. if (rc)
  4994. break;
  4995. irq->requested = 1;
  4996. }
  4997. return rc;
  4998. }
  4999. static void
  5000. bnx2_free_irq(struct bnx2 *bp)
  5001. {
  5002. struct bnx2_irq *irq;
  5003. int i;
  5004. for (i = 0; i < bp->irq_nvecs; i++) {
  5005. irq = &bp->irq_tbl[i];
  5006. if (irq->requested)
  5007. free_irq(irq->vector, &bp->bnx2_napi[i]);
  5008. irq->requested = 0;
  5009. }
  5010. if (bp->flags & BNX2_FLAG_USING_MSI)
  5011. pci_disable_msi(bp->pdev);
  5012. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5013. pci_disable_msix(bp->pdev);
  5014. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  5015. }
  5016. static void
  5017. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  5018. {
  5019. int i, rc;
  5020. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  5021. struct net_device *dev = bp->dev;
  5022. const int len = sizeof(bp->irq_tbl[0].name);
  5023. bnx2_setup_msix_tbl(bp);
  5024. REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  5025. REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  5026. REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  5027. /* Need to flush the previous three writes to ensure MSI-X
  5028. * is setup properly */
  5029. REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
  5030. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5031. msix_ent[i].entry = i;
  5032. msix_ent[i].vector = 0;
  5033. }
  5034. rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
  5035. if (rc != 0)
  5036. return;
  5037. bp->irq_nvecs = msix_vecs;
  5038. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  5039. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5040. bp->irq_tbl[i].vector = msix_ent[i].vector;
  5041. snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
  5042. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  5043. }
  5044. }
  5045. static void
  5046. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  5047. {
  5048. int cpus = num_online_cpus();
  5049. int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
  5050. bp->irq_tbl[0].handler = bnx2_interrupt;
  5051. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  5052. bp->irq_nvecs = 1;
  5053. bp->irq_tbl[0].vector = bp->pdev->irq;
  5054. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
  5055. bnx2_enable_msix(bp, msix_vecs);
  5056. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  5057. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  5058. if (pci_enable_msi(bp->pdev) == 0) {
  5059. bp->flags |= BNX2_FLAG_USING_MSI;
  5060. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  5061. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  5062. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  5063. } else
  5064. bp->irq_tbl[0].handler = bnx2_msi;
  5065. bp->irq_tbl[0].vector = bp->pdev->irq;
  5066. }
  5067. }
  5068. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  5069. bp->dev->real_num_tx_queues = bp->num_tx_rings;
  5070. bp->num_rx_rings = bp->irq_nvecs;
  5071. }
  5072. /* Called with rtnl_lock */
  5073. static int
  5074. bnx2_open(struct net_device *dev)
  5075. {
  5076. struct bnx2 *bp = netdev_priv(dev);
  5077. int rc;
  5078. netif_carrier_off(dev);
  5079. bnx2_set_power_state(bp, PCI_D0);
  5080. bnx2_disable_int(bp);
  5081. bnx2_setup_int_mode(bp, disable_msi);
  5082. bnx2_init_napi(bp);
  5083. bnx2_napi_enable(bp);
  5084. rc = bnx2_alloc_mem(bp);
  5085. if (rc)
  5086. goto open_err;
  5087. rc = bnx2_request_irq(bp);
  5088. if (rc)
  5089. goto open_err;
  5090. rc = bnx2_init_nic(bp, 1);
  5091. if (rc)
  5092. goto open_err;
  5093. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5094. atomic_set(&bp->intr_sem, 0);
  5095. memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
  5096. bnx2_enable_int(bp);
  5097. if (bp->flags & BNX2_FLAG_USING_MSI) {
  5098. /* Test MSI to make sure it is working
  5099. * If MSI test fails, go back to INTx mode
  5100. */
  5101. if (bnx2_test_intr(bp) != 0) {
  5102. netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
  5103. bnx2_disable_int(bp);
  5104. bnx2_free_irq(bp);
  5105. bnx2_setup_int_mode(bp, 1);
  5106. rc = bnx2_init_nic(bp, 0);
  5107. if (!rc)
  5108. rc = bnx2_request_irq(bp);
  5109. if (rc) {
  5110. del_timer_sync(&bp->timer);
  5111. goto open_err;
  5112. }
  5113. bnx2_enable_int(bp);
  5114. }
  5115. }
  5116. if (bp->flags & BNX2_FLAG_USING_MSI)
  5117. netdev_info(dev, "using MSI\n");
  5118. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5119. netdev_info(dev, "using MSIX\n");
  5120. netif_tx_start_all_queues(dev);
  5121. return 0;
  5122. open_err:
  5123. bnx2_napi_disable(bp);
  5124. bnx2_free_skbs(bp);
  5125. bnx2_free_irq(bp);
  5126. bnx2_free_mem(bp);
  5127. bnx2_del_napi(bp);
  5128. return rc;
  5129. }
  5130. static void
  5131. bnx2_reset_task(struct work_struct *work)
  5132. {
  5133. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  5134. rtnl_lock();
  5135. if (!netif_running(bp->dev)) {
  5136. rtnl_unlock();
  5137. return;
  5138. }
  5139. bnx2_netif_stop(bp, true);
  5140. bnx2_init_nic(bp, 1);
  5141. atomic_set(&bp->intr_sem, 1);
  5142. bnx2_netif_start(bp, true);
  5143. rtnl_unlock();
  5144. }
  5145. static void
  5146. bnx2_dump_state(struct bnx2 *bp)
  5147. {
  5148. struct net_device *dev = bp->dev;
  5149. u32 mcp_p0, mcp_p1, val1, val2;
  5150. pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
  5151. netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
  5152. atomic_read(&bp->intr_sem), val1);
  5153. pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
  5154. pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
  5155. netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
  5156. netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
  5157. REG_RD(bp, BNX2_EMAC_TX_STATUS),
  5158. REG_RD(bp, BNX2_EMAC_RX_STATUS));
  5159. netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
  5160. REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
  5161. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  5162. mcp_p0 = BNX2_MCP_STATE_P0;
  5163. mcp_p1 = BNX2_MCP_STATE_P1;
  5164. } else {
  5165. mcp_p0 = BNX2_MCP_STATE_P0_5708;
  5166. mcp_p1 = BNX2_MCP_STATE_P1_5708;
  5167. }
  5168. netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
  5169. bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
  5170. netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
  5171. REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
  5172. if (bp->flags & BNX2_FLAG_USING_MSIX)
  5173. netdev_err(dev, "DEBUG: PBA[%08x]\n",
  5174. REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
  5175. }
  5176. static void
  5177. bnx2_tx_timeout(struct net_device *dev)
  5178. {
  5179. struct bnx2 *bp = netdev_priv(dev);
  5180. bnx2_dump_state(bp);
  5181. /* This allows the netif to be shutdown gracefully before resetting */
  5182. schedule_work(&bp->reset_task);
  5183. }
  5184. #ifdef BCM_VLAN
  5185. /* Called with rtnl_lock */
  5186. static void
  5187. bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
  5188. {
  5189. struct bnx2 *bp = netdev_priv(dev);
  5190. if (netif_running(dev))
  5191. bnx2_netif_stop(bp, false);
  5192. bp->vlgrp = vlgrp;
  5193. if (!netif_running(dev))
  5194. return;
  5195. bnx2_set_rx_mode(dev);
  5196. if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
  5197. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  5198. bnx2_netif_start(bp, false);
  5199. }
  5200. #endif
  5201. /* Called with netif_tx_lock.
  5202. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  5203. * netif_wake_queue().
  5204. */
  5205. static netdev_tx_t
  5206. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5207. {
  5208. struct bnx2 *bp = netdev_priv(dev);
  5209. dma_addr_t mapping;
  5210. struct tx_bd *txbd;
  5211. struct sw_tx_bd *tx_buf;
  5212. u32 len, vlan_tag_flags, last_frag, mss;
  5213. u16 prod, ring_prod;
  5214. int i;
  5215. struct bnx2_napi *bnapi;
  5216. struct bnx2_tx_ring_info *txr;
  5217. struct netdev_queue *txq;
  5218. /* Determine which tx ring we will be placed on */
  5219. i = skb_get_queue_mapping(skb);
  5220. bnapi = &bp->bnx2_napi[i];
  5221. txr = &bnapi->tx_ring;
  5222. txq = netdev_get_tx_queue(dev, i);
  5223. if (unlikely(bnx2_tx_avail(bp, txr) <
  5224. (skb_shinfo(skb)->nr_frags + 1))) {
  5225. netif_tx_stop_queue(txq);
  5226. netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
  5227. return NETDEV_TX_BUSY;
  5228. }
  5229. len = skb_headlen(skb);
  5230. prod = txr->tx_prod;
  5231. ring_prod = TX_RING_IDX(prod);
  5232. vlan_tag_flags = 0;
  5233. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5234. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  5235. }
  5236. #ifdef BCM_VLAN
  5237. if (bp->vlgrp && vlan_tx_tag_present(skb)) {
  5238. vlan_tag_flags |=
  5239. (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
  5240. }
  5241. #endif
  5242. if ((mss = skb_shinfo(skb)->gso_size)) {
  5243. u32 tcp_opt_len;
  5244. struct iphdr *iph;
  5245. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  5246. tcp_opt_len = tcp_optlen(skb);
  5247. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  5248. u32 tcp_off = skb_transport_offset(skb) -
  5249. sizeof(struct ipv6hdr) - ETH_HLEN;
  5250. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  5251. TX_BD_FLAGS_SW_FLAGS;
  5252. if (likely(tcp_off == 0))
  5253. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  5254. else {
  5255. tcp_off >>= 3;
  5256. vlan_tag_flags |= ((tcp_off & 0x3) <<
  5257. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  5258. ((tcp_off & 0x10) <<
  5259. TX_BD_FLAGS_TCP6_OFF4_SHL);
  5260. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  5261. }
  5262. } else {
  5263. iph = ip_hdr(skb);
  5264. if (tcp_opt_len || (iph->ihl > 5)) {
  5265. vlan_tag_flags |= ((iph->ihl - 5) +
  5266. (tcp_opt_len >> 2)) << 8;
  5267. }
  5268. }
  5269. } else
  5270. mss = 0;
  5271. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5272. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  5273. dev_kfree_skb(skb);
  5274. return NETDEV_TX_OK;
  5275. }
  5276. tx_buf = &txr->tx_buf_ring[ring_prod];
  5277. tx_buf->skb = skb;
  5278. dma_unmap_addr_set(tx_buf, mapping, mapping);
  5279. txbd = &txr->tx_desc_ring[ring_prod];
  5280. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5281. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5282. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5283. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  5284. last_frag = skb_shinfo(skb)->nr_frags;
  5285. tx_buf->nr_frags = last_frag;
  5286. tx_buf->is_gso = skb_is_gso(skb);
  5287. for (i = 0; i < last_frag; i++) {
  5288. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5289. prod = NEXT_TX_BD(prod);
  5290. ring_prod = TX_RING_IDX(prod);
  5291. txbd = &txr->tx_desc_ring[ring_prod];
  5292. len = frag->size;
  5293. mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
  5294. len, PCI_DMA_TODEVICE);
  5295. if (pci_dma_mapping_error(bp->pdev, mapping))
  5296. goto dma_error;
  5297. dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
  5298. mapping);
  5299. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5300. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5301. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5302. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  5303. }
  5304. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  5305. prod = NEXT_TX_BD(prod);
  5306. txr->tx_prod_bseq += skb->len;
  5307. REG_WR16(bp, txr->tx_bidx_addr, prod);
  5308. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  5309. mmiowb();
  5310. txr->tx_prod = prod;
  5311. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  5312. netif_tx_stop_queue(txq);
  5313. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  5314. netif_tx_wake_queue(txq);
  5315. }
  5316. return NETDEV_TX_OK;
  5317. dma_error:
  5318. /* save value of frag that failed */
  5319. last_frag = i;
  5320. /* start back at beginning and unmap skb */
  5321. prod = txr->tx_prod;
  5322. ring_prod = TX_RING_IDX(prod);
  5323. tx_buf = &txr->tx_buf_ring[ring_prod];
  5324. tx_buf->skb = NULL;
  5325. pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
  5326. skb_headlen(skb), PCI_DMA_TODEVICE);
  5327. /* unmap remaining mapped pages */
  5328. for (i = 0; i < last_frag; i++) {
  5329. prod = NEXT_TX_BD(prod);
  5330. ring_prod = TX_RING_IDX(prod);
  5331. tx_buf = &txr->tx_buf_ring[ring_prod];
  5332. pci_unmap_page(bp->pdev, dma_unmap_addr(tx_buf, mapping),
  5333. skb_shinfo(skb)->frags[i].size,
  5334. PCI_DMA_TODEVICE);
  5335. }
  5336. dev_kfree_skb(skb);
  5337. return NETDEV_TX_OK;
  5338. }
  5339. /* Called with rtnl_lock */
  5340. static int
  5341. bnx2_close(struct net_device *dev)
  5342. {
  5343. struct bnx2 *bp = netdev_priv(dev);
  5344. cancel_work_sync(&bp->reset_task);
  5345. bnx2_disable_int_sync(bp);
  5346. bnx2_napi_disable(bp);
  5347. del_timer_sync(&bp->timer);
  5348. bnx2_shutdown_chip(bp);
  5349. bnx2_free_irq(bp);
  5350. bnx2_free_skbs(bp);
  5351. bnx2_free_mem(bp);
  5352. bnx2_del_napi(bp);
  5353. bp->link_up = 0;
  5354. netif_carrier_off(bp->dev);
  5355. bnx2_set_power_state(bp, PCI_D3hot);
  5356. return 0;
  5357. }
  5358. static void
  5359. bnx2_save_stats(struct bnx2 *bp)
  5360. {
  5361. u32 *hw_stats = (u32 *) bp->stats_blk;
  5362. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  5363. int i;
  5364. /* The 1st 10 counters are 64-bit counters */
  5365. for (i = 0; i < 20; i += 2) {
  5366. u32 hi;
  5367. u64 lo;
  5368. hi = temp_stats[i] + hw_stats[i];
  5369. lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
  5370. if (lo > 0xffffffff)
  5371. hi++;
  5372. temp_stats[i] = hi;
  5373. temp_stats[i + 1] = lo & 0xffffffff;
  5374. }
  5375. for ( ; i < sizeof(struct statistics_block) / 4; i++)
  5376. temp_stats[i] += hw_stats[i];
  5377. }
  5378. #define GET_64BIT_NET_STATS64(ctr) \
  5379. (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
  5380. #define GET_64BIT_NET_STATS(ctr) \
  5381. GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
  5382. GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
  5383. #define GET_32BIT_NET_STATS(ctr) \
  5384. (unsigned long) (bp->stats_blk->ctr + \
  5385. bp->temp_stats_blk->ctr)
  5386. static struct rtnl_link_stats64 *
  5387. bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
  5388. {
  5389. struct bnx2 *bp = netdev_priv(dev);
  5390. if (bp->stats_blk == NULL)
  5391. return net_stats;
  5392. net_stats->rx_packets =
  5393. GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
  5394. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
  5395. GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
  5396. net_stats->tx_packets =
  5397. GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
  5398. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
  5399. GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
  5400. net_stats->rx_bytes =
  5401. GET_64BIT_NET_STATS(stat_IfHCInOctets);
  5402. net_stats->tx_bytes =
  5403. GET_64BIT_NET_STATS(stat_IfHCOutOctets);
  5404. net_stats->multicast =
  5405. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts);
  5406. net_stats->collisions =
  5407. GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
  5408. net_stats->rx_length_errors =
  5409. GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
  5410. GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
  5411. net_stats->rx_over_errors =
  5412. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5413. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
  5414. net_stats->rx_frame_errors =
  5415. GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
  5416. net_stats->rx_crc_errors =
  5417. GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
  5418. net_stats->rx_errors = net_stats->rx_length_errors +
  5419. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5420. net_stats->rx_crc_errors;
  5421. net_stats->tx_aborted_errors =
  5422. GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
  5423. GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
  5424. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  5425. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  5426. net_stats->tx_carrier_errors = 0;
  5427. else {
  5428. net_stats->tx_carrier_errors =
  5429. GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
  5430. }
  5431. net_stats->tx_errors =
  5432. GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
  5433. net_stats->tx_aborted_errors +
  5434. net_stats->tx_carrier_errors;
  5435. net_stats->rx_missed_errors =
  5436. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5437. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
  5438. GET_32BIT_NET_STATS(stat_FwRxDrop);
  5439. return net_stats;
  5440. }
  5441. /* All ethtool functions called with rtnl_lock */
  5442. static int
  5443. bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5444. {
  5445. struct bnx2 *bp = netdev_priv(dev);
  5446. int support_serdes = 0, support_copper = 0;
  5447. cmd->supported = SUPPORTED_Autoneg;
  5448. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5449. support_serdes = 1;
  5450. support_copper = 1;
  5451. } else if (bp->phy_port == PORT_FIBRE)
  5452. support_serdes = 1;
  5453. else
  5454. support_copper = 1;
  5455. if (support_serdes) {
  5456. cmd->supported |= SUPPORTED_1000baseT_Full |
  5457. SUPPORTED_FIBRE;
  5458. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5459. cmd->supported |= SUPPORTED_2500baseX_Full;
  5460. }
  5461. if (support_copper) {
  5462. cmd->supported |= SUPPORTED_10baseT_Half |
  5463. SUPPORTED_10baseT_Full |
  5464. SUPPORTED_100baseT_Half |
  5465. SUPPORTED_100baseT_Full |
  5466. SUPPORTED_1000baseT_Full |
  5467. SUPPORTED_TP;
  5468. }
  5469. spin_lock_bh(&bp->phy_lock);
  5470. cmd->port = bp->phy_port;
  5471. cmd->advertising = bp->advertising;
  5472. if (bp->autoneg & AUTONEG_SPEED) {
  5473. cmd->autoneg = AUTONEG_ENABLE;
  5474. }
  5475. else {
  5476. cmd->autoneg = AUTONEG_DISABLE;
  5477. }
  5478. if (netif_carrier_ok(dev)) {
  5479. cmd->speed = bp->line_speed;
  5480. cmd->duplex = bp->duplex;
  5481. }
  5482. else {
  5483. cmd->speed = -1;
  5484. cmd->duplex = -1;
  5485. }
  5486. spin_unlock_bh(&bp->phy_lock);
  5487. cmd->transceiver = XCVR_INTERNAL;
  5488. cmd->phy_address = bp->phy_addr;
  5489. return 0;
  5490. }
  5491. static int
  5492. bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5493. {
  5494. struct bnx2 *bp = netdev_priv(dev);
  5495. u8 autoneg = bp->autoneg;
  5496. u8 req_duplex = bp->req_duplex;
  5497. u16 req_line_speed = bp->req_line_speed;
  5498. u32 advertising = bp->advertising;
  5499. int err = -EINVAL;
  5500. spin_lock_bh(&bp->phy_lock);
  5501. if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
  5502. goto err_out_unlock;
  5503. if (cmd->port != bp->phy_port &&
  5504. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5505. goto err_out_unlock;
  5506. /* If device is down, we can store the settings only if the user
  5507. * is setting the currently active port.
  5508. */
  5509. if (!netif_running(dev) && cmd->port != bp->phy_port)
  5510. goto err_out_unlock;
  5511. if (cmd->autoneg == AUTONEG_ENABLE) {
  5512. autoneg |= AUTONEG_SPEED;
  5513. advertising = cmd->advertising;
  5514. if (cmd->port == PORT_TP) {
  5515. advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5516. if (!advertising)
  5517. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5518. } else {
  5519. advertising &= ETHTOOL_ALL_FIBRE_SPEED;
  5520. if (!advertising)
  5521. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5522. }
  5523. advertising |= ADVERTISED_Autoneg;
  5524. }
  5525. else {
  5526. if (cmd->port == PORT_FIBRE) {
  5527. if ((cmd->speed != SPEED_1000 &&
  5528. cmd->speed != SPEED_2500) ||
  5529. (cmd->duplex != DUPLEX_FULL))
  5530. goto err_out_unlock;
  5531. if (cmd->speed == SPEED_2500 &&
  5532. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5533. goto err_out_unlock;
  5534. }
  5535. else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
  5536. goto err_out_unlock;
  5537. autoneg &= ~AUTONEG_SPEED;
  5538. req_line_speed = cmd->speed;
  5539. req_duplex = cmd->duplex;
  5540. advertising = 0;
  5541. }
  5542. bp->autoneg = autoneg;
  5543. bp->advertising = advertising;
  5544. bp->req_line_speed = req_line_speed;
  5545. bp->req_duplex = req_duplex;
  5546. err = 0;
  5547. /* If device is down, the new settings will be picked up when it is
  5548. * brought up.
  5549. */
  5550. if (netif_running(dev))
  5551. err = bnx2_setup_phy(bp, cmd->port);
  5552. err_out_unlock:
  5553. spin_unlock_bh(&bp->phy_lock);
  5554. return err;
  5555. }
  5556. static void
  5557. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5558. {
  5559. struct bnx2 *bp = netdev_priv(dev);
  5560. strcpy(info->driver, DRV_MODULE_NAME);
  5561. strcpy(info->version, DRV_MODULE_VERSION);
  5562. strcpy(info->bus_info, pci_name(bp->pdev));
  5563. strcpy(info->fw_version, bp->fw_version);
  5564. }
  5565. #define BNX2_REGDUMP_LEN (32 * 1024)
  5566. static int
  5567. bnx2_get_regs_len(struct net_device *dev)
  5568. {
  5569. return BNX2_REGDUMP_LEN;
  5570. }
  5571. static void
  5572. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5573. {
  5574. u32 *p = _p, i, offset;
  5575. u8 *orig_p = _p;
  5576. struct bnx2 *bp = netdev_priv(dev);
  5577. u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
  5578. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5579. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5580. 0x1040, 0x1048, 0x1080, 0x10a4,
  5581. 0x1400, 0x1490, 0x1498, 0x14f0,
  5582. 0x1500, 0x155c, 0x1580, 0x15dc,
  5583. 0x1600, 0x1658, 0x1680, 0x16d8,
  5584. 0x1800, 0x1820, 0x1840, 0x1854,
  5585. 0x1880, 0x1894, 0x1900, 0x1984,
  5586. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5587. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5588. 0x2000, 0x2030, 0x23c0, 0x2400,
  5589. 0x2800, 0x2820, 0x2830, 0x2850,
  5590. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5591. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5592. 0x4080, 0x4090, 0x43c0, 0x4458,
  5593. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5594. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5595. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5596. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5597. 0x6800, 0x6848, 0x684c, 0x6860,
  5598. 0x6888, 0x6910, 0x8000 };
  5599. regs->version = 0;
  5600. memset(p, 0, BNX2_REGDUMP_LEN);
  5601. if (!netif_running(bp->dev))
  5602. return;
  5603. i = 0;
  5604. offset = reg_boundaries[0];
  5605. p += offset;
  5606. while (offset < BNX2_REGDUMP_LEN) {
  5607. *p++ = REG_RD(bp, offset);
  5608. offset += 4;
  5609. if (offset == reg_boundaries[i + 1]) {
  5610. offset = reg_boundaries[i + 2];
  5611. p = (u32 *) (orig_p + offset);
  5612. i += 2;
  5613. }
  5614. }
  5615. }
  5616. static void
  5617. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5618. {
  5619. struct bnx2 *bp = netdev_priv(dev);
  5620. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5621. wol->supported = 0;
  5622. wol->wolopts = 0;
  5623. }
  5624. else {
  5625. wol->supported = WAKE_MAGIC;
  5626. if (bp->wol)
  5627. wol->wolopts = WAKE_MAGIC;
  5628. else
  5629. wol->wolopts = 0;
  5630. }
  5631. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5632. }
  5633. static int
  5634. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5635. {
  5636. struct bnx2 *bp = netdev_priv(dev);
  5637. if (wol->wolopts & ~WAKE_MAGIC)
  5638. return -EINVAL;
  5639. if (wol->wolopts & WAKE_MAGIC) {
  5640. if (bp->flags & BNX2_FLAG_NO_WOL)
  5641. return -EINVAL;
  5642. bp->wol = 1;
  5643. }
  5644. else {
  5645. bp->wol = 0;
  5646. }
  5647. return 0;
  5648. }
  5649. static int
  5650. bnx2_nway_reset(struct net_device *dev)
  5651. {
  5652. struct bnx2 *bp = netdev_priv(dev);
  5653. u32 bmcr;
  5654. if (!netif_running(dev))
  5655. return -EAGAIN;
  5656. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5657. return -EINVAL;
  5658. }
  5659. spin_lock_bh(&bp->phy_lock);
  5660. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5661. int rc;
  5662. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5663. spin_unlock_bh(&bp->phy_lock);
  5664. return rc;
  5665. }
  5666. /* Force a link down visible on the other side */
  5667. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5668. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5669. spin_unlock_bh(&bp->phy_lock);
  5670. msleep(20);
  5671. spin_lock_bh(&bp->phy_lock);
  5672. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  5673. bp->serdes_an_pending = 1;
  5674. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5675. }
  5676. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5677. bmcr &= ~BMCR_LOOPBACK;
  5678. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5679. spin_unlock_bh(&bp->phy_lock);
  5680. return 0;
  5681. }
  5682. static u32
  5683. bnx2_get_link(struct net_device *dev)
  5684. {
  5685. struct bnx2 *bp = netdev_priv(dev);
  5686. return bp->link_up;
  5687. }
  5688. static int
  5689. bnx2_get_eeprom_len(struct net_device *dev)
  5690. {
  5691. struct bnx2 *bp = netdev_priv(dev);
  5692. if (bp->flash_info == NULL)
  5693. return 0;
  5694. return (int) bp->flash_size;
  5695. }
  5696. static int
  5697. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5698. u8 *eebuf)
  5699. {
  5700. struct bnx2 *bp = netdev_priv(dev);
  5701. int rc;
  5702. if (!netif_running(dev))
  5703. return -EAGAIN;
  5704. /* parameters already validated in ethtool_get_eeprom */
  5705. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5706. return rc;
  5707. }
  5708. static int
  5709. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5710. u8 *eebuf)
  5711. {
  5712. struct bnx2 *bp = netdev_priv(dev);
  5713. int rc;
  5714. if (!netif_running(dev))
  5715. return -EAGAIN;
  5716. /* parameters already validated in ethtool_set_eeprom */
  5717. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5718. return rc;
  5719. }
  5720. static int
  5721. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5722. {
  5723. struct bnx2 *bp = netdev_priv(dev);
  5724. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5725. coal->rx_coalesce_usecs = bp->rx_ticks;
  5726. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5727. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5728. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5729. coal->tx_coalesce_usecs = bp->tx_ticks;
  5730. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5731. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5732. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5733. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5734. return 0;
  5735. }
  5736. static int
  5737. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5738. {
  5739. struct bnx2 *bp = netdev_priv(dev);
  5740. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5741. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5742. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5743. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5744. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5745. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5746. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5747. if (bp->rx_quick_cons_trip_int > 0xff)
  5748. bp->rx_quick_cons_trip_int = 0xff;
  5749. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5750. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5751. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5752. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5753. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5754. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5755. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5756. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5757. 0xff;
  5758. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5759. if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
  5760. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5761. bp->stats_ticks = USEC_PER_SEC;
  5762. }
  5763. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5764. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5765. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5766. if (netif_running(bp->dev)) {
  5767. bnx2_netif_stop(bp, true);
  5768. bnx2_init_nic(bp, 0);
  5769. bnx2_netif_start(bp, true);
  5770. }
  5771. return 0;
  5772. }
  5773. static void
  5774. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5775. {
  5776. struct bnx2 *bp = netdev_priv(dev);
  5777. ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
  5778. ering->rx_mini_max_pending = 0;
  5779. ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
  5780. ering->rx_pending = bp->rx_ring_size;
  5781. ering->rx_mini_pending = 0;
  5782. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5783. ering->tx_max_pending = MAX_TX_DESC_CNT;
  5784. ering->tx_pending = bp->tx_ring_size;
  5785. }
  5786. static int
  5787. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
  5788. {
  5789. if (netif_running(bp->dev)) {
  5790. /* Reset will erase chipset stats; save them */
  5791. bnx2_save_stats(bp);
  5792. bnx2_netif_stop(bp, true);
  5793. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  5794. bnx2_free_skbs(bp);
  5795. bnx2_free_mem(bp);
  5796. }
  5797. bnx2_set_rx_ring_size(bp, rx);
  5798. bp->tx_ring_size = tx;
  5799. if (netif_running(bp->dev)) {
  5800. int rc;
  5801. rc = bnx2_alloc_mem(bp);
  5802. if (!rc)
  5803. rc = bnx2_init_nic(bp, 0);
  5804. if (rc) {
  5805. bnx2_napi_enable(bp);
  5806. dev_close(bp->dev);
  5807. return rc;
  5808. }
  5809. #ifdef BCM_CNIC
  5810. mutex_lock(&bp->cnic_lock);
  5811. /* Let cnic know about the new status block. */
  5812. if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
  5813. bnx2_setup_cnic_irq_info(bp);
  5814. mutex_unlock(&bp->cnic_lock);
  5815. #endif
  5816. bnx2_netif_start(bp, true);
  5817. }
  5818. return 0;
  5819. }
  5820. static int
  5821. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5822. {
  5823. struct bnx2 *bp = netdev_priv(dev);
  5824. int rc;
  5825. if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
  5826. (ering->tx_pending > MAX_TX_DESC_CNT) ||
  5827. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  5828. return -EINVAL;
  5829. }
  5830. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
  5831. return rc;
  5832. }
  5833. static void
  5834. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5835. {
  5836. struct bnx2 *bp = netdev_priv(dev);
  5837. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  5838. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  5839. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  5840. }
  5841. static int
  5842. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5843. {
  5844. struct bnx2 *bp = netdev_priv(dev);
  5845. bp->req_flow_ctrl = 0;
  5846. if (epause->rx_pause)
  5847. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  5848. if (epause->tx_pause)
  5849. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  5850. if (epause->autoneg) {
  5851. bp->autoneg |= AUTONEG_FLOW_CTRL;
  5852. }
  5853. else {
  5854. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  5855. }
  5856. if (netif_running(dev)) {
  5857. spin_lock_bh(&bp->phy_lock);
  5858. bnx2_setup_phy(bp, bp->phy_port);
  5859. spin_unlock_bh(&bp->phy_lock);
  5860. }
  5861. return 0;
  5862. }
  5863. static u32
  5864. bnx2_get_rx_csum(struct net_device *dev)
  5865. {
  5866. struct bnx2 *bp = netdev_priv(dev);
  5867. return bp->rx_csum;
  5868. }
  5869. static int
  5870. bnx2_set_rx_csum(struct net_device *dev, u32 data)
  5871. {
  5872. struct bnx2 *bp = netdev_priv(dev);
  5873. bp->rx_csum = data;
  5874. return 0;
  5875. }
  5876. static int
  5877. bnx2_set_tso(struct net_device *dev, u32 data)
  5878. {
  5879. struct bnx2 *bp = netdev_priv(dev);
  5880. if (data) {
  5881. dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
  5882. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  5883. dev->features |= NETIF_F_TSO6;
  5884. } else
  5885. dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
  5886. NETIF_F_TSO_ECN);
  5887. return 0;
  5888. }
  5889. static struct {
  5890. char string[ETH_GSTRING_LEN];
  5891. } bnx2_stats_str_arr[] = {
  5892. { "rx_bytes" },
  5893. { "rx_error_bytes" },
  5894. { "tx_bytes" },
  5895. { "tx_error_bytes" },
  5896. { "rx_ucast_packets" },
  5897. { "rx_mcast_packets" },
  5898. { "rx_bcast_packets" },
  5899. { "tx_ucast_packets" },
  5900. { "tx_mcast_packets" },
  5901. { "tx_bcast_packets" },
  5902. { "tx_mac_errors" },
  5903. { "tx_carrier_errors" },
  5904. { "rx_crc_errors" },
  5905. { "rx_align_errors" },
  5906. { "tx_single_collisions" },
  5907. { "tx_multi_collisions" },
  5908. { "tx_deferred" },
  5909. { "tx_excess_collisions" },
  5910. { "tx_late_collisions" },
  5911. { "tx_total_collisions" },
  5912. { "rx_fragments" },
  5913. { "rx_jabbers" },
  5914. { "rx_undersize_packets" },
  5915. { "rx_oversize_packets" },
  5916. { "rx_64_byte_packets" },
  5917. { "rx_65_to_127_byte_packets" },
  5918. { "rx_128_to_255_byte_packets" },
  5919. { "rx_256_to_511_byte_packets" },
  5920. { "rx_512_to_1023_byte_packets" },
  5921. { "rx_1024_to_1522_byte_packets" },
  5922. { "rx_1523_to_9022_byte_packets" },
  5923. { "tx_64_byte_packets" },
  5924. { "tx_65_to_127_byte_packets" },
  5925. { "tx_128_to_255_byte_packets" },
  5926. { "tx_256_to_511_byte_packets" },
  5927. { "tx_512_to_1023_byte_packets" },
  5928. { "tx_1024_to_1522_byte_packets" },
  5929. { "tx_1523_to_9022_byte_packets" },
  5930. { "rx_xon_frames" },
  5931. { "rx_xoff_frames" },
  5932. { "tx_xon_frames" },
  5933. { "tx_xoff_frames" },
  5934. { "rx_mac_ctrl_frames" },
  5935. { "rx_filtered_packets" },
  5936. { "rx_ftq_discards" },
  5937. { "rx_discards" },
  5938. { "rx_fw_discards" },
  5939. };
  5940. #define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
  5941. sizeof(bnx2_stats_str_arr[0]))
  5942. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  5943. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  5944. STATS_OFFSET32(stat_IfHCInOctets_hi),
  5945. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  5946. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  5947. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  5948. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  5949. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  5950. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  5951. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  5952. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  5953. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  5954. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  5955. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  5956. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  5957. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  5958. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  5959. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  5960. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  5961. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  5962. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  5963. STATS_OFFSET32(stat_EtherStatsCollisions),
  5964. STATS_OFFSET32(stat_EtherStatsFragments),
  5965. STATS_OFFSET32(stat_EtherStatsJabbers),
  5966. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  5967. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  5968. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  5969. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  5970. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  5971. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  5972. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  5973. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  5974. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  5975. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  5976. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  5977. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  5978. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  5979. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  5980. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  5981. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  5982. STATS_OFFSET32(stat_XonPauseFramesReceived),
  5983. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  5984. STATS_OFFSET32(stat_OutXonSent),
  5985. STATS_OFFSET32(stat_OutXoffSent),
  5986. STATS_OFFSET32(stat_MacControlFramesReceived),
  5987. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  5988. STATS_OFFSET32(stat_IfInFTQDiscards),
  5989. STATS_OFFSET32(stat_IfInMBUFDiscards),
  5990. STATS_OFFSET32(stat_FwRxDrop),
  5991. };
  5992. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  5993. * skipped because of errata.
  5994. */
  5995. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  5996. 8,0,8,8,8,8,8,8,8,8,
  5997. 4,0,4,4,4,4,4,4,4,4,
  5998. 4,4,4,4,4,4,4,4,4,4,
  5999. 4,4,4,4,4,4,4,4,4,4,
  6000. 4,4,4,4,4,4,4,
  6001. };
  6002. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  6003. 8,0,8,8,8,8,8,8,8,8,
  6004. 4,4,4,4,4,4,4,4,4,4,
  6005. 4,4,4,4,4,4,4,4,4,4,
  6006. 4,4,4,4,4,4,4,4,4,4,
  6007. 4,4,4,4,4,4,4,
  6008. };
  6009. #define BNX2_NUM_TESTS 6
  6010. static struct {
  6011. char string[ETH_GSTRING_LEN];
  6012. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  6013. { "register_test (offline)" },
  6014. { "memory_test (offline)" },
  6015. { "loopback_test (offline)" },
  6016. { "nvram_test (online)" },
  6017. { "interrupt_test (online)" },
  6018. { "link_test (online)" },
  6019. };
  6020. static int
  6021. bnx2_get_sset_count(struct net_device *dev, int sset)
  6022. {
  6023. switch (sset) {
  6024. case ETH_SS_TEST:
  6025. return BNX2_NUM_TESTS;
  6026. case ETH_SS_STATS:
  6027. return BNX2_NUM_STATS;
  6028. default:
  6029. return -EOPNOTSUPP;
  6030. }
  6031. }
  6032. static void
  6033. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  6034. {
  6035. struct bnx2 *bp = netdev_priv(dev);
  6036. bnx2_set_power_state(bp, PCI_D0);
  6037. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  6038. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6039. int i;
  6040. bnx2_netif_stop(bp, true);
  6041. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  6042. bnx2_free_skbs(bp);
  6043. if (bnx2_test_registers(bp) != 0) {
  6044. buf[0] = 1;
  6045. etest->flags |= ETH_TEST_FL_FAILED;
  6046. }
  6047. if (bnx2_test_memory(bp) != 0) {
  6048. buf[1] = 1;
  6049. etest->flags |= ETH_TEST_FL_FAILED;
  6050. }
  6051. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  6052. etest->flags |= ETH_TEST_FL_FAILED;
  6053. if (!netif_running(bp->dev))
  6054. bnx2_shutdown_chip(bp);
  6055. else {
  6056. bnx2_init_nic(bp, 1);
  6057. bnx2_netif_start(bp, true);
  6058. }
  6059. /* wait for link up */
  6060. for (i = 0; i < 7; i++) {
  6061. if (bp->link_up)
  6062. break;
  6063. msleep_interruptible(1000);
  6064. }
  6065. }
  6066. if (bnx2_test_nvram(bp) != 0) {
  6067. buf[3] = 1;
  6068. etest->flags |= ETH_TEST_FL_FAILED;
  6069. }
  6070. if (bnx2_test_intr(bp) != 0) {
  6071. buf[4] = 1;
  6072. etest->flags |= ETH_TEST_FL_FAILED;
  6073. }
  6074. if (bnx2_test_link(bp) != 0) {
  6075. buf[5] = 1;
  6076. etest->flags |= ETH_TEST_FL_FAILED;
  6077. }
  6078. if (!netif_running(bp->dev))
  6079. bnx2_set_power_state(bp, PCI_D3hot);
  6080. }
  6081. static void
  6082. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  6083. {
  6084. switch (stringset) {
  6085. case ETH_SS_STATS:
  6086. memcpy(buf, bnx2_stats_str_arr,
  6087. sizeof(bnx2_stats_str_arr));
  6088. break;
  6089. case ETH_SS_TEST:
  6090. memcpy(buf, bnx2_tests_str_arr,
  6091. sizeof(bnx2_tests_str_arr));
  6092. break;
  6093. }
  6094. }
  6095. static void
  6096. bnx2_get_ethtool_stats(struct net_device *dev,
  6097. struct ethtool_stats *stats, u64 *buf)
  6098. {
  6099. struct bnx2 *bp = netdev_priv(dev);
  6100. int i;
  6101. u32 *hw_stats = (u32 *) bp->stats_blk;
  6102. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  6103. u8 *stats_len_arr = NULL;
  6104. if (hw_stats == NULL) {
  6105. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  6106. return;
  6107. }
  6108. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  6109. (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
  6110. (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
  6111. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  6112. stats_len_arr = bnx2_5706_stats_len_arr;
  6113. else
  6114. stats_len_arr = bnx2_5708_stats_len_arr;
  6115. for (i = 0; i < BNX2_NUM_STATS; i++) {
  6116. unsigned long offset;
  6117. if (stats_len_arr[i] == 0) {
  6118. /* skip this counter */
  6119. buf[i] = 0;
  6120. continue;
  6121. }
  6122. offset = bnx2_stats_offset_arr[i];
  6123. if (stats_len_arr[i] == 4) {
  6124. /* 4-byte counter */
  6125. buf[i] = (u64) *(hw_stats + offset) +
  6126. *(temp_stats + offset);
  6127. continue;
  6128. }
  6129. /* 8-byte counter */
  6130. buf[i] = (((u64) *(hw_stats + offset)) << 32) +
  6131. *(hw_stats + offset + 1) +
  6132. (((u64) *(temp_stats + offset)) << 32) +
  6133. *(temp_stats + offset + 1);
  6134. }
  6135. }
  6136. static int
  6137. bnx2_phys_id(struct net_device *dev, u32 data)
  6138. {
  6139. struct bnx2 *bp = netdev_priv(dev);
  6140. int i;
  6141. u32 save;
  6142. bnx2_set_power_state(bp, PCI_D0);
  6143. if (data == 0)
  6144. data = 2;
  6145. save = REG_RD(bp, BNX2_MISC_CFG);
  6146. REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  6147. for (i = 0; i < (data * 2); i++) {
  6148. if ((i % 2) == 0) {
  6149. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  6150. }
  6151. else {
  6152. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  6153. BNX2_EMAC_LED_1000MB_OVERRIDE |
  6154. BNX2_EMAC_LED_100MB_OVERRIDE |
  6155. BNX2_EMAC_LED_10MB_OVERRIDE |
  6156. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  6157. BNX2_EMAC_LED_TRAFFIC);
  6158. }
  6159. msleep_interruptible(500);
  6160. if (signal_pending(current))
  6161. break;
  6162. }
  6163. REG_WR(bp, BNX2_EMAC_LED, 0);
  6164. REG_WR(bp, BNX2_MISC_CFG, save);
  6165. if (!netif_running(dev))
  6166. bnx2_set_power_state(bp, PCI_D3hot);
  6167. return 0;
  6168. }
  6169. static int
  6170. bnx2_set_tx_csum(struct net_device *dev, u32 data)
  6171. {
  6172. struct bnx2 *bp = netdev_priv(dev);
  6173. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6174. return (ethtool_op_set_tx_ipv6_csum(dev, data));
  6175. else
  6176. return (ethtool_op_set_tx_csum(dev, data));
  6177. }
  6178. static int
  6179. bnx2_set_flags(struct net_device *dev, u32 data)
  6180. {
  6181. return ethtool_op_set_flags(dev, data, ETH_FLAG_RXHASH);
  6182. }
  6183. static const struct ethtool_ops bnx2_ethtool_ops = {
  6184. .get_settings = bnx2_get_settings,
  6185. .set_settings = bnx2_set_settings,
  6186. .get_drvinfo = bnx2_get_drvinfo,
  6187. .get_regs_len = bnx2_get_regs_len,
  6188. .get_regs = bnx2_get_regs,
  6189. .get_wol = bnx2_get_wol,
  6190. .set_wol = bnx2_set_wol,
  6191. .nway_reset = bnx2_nway_reset,
  6192. .get_link = bnx2_get_link,
  6193. .get_eeprom_len = bnx2_get_eeprom_len,
  6194. .get_eeprom = bnx2_get_eeprom,
  6195. .set_eeprom = bnx2_set_eeprom,
  6196. .get_coalesce = bnx2_get_coalesce,
  6197. .set_coalesce = bnx2_set_coalesce,
  6198. .get_ringparam = bnx2_get_ringparam,
  6199. .set_ringparam = bnx2_set_ringparam,
  6200. .get_pauseparam = bnx2_get_pauseparam,
  6201. .set_pauseparam = bnx2_set_pauseparam,
  6202. .get_rx_csum = bnx2_get_rx_csum,
  6203. .set_rx_csum = bnx2_set_rx_csum,
  6204. .set_tx_csum = bnx2_set_tx_csum,
  6205. .set_sg = ethtool_op_set_sg,
  6206. .set_tso = bnx2_set_tso,
  6207. .self_test = bnx2_self_test,
  6208. .get_strings = bnx2_get_strings,
  6209. .phys_id = bnx2_phys_id,
  6210. .get_ethtool_stats = bnx2_get_ethtool_stats,
  6211. .get_sset_count = bnx2_get_sset_count,
  6212. .set_flags = bnx2_set_flags,
  6213. .get_flags = ethtool_op_get_flags,
  6214. };
  6215. /* Called with rtnl_lock */
  6216. static int
  6217. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6218. {
  6219. struct mii_ioctl_data *data = if_mii(ifr);
  6220. struct bnx2 *bp = netdev_priv(dev);
  6221. int err;
  6222. switch(cmd) {
  6223. case SIOCGMIIPHY:
  6224. data->phy_id = bp->phy_addr;
  6225. /* fallthru */
  6226. case SIOCGMIIREG: {
  6227. u32 mii_regval;
  6228. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6229. return -EOPNOTSUPP;
  6230. if (!netif_running(dev))
  6231. return -EAGAIN;
  6232. spin_lock_bh(&bp->phy_lock);
  6233. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  6234. spin_unlock_bh(&bp->phy_lock);
  6235. data->val_out = mii_regval;
  6236. return err;
  6237. }
  6238. case SIOCSMIIREG:
  6239. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6240. return -EOPNOTSUPP;
  6241. if (!netif_running(dev))
  6242. return -EAGAIN;
  6243. spin_lock_bh(&bp->phy_lock);
  6244. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  6245. spin_unlock_bh(&bp->phy_lock);
  6246. return err;
  6247. default:
  6248. /* do nothing */
  6249. break;
  6250. }
  6251. return -EOPNOTSUPP;
  6252. }
  6253. /* Called with rtnl_lock */
  6254. static int
  6255. bnx2_change_mac_addr(struct net_device *dev, void *p)
  6256. {
  6257. struct sockaddr *addr = p;
  6258. struct bnx2 *bp = netdev_priv(dev);
  6259. if (!is_valid_ether_addr(addr->sa_data))
  6260. return -EINVAL;
  6261. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6262. if (netif_running(dev))
  6263. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  6264. return 0;
  6265. }
  6266. /* Called with rtnl_lock */
  6267. static int
  6268. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  6269. {
  6270. struct bnx2 *bp = netdev_priv(dev);
  6271. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  6272. ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
  6273. return -EINVAL;
  6274. dev->mtu = new_mtu;
  6275. return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
  6276. }
  6277. #ifdef CONFIG_NET_POLL_CONTROLLER
  6278. static void
  6279. poll_bnx2(struct net_device *dev)
  6280. {
  6281. struct bnx2 *bp = netdev_priv(dev);
  6282. int i;
  6283. for (i = 0; i < bp->irq_nvecs; i++) {
  6284. struct bnx2_irq *irq = &bp->irq_tbl[i];
  6285. disable_irq(irq->vector);
  6286. irq->handler(irq->vector, &bp->bnx2_napi[i]);
  6287. enable_irq(irq->vector);
  6288. }
  6289. }
  6290. #endif
  6291. static void __devinit
  6292. bnx2_get_5709_media(struct bnx2 *bp)
  6293. {
  6294. u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  6295. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  6296. u32 strap;
  6297. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  6298. return;
  6299. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  6300. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6301. return;
  6302. }
  6303. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  6304. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  6305. else
  6306. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  6307. if (PCI_FUNC(bp->pdev->devfn) == 0) {
  6308. switch (strap) {
  6309. case 0x4:
  6310. case 0x5:
  6311. case 0x6:
  6312. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6313. return;
  6314. }
  6315. } else {
  6316. switch (strap) {
  6317. case 0x1:
  6318. case 0x2:
  6319. case 0x4:
  6320. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6321. return;
  6322. }
  6323. }
  6324. }
  6325. static void __devinit
  6326. bnx2_get_pci_speed(struct bnx2 *bp)
  6327. {
  6328. u32 reg;
  6329. reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
  6330. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  6331. u32 clkreg;
  6332. bp->flags |= BNX2_FLAG_PCIX;
  6333. clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  6334. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  6335. switch (clkreg) {
  6336. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  6337. bp->bus_speed_mhz = 133;
  6338. break;
  6339. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  6340. bp->bus_speed_mhz = 100;
  6341. break;
  6342. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  6343. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  6344. bp->bus_speed_mhz = 66;
  6345. break;
  6346. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  6347. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  6348. bp->bus_speed_mhz = 50;
  6349. break;
  6350. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  6351. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  6352. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  6353. bp->bus_speed_mhz = 33;
  6354. break;
  6355. }
  6356. }
  6357. else {
  6358. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  6359. bp->bus_speed_mhz = 66;
  6360. else
  6361. bp->bus_speed_mhz = 33;
  6362. }
  6363. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  6364. bp->flags |= BNX2_FLAG_PCI_32BIT;
  6365. }
  6366. static void __devinit
  6367. bnx2_read_vpd_fw_ver(struct bnx2 *bp)
  6368. {
  6369. int rc, i, j;
  6370. u8 *data;
  6371. unsigned int block_end, rosize, len;
  6372. #define BNX2_VPD_NVRAM_OFFSET 0x300
  6373. #define BNX2_VPD_LEN 128
  6374. #define BNX2_MAX_VER_SLEN 30
  6375. data = kmalloc(256, GFP_KERNEL);
  6376. if (!data)
  6377. return;
  6378. rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
  6379. BNX2_VPD_LEN);
  6380. if (rc)
  6381. goto vpd_done;
  6382. for (i = 0; i < BNX2_VPD_LEN; i += 4) {
  6383. data[i] = data[i + BNX2_VPD_LEN + 3];
  6384. data[i + 1] = data[i + BNX2_VPD_LEN + 2];
  6385. data[i + 2] = data[i + BNX2_VPD_LEN + 1];
  6386. data[i + 3] = data[i + BNX2_VPD_LEN];
  6387. }
  6388. i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
  6389. if (i < 0)
  6390. goto vpd_done;
  6391. rosize = pci_vpd_lrdt_size(&data[i]);
  6392. i += PCI_VPD_LRDT_TAG_SIZE;
  6393. block_end = i + rosize;
  6394. if (block_end > BNX2_VPD_LEN)
  6395. goto vpd_done;
  6396. j = pci_vpd_find_info_keyword(data, i, rosize,
  6397. PCI_VPD_RO_KEYWORD_MFR_ID);
  6398. if (j < 0)
  6399. goto vpd_done;
  6400. len = pci_vpd_info_field_size(&data[j]);
  6401. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6402. if (j + len > block_end || len != 4 ||
  6403. memcmp(&data[j], "1028", 4))
  6404. goto vpd_done;
  6405. j = pci_vpd_find_info_keyword(data, i, rosize,
  6406. PCI_VPD_RO_KEYWORD_VENDOR0);
  6407. if (j < 0)
  6408. goto vpd_done;
  6409. len = pci_vpd_info_field_size(&data[j]);
  6410. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6411. if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
  6412. goto vpd_done;
  6413. memcpy(bp->fw_version, &data[j], len);
  6414. bp->fw_version[len] = ' ';
  6415. vpd_done:
  6416. kfree(data);
  6417. }
  6418. static int __devinit
  6419. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  6420. {
  6421. struct bnx2 *bp;
  6422. unsigned long mem_len;
  6423. int rc, i, j;
  6424. u32 reg;
  6425. u64 dma_mask, persist_dma_mask;
  6426. SET_NETDEV_DEV(dev, &pdev->dev);
  6427. bp = netdev_priv(dev);
  6428. bp->flags = 0;
  6429. bp->phy_flags = 0;
  6430. bp->temp_stats_blk =
  6431. kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
  6432. if (bp->temp_stats_blk == NULL) {
  6433. rc = -ENOMEM;
  6434. goto err_out;
  6435. }
  6436. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6437. rc = pci_enable_device(pdev);
  6438. if (rc) {
  6439. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6440. goto err_out;
  6441. }
  6442. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6443. dev_err(&pdev->dev,
  6444. "Cannot find PCI device base address, aborting\n");
  6445. rc = -ENODEV;
  6446. goto err_out_disable;
  6447. }
  6448. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6449. if (rc) {
  6450. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6451. goto err_out_disable;
  6452. }
  6453. pci_set_master(pdev);
  6454. pci_save_state(pdev);
  6455. bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  6456. if (bp->pm_cap == 0) {
  6457. dev_err(&pdev->dev,
  6458. "Cannot find power management capability, aborting\n");
  6459. rc = -EIO;
  6460. goto err_out_release;
  6461. }
  6462. bp->dev = dev;
  6463. bp->pdev = pdev;
  6464. spin_lock_init(&bp->phy_lock);
  6465. spin_lock_init(&bp->indirect_lock);
  6466. #ifdef BCM_CNIC
  6467. mutex_init(&bp->cnic_lock);
  6468. #endif
  6469. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  6470. dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
  6471. mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
  6472. dev->mem_end = dev->mem_start + mem_len;
  6473. dev->irq = pdev->irq;
  6474. bp->regview = ioremap_nocache(dev->base_addr, mem_len);
  6475. if (!bp->regview) {
  6476. dev_err(&pdev->dev, "Cannot map register space, aborting\n");
  6477. rc = -ENOMEM;
  6478. goto err_out_release;
  6479. }
  6480. /* Configure byte swap and enable write to the reg_window registers.
  6481. * Rely on CPU to do target byte swapping on big endian systems
  6482. * The chip's target access swapping will not swap all accesses
  6483. */
  6484. pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
  6485. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6486. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6487. bnx2_set_power_state(bp, PCI_D0);
  6488. bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
  6489. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6490. if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
  6491. dev_err(&pdev->dev,
  6492. "Cannot find PCIE capability, aborting\n");
  6493. rc = -EIO;
  6494. goto err_out_unmap;
  6495. }
  6496. bp->flags |= BNX2_FLAG_PCIE;
  6497. if (CHIP_REV(bp) == CHIP_REV_Ax)
  6498. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6499. } else {
  6500. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6501. if (bp->pcix_cap == 0) {
  6502. dev_err(&pdev->dev,
  6503. "Cannot find PCIX capability, aborting\n");
  6504. rc = -EIO;
  6505. goto err_out_unmap;
  6506. }
  6507. bp->flags |= BNX2_FLAG_BROKEN_STATS;
  6508. }
  6509. if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
  6510. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  6511. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6512. }
  6513. if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
  6514. if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
  6515. bp->flags |= BNX2_FLAG_MSI_CAP;
  6516. }
  6517. /* 5708 cannot support DMA addresses > 40-bit. */
  6518. if (CHIP_NUM(bp) == CHIP_NUM_5708)
  6519. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  6520. else
  6521. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  6522. /* Configure DMA attributes. */
  6523. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6524. dev->features |= NETIF_F_HIGHDMA;
  6525. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6526. if (rc) {
  6527. dev_err(&pdev->dev,
  6528. "pci_set_consistent_dma_mask failed, aborting\n");
  6529. goto err_out_unmap;
  6530. }
  6531. } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  6532. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6533. goto err_out_unmap;
  6534. }
  6535. if (!(bp->flags & BNX2_FLAG_PCIE))
  6536. bnx2_get_pci_speed(bp);
  6537. /* 5706A0 may falsely detect SERR and PERR. */
  6538. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6539. reg = REG_RD(bp, PCI_COMMAND);
  6540. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6541. REG_WR(bp, PCI_COMMAND, reg);
  6542. }
  6543. else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
  6544. !(bp->flags & BNX2_FLAG_PCIX)) {
  6545. dev_err(&pdev->dev,
  6546. "5706 A1 can only be used in a PCIX bus, aborting\n");
  6547. goto err_out_unmap;
  6548. }
  6549. bnx2_init_nvram(bp);
  6550. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6551. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6552. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6553. u32 off = PCI_FUNC(pdev->devfn) << 2;
  6554. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6555. } else
  6556. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6557. /* Get the permanent MAC address. First we need to make sure the
  6558. * firmware is actually running.
  6559. */
  6560. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6561. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6562. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6563. dev_err(&pdev->dev, "Firmware not running, aborting\n");
  6564. rc = -ENODEV;
  6565. goto err_out_unmap;
  6566. }
  6567. bnx2_read_vpd_fw_ver(bp);
  6568. j = strlen(bp->fw_version);
  6569. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6570. for (i = 0; i < 3 && j < 24; i++) {
  6571. u8 num, k, skip0;
  6572. if (i == 0) {
  6573. bp->fw_version[j++] = 'b';
  6574. bp->fw_version[j++] = 'c';
  6575. bp->fw_version[j++] = ' ';
  6576. }
  6577. num = (u8) (reg >> (24 - (i * 8)));
  6578. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6579. if (num >= k || !skip0 || k == 1) {
  6580. bp->fw_version[j++] = (num / k) + '0';
  6581. skip0 = 0;
  6582. }
  6583. }
  6584. if (i != 2)
  6585. bp->fw_version[j++] = '.';
  6586. }
  6587. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6588. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6589. bp->wol = 1;
  6590. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6591. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6592. for (i = 0; i < 30; i++) {
  6593. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6594. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6595. break;
  6596. msleep(10);
  6597. }
  6598. }
  6599. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6600. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6601. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6602. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6603. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6604. if (j < 32)
  6605. bp->fw_version[j++] = ' ';
  6606. for (i = 0; i < 3 && j < 28; i++) {
  6607. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6608. reg = swab32(reg);
  6609. memcpy(&bp->fw_version[j], &reg, 4);
  6610. j += 4;
  6611. }
  6612. }
  6613. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6614. bp->mac_addr[0] = (u8) (reg >> 8);
  6615. bp->mac_addr[1] = (u8) reg;
  6616. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6617. bp->mac_addr[2] = (u8) (reg >> 24);
  6618. bp->mac_addr[3] = (u8) (reg >> 16);
  6619. bp->mac_addr[4] = (u8) (reg >> 8);
  6620. bp->mac_addr[5] = (u8) reg;
  6621. bp->tx_ring_size = MAX_TX_DESC_CNT;
  6622. bnx2_set_rx_ring_size(bp, 255);
  6623. bp->rx_csum = 1;
  6624. bp->tx_quick_cons_trip_int = 2;
  6625. bp->tx_quick_cons_trip = 20;
  6626. bp->tx_ticks_int = 18;
  6627. bp->tx_ticks = 80;
  6628. bp->rx_quick_cons_trip_int = 2;
  6629. bp->rx_quick_cons_trip = 12;
  6630. bp->rx_ticks_int = 18;
  6631. bp->rx_ticks = 18;
  6632. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6633. bp->current_interval = BNX2_TIMER_INTERVAL;
  6634. bp->phy_addr = 1;
  6635. /* Disable WOL support if we are running on a SERDES chip. */
  6636. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6637. bnx2_get_5709_media(bp);
  6638. else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
  6639. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6640. bp->phy_port = PORT_TP;
  6641. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6642. bp->phy_port = PORT_FIBRE;
  6643. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6644. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6645. bp->flags |= BNX2_FLAG_NO_WOL;
  6646. bp->wol = 0;
  6647. }
  6648. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  6649. /* Don't do parallel detect on this board because of
  6650. * some board problems. The link will not go down
  6651. * if we do parallel detect.
  6652. */
  6653. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6654. pdev->subsystem_device == 0x310c)
  6655. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6656. } else {
  6657. bp->phy_addr = 2;
  6658. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6659. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6660. }
  6661. } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
  6662. CHIP_NUM(bp) == CHIP_NUM_5708)
  6663. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6664. else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
  6665. (CHIP_REV(bp) == CHIP_REV_Ax ||
  6666. CHIP_REV(bp) == CHIP_REV_Bx))
  6667. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6668. bnx2_init_fw_cap(bp);
  6669. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  6670. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  6671. (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
  6672. !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
  6673. bp->flags |= BNX2_FLAG_NO_WOL;
  6674. bp->wol = 0;
  6675. }
  6676. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6677. bp->tx_quick_cons_trip_int =
  6678. bp->tx_quick_cons_trip;
  6679. bp->tx_ticks_int = bp->tx_ticks;
  6680. bp->rx_quick_cons_trip_int =
  6681. bp->rx_quick_cons_trip;
  6682. bp->rx_ticks_int = bp->rx_ticks;
  6683. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6684. bp->com_ticks_int = bp->com_ticks;
  6685. bp->cmd_ticks_int = bp->cmd_ticks;
  6686. }
  6687. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6688. *
  6689. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6690. * with byte enables disabled on the unused 32-bit word. This is legal
  6691. * but causes problems on the AMD 8132 which will eventually stop
  6692. * responding after a while.
  6693. *
  6694. * AMD believes this incompatibility is unique to the 5706, and
  6695. * prefers to locally disable MSI rather than globally disabling it.
  6696. */
  6697. if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
  6698. struct pci_dev *amd_8132 = NULL;
  6699. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6700. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6701. amd_8132))) {
  6702. if (amd_8132->revision >= 0x10 &&
  6703. amd_8132->revision <= 0x13) {
  6704. disable_msi = 1;
  6705. pci_dev_put(amd_8132);
  6706. break;
  6707. }
  6708. }
  6709. }
  6710. bnx2_set_default_link(bp);
  6711. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6712. init_timer(&bp->timer);
  6713. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6714. bp->timer.data = (unsigned long) bp;
  6715. bp->timer.function = bnx2_timer;
  6716. return 0;
  6717. err_out_unmap:
  6718. if (bp->regview) {
  6719. iounmap(bp->regview);
  6720. bp->regview = NULL;
  6721. }
  6722. err_out_release:
  6723. pci_release_regions(pdev);
  6724. err_out_disable:
  6725. pci_disable_device(pdev);
  6726. pci_set_drvdata(pdev, NULL);
  6727. err_out:
  6728. return rc;
  6729. }
  6730. static char * __devinit
  6731. bnx2_bus_string(struct bnx2 *bp, char *str)
  6732. {
  6733. char *s = str;
  6734. if (bp->flags & BNX2_FLAG_PCIE) {
  6735. s += sprintf(s, "PCI Express");
  6736. } else {
  6737. s += sprintf(s, "PCI");
  6738. if (bp->flags & BNX2_FLAG_PCIX)
  6739. s += sprintf(s, "-X");
  6740. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6741. s += sprintf(s, " 32-bit");
  6742. else
  6743. s += sprintf(s, " 64-bit");
  6744. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6745. }
  6746. return str;
  6747. }
  6748. static void
  6749. bnx2_del_napi(struct bnx2 *bp)
  6750. {
  6751. int i;
  6752. for (i = 0; i < bp->irq_nvecs; i++)
  6753. netif_napi_del(&bp->bnx2_napi[i].napi);
  6754. }
  6755. static void
  6756. bnx2_init_napi(struct bnx2 *bp)
  6757. {
  6758. int i;
  6759. for (i = 0; i < bp->irq_nvecs; i++) {
  6760. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  6761. int (*poll)(struct napi_struct *, int);
  6762. if (i == 0)
  6763. poll = bnx2_poll;
  6764. else
  6765. poll = bnx2_poll_msix;
  6766. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  6767. bnapi->bp = bp;
  6768. }
  6769. }
  6770. static const struct net_device_ops bnx2_netdev_ops = {
  6771. .ndo_open = bnx2_open,
  6772. .ndo_start_xmit = bnx2_start_xmit,
  6773. .ndo_stop = bnx2_close,
  6774. .ndo_get_stats64 = bnx2_get_stats64,
  6775. .ndo_set_rx_mode = bnx2_set_rx_mode,
  6776. .ndo_do_ioctl = bnx2_ioctl,
  6777. .ndo_validate_addr = eth_validate_addr,
  6778. .ndo_set_mac_address = bnx2_change_mac_addr,
  6779. .ndo_change_mtu = bnx2_change_mtu,
  6780. .ndo_tx_timeout = bnx2_tx_timeout,
  6781. #ifdef BCM_VLAN
  6782. .ndo_vlan_rx_register = bnx2_vlan_rx_register,
  6783. #endif
  6784. #ifdef CONFIG_NET_POLL_CONTROLLER
  6785. .ndo_poll_controller = poll_bnx2,
  6786. #endif
  6787. };
  6788. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  6789. {
  6790. #ifdef BCM_VLAN
  6791. dev->vlan_features |= flags;
  6792. #endif
  6793. }
  6794. static int __devinit
  6795. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  6796. {
  6797. static int version_printed = 0;
  6798. struct net_device *dev = NULL;
  6799. struct bnx2 *bp;
  6800. int rc;
  6801. char str[40];
  6802. if (version_printed++ == 0)
  6803. pr_info("%s", version);
  6804. /* dev zeroed in init_etherdev */
  6805. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  6806. if (!dev)
  6807. return -ENOMEM;
  6808. rc = bnx2_init_board(pdev, dev);
  6809. if (rc < 0) {
  6810. free_netdev(dev);
  6811. return rc;
  6812. }
  6813. dev->netdev_ops = &bnx2_netdev_ops;
  6814. dev->watchdog_timeo = TX_TIMEOUT;
  6815. dev->ethtool_ops = &bnx2_ethtool_ops;
  6816. bp = netdev_priv(dev);
  6817. pci_set_drvdata(pdev, dev);
  6818. rc = bnx2_request_firmware(bp);
  6819. if (rc)
  6820. goto error;
  6821. memcpy(dev->dev_addr, bp->mac_addr, 6);
  6822. memcpy(dev->perm_addr, bp->mac_addr, 6);
  6823. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO |
  6824. NETIF_F_RXHASH;
  6825. vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
  6826. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6827. dev->features |= NETIF_F_IPV6_CSUM;
  6828. vlan_features_add(dev, NETIF_F_IPV6_CSUM);
  6829. }
  6830. #ifdef BCM_VLAN
  6831. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6832. #endif
  6833. dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
  6834. vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
  6835. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6836. dev->features |= NETIF_F_TSO6;
  6837. vlan_features_add(dev, NETIF_F_TSO6);
  6838. }
  6839. if ((rc = register_netdev(dev))) {
  6840. dev_err(&pdev->dev, "Cannot register net device\n");
  6841. goto error;
  6842. }
  6843. netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
  6844. board_info[ent->driver_data].name,
  6845. ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  6846. ((CHIP_ID(bp) & 0x0ff0) >> 4),
  6847. bnx2_bus_string(bp, str),
  6848. dev->base_addr,
  6849. bp->pdev->irq, dev->dev_addr);
  6850. return 0;
  6851. error:
  6852. if (bp->mips_firmware)
  6853. release_firmware(bp->mips_firmware);
  6854. if (bp->rv2p_firmware)
  6855. release_firmware(bp->rv2p_firmware);
  6856. if (bp->regview)
  6857. iounmap(bp->regview);
  6858. pci_release_regions(pdev);
  6859. pci_disable_device(pdev);
  6860. pci_set_drvdata(pdev, NULL);
  6861. free_netdev(dev);
  6862. return rc;
  6863. }
  6864. static void __devexit
  6865. bnx2_remove_one(struct pci_dev *pdev)
  6866. {
  6867. struct net_device *dev = pci_get_drvdata(pdev);
  6868. struct bnx2 *bp = netdev_priv(dev);
  6869. flush_scheduled_work();
  6870. unregister_netdev(dev);
  6871. if (bp->mips_firmware)
  6872. release_firmware(bp->mips_firmware);
  6873. if (bp->rv2p_firmware)
  6874. release_firmware(bp->rv2p_firmware);
  6875. if (bp->regview)
  6876. iounmap(bp->regview);
  6877. kfree(bp->temp_stats_blk);
  6878. free_netdev(dev);
  6879. pci_release_regions(pdev);
  6880. pci_disable_device(pdev);
  6881. pci_set_drvdata(pdev, NULL);
  6882. }
  6883. static int
  6884. bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
  6885. {
  6886. struct net_device *dev = pci_get_drvdata(pdev);
  6887. struct bnx2 *bp = netdev_priv(dev);
  6888. /* PCI register 4 needs to be saved whether netif_running() or not.
  6889. * MSI address and data need to be saved if using MSI and
  6890. * netif_running().
  6891. */
  6892. pci_save_state(pdev);
  6893. if (!netif_running(dev))
  6894. return 0;
  6895. flush_scheduled_work();
  6896. bnx2_netif_stop(bp, true);
  6897. netif_device_detach(dev);
  6898. del_timer_sync(&bp->timer);
  6899. bnx2_shutdown_chip(bp);
  6900. bnx2_free_skbs(bp);
  6901. bnx2_set_power_state(bp, pci_choose_state(pdev, state));
  6902. return 0;
  6903. }
  6904. static int
  6905. bnx2_resume(struct pci_dev *pdev)
  6906. {
  6907. struct net_device *dev = pci_get_drvdata(pdev);
  6908. struct bnx2 *bp = netdev_priv(dev);
  6909. pci_restore_state(pdev);
  6910. if (!netif_running(dev))
  6911. return 0;
  6912. bnx2_set_power_state(bp, PCI_D0);
  6913. netif_device_attach(dev);
  6914. bnx2_init_nic(bp, 1);
  6915. bnx2_netif_start(bp, true);
  6916. return 0;
  6917. }
  6918. /**
  6919. * bnx2_io_error_detected - called when PCI error is detected
  6920. * @pdev: Pointer to PCI device
  6921. * @state: The current pci connection state
  6922. *
  6923. * This function is called after a PCI bus error affecting
  6924. * this device has been detected.
  6925. */
  6926. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  6927. pci_channel_state_t state)
  6928. {
  6929. struct net_device *dev = pci_get_drvdata(pdev);
  6930. struct bnx2 *bp = netdev_priv(dev);
  6931. rtnl_lock();
  6932. netif_device_detach(dev);
  6933. if (state == pci_channel_io_perm_failure) {
  6934. rtnl_unlock();
  6935. return PCI_ERS_RESULT_DISCONNECT;
  6936. }
  6937. if (netif_running(dev)) {
  6938. bnx2_netif_stop(bp, true);
  6939. del_timer_sync(&bp->timer);
  6940. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  6941. }
  6942. pci_disable_device(pdev);
  6943. rtnl_unlock();
  6944. /* Request a slot slot reset. */
  6945. return PCI_ERS_RESULT_NEED_RESET;
  6946. }
  6947. /**
  6948. * bnx2_io_slot_reset - called after the pci bus has been reset.
  6949. * @pdev: Pointer to PCI device
  6950. *
  6951. * Restart the card from scratch, as if from a cold-boot.
  6952. */
  6953. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  6954. {
  6955. struct net_device *dev = pci_get_drvdata(pdev);
  6956. struct bnx2 *bp = netdev_priv(dev);
  6957. rtnl_lock();
  6958. if (pci_enable_device(pdev)) {
  6959. dev_err(&pdev->dev,
  6960. "Cannot re-enable PCI device after reset\n");
  6961. rtnl_unlock();
  6962. return PCI_ERS_RESULT_DISCONNECT;
  6963. }
  6964. pci_set_master(pdev);
  6965. pci_restore_state(pdev);
  6966. pci_save_state(pdev);
  6967. if (netif_running(dev)) {
  6968. bnx2_set_power_state(bp, PCI_D0);
  6969. bnx2_init_nic(bp, 1);
  6970. }
  6971. rtnl_unlock();
  6972. return PCI_ERS_RESULT_RECOVERED;
  6973. }
  6974. /**
  6975. * bnx2_io_resume - called when traffic can start flowing again.
  6976. * @pdev: Pointer to PCI device
  6977. *
  6978. * This callback is called when the error recovery driver tells us that
  6979. * its OK to resume normal operation.
  6980. */
  6981. static void bnx2_io_resume(struct pci_dev *pdev)
  6982. {
  6983. struct net_device *dev = pci_get_drvdata(pdev);
  6984. struct bnx2 *bp = netdev_priv(dev);
  6985. rtnl_lock();
  6986. if (netif_running(dev))
  6987. bnx2_netif_start(bp, true);
  6988. netif_device_attach(dev);
  6989. rtnl_unlock();
  6990. }
  6991. static struct pci_error_handlers bnx2_err_handler = {
  6992. .error_detected = bnx2_io_error_detected,
  6993. .slot_reset = bnx2_io_slot_reset,
  6994. .resume = bnx2_io_resume,
  6995. };
  6996. static struct pci_driver bnx2_pci_driver = {
  6997. .name = DRV_MODULE_NAME,
  6998. .id_table = bnx2_pci_tbl,
  6999. .probe = bnx2_init_one,
  7000. .remove = __devexit_p(bnx2_remove_one),
  7001. .suspend = bnx2_suspend,
  7002. .resume = bnx2_resume,
  7003. .err_handler = &bnx2_err_handler,
  7004. };
  7005. static int __init bnx2_init(void)
  7006. {
  7007. return pci_register_driver(&bnx2_pci_driver);
  7008. }
  7009. static void __exit bnx2_cleanup(void)
  7010. {
  7011. pci_unregister_driver(&bnx2_pci_driver);
  7012. }
  7013. module_init(bnx2_init);
  7014. module_exit(bnx2_cleanup);