sun4i_timer.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * Allwinner A1X SoCs timer handling.
  3. *
  4. * Copyright (C) 2012 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * Based on code from
  9. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  10. * Benn Huang <benn@allwinnertech.com>
  11. *
  12. * This file is licensed under the terms of the GNU General Public
  13. * License version 2. This program is licensed "as is" without any
  14. * warranty of any kind, whether express or implied.
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/sched_clock.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #define TIMER_IRQ_EN_REG 0x00
  26. #define TIMER_IRQ_EN(val) BIT(val)
  27. #define TIMER_IRQ_ST_REG 0x04
  28. #define TIMER_CTL_REG(val) (0x10 * val + 0x10)
  29. #define TIMER_CTL_ENABLE BIT(0)
  30. #define TIMER_CTL_RELOAD BIT(1)
  31. #define TIMER_CTL_CLK_SRC(val) (((val) & 0x3) << 2)
  32. #define TIMER_CTL_CLK_SRC_OSC24M (1)
  33. #define TIMER_CTL_CLK_PRES(val) (((val) & 0x7) << 4)
  34. #define TIMER_CTL_ONESHOT BIT(7)
  35. #define TIMER_INTVAL_REG(val) (0x10 * (val) + 0x14)
  36. #define TIMER_CNTVAL_REG(val) (0x10 * (val) + 0x18)
  37. static void __iomem *timer_base;
  38. /*
  39. * When we disable a timer, we need to wait at least for 2 cycles of
  40. * the timer source clock. We will use for that the clocksource timer
  41. * that is already setup and runs at the same frequency than the other
  42. * timers, and we never will be disabled.
  43. */
  44. static void sun4i_clkevt_sync(void)
  45. {
  46. u32 old = readl(timer_base + TIMER_CNTVAL_REG(1));
  47. while ((old - readl(timer_base + TIMER_CNTVAL_REG(1))) < 3)
  48. cpu_relax();
  49. }
  50. static void sun4i_clkevt_time_stop(u8 timer)
  51. {
  52. u32 val = readl(timer_base + TIMER_CTL_REG(timer));
  53. writel(val & ~TIMER_CTL_ENABLE, timer_base + TIMER_CTL_REG(timer));
  54. sun4i_clkevt_sync();
  55. }
  56. static void sun4i_clkevt_time_setup(u8 timer, unsigned long delay)
  57. {
  58. writel(delay, timer_base + TIMER_INTVAL_REG(timer));
  59. }
  60. static void sun4i_clkevt_time_start(u8 timer, bool periodic)
  61. {
  62. u32 val = readl(timer_base + TIMER_CTL_REG(timer));
  63. if (periodic)
  64. val &= ~TIMER_CTL_ONESHOT;
  65. else
  66. val |= TIMER_CTL_ONESHOT;
  67. writel(val | TIMER_CTL_ENABLE, timer_base + TIMER_CTL_REG(timer));
  68. }
  69. static void sun4i_clkevt_mode(enum clock_event_mode mode,
  70. struct clock_event_device *clk)
  71. {
  72. switch (mode) {
  73. case CLOCK_EVT_MODE_PERIODIC:
  74. sun4i_clkevt_time_stop(0);
  75. sun4i_clkevt_time_start(0, true);
  76. break;
  77. case CLOCK_EVT_MODE_ONESHOT:
  78. sun4i_clkevt_time_stop(0);
  79. sun4i_clkevt_time_start(0, false);
  80. break;
  81. case CLOCK_EVT_MODE_UNUSED:
  82. case CLOCK_EVT_MODE_SHUTDOWN:
  83. default:
  84. sun4i_clkevt_time_stop(0);
  85. break;
  86. }
  87. }
  88. static int sun4i_clkevt_next_event(unsigned long evt,
  89. struct clock_event_device *unused)
  90. {
  91. sun4i_clkevt_time_stop(0);
  92. sun4i_clkevt_time_setup(0, evt);
  93. sun4i_clkevt_time_start(0, false);
  94. return 0;
  95. }
  96. static struct clock_event_device sun4i_clockevent = {
  97. .name = "sun4i_tick",
  98. .rating = 300,
  99. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  100. .set_mode = sun4i_clkevt_mode,
  101. .set_next_event = sun4i_clkevt_next_event,
  102. };
  103. static irqreturn_t sun4i_timer_interrupt(int irq, void *dev_id)
  104. {
  105. struct clock_event_device *evt = (struct clock_event_device *)dev_id;
  106. writel(0x1, timer_base + TIMER_IRQ_ST_REG);
  107. evt->event_handler(evt);
  108. return IRQ_HANDLED;
  109. }
  110. static struct irqaction sun4i_timer_irq = {
  111. .name = "sun4i_timer0",
  112. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  113. .handler = sun4i_timer_interrupt,
  114. .dev_id = &sun4i_clockevent,
  115. };
  116. static u32 sun4i_timer_sched_read(void)
  117. {
  118. return ~readl(timer_base + TIMER_CNTVAL_REG(1));
  119. }
  120. static void __init sun4i_timer_init(struct device_node *node)
  121. {
  122. unsigned long rate = 0;
  123. struct clk *clk;
  124. int ret, irq;
  125. u32 val;
  126. timer_base = of_iomap(node, 0);
  127. if (!timer_base)
  128. panic("Can't map registers");
  129. irq = irq_of_parse_and_map(node, 0);
  130. if (irq <= 0)
  131. panic("Can't parse IRQ");
  132. clk = of_clk_get(node, 0);
  133. if (IS_ERR(clk))
  134. panic("Can't get timer clock");
  135. clk_prepare_enable(clk);
  136. rate = clk_get_rate(clk);
  137. writel(~0, timer_base + TIMER_INTVAL_REG(1));
  138. writel(TIMER_CTL_ENABLE | TIMER_CTL_RELOAD |
  139. TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M),
  140. timer_base + TIMER_CTL_REG(1));
  141. setup_sched_clock(sun4i_timer_sched_read, 32, rate);
  142. clocksource_mmio_init(timer_base + TIMER_CNTVAL_REG(1), node->name,
  143. rate, 300, 32, clocksource_mmio_readl_down);
  144. writel(rate / HZ, timer_base + TIMER_INTVAL_REG(0));
  145. writel(TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M) | TIMER_CTL_RELOAD,
  146. timer_base + TIMER_CTL_REG(0));
  147. ret = setup_irq(irq, &sun4i_timer_irq);
  148. if (ret)
  149. pr_warn("failed to setup irq %d\n", irq);
  150. /* Enable timer0 interrupt */
  151. val = readl(timer_base + TIMER_IRQ_EN_REG);
  152. writel(val | TIMER_IRQ_EN(0), timer_base + TIMER_IRQ_EN_REG);
  153. sun4i_clockevent.cpumask = cpumask_of(0);
  154. clockevents_config_and_register(&sun4i_clockevent, rate, 0x1,
  155. 0xffffffff);
  156. }
  157. CLOCKSOURCE_OF_DECLARE(sun4i, "allwinner,sun4i-timer",
  158. sun4i_timer_init);