dmaengine.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/bitmap.h>
  27. #include <asm/page.h>
  28. /**
  29. * typedef dma_cookie_t - an opaque DMA cookie
  30. *
  31. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  32. */
  33. typedef s32 dma_cookie_t;
  34. #define DMA_MIN_COOKIE 1
  35. #define DMA_MAX_COOKIE INT_MAX
  36. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  37. /**
  38. * enum dma_status - DMA transaction status
  39. * @DMA_SUCCESS: transaction completed successfully
  40. * @DMA_IN_PROGRESS: transaction not yet processed
  41. * @DMA_PAUSED: transaction is paused
  42. * @DMA_ERROR: transaction failed
  43. */
  44. enum dma_status {
  45. DMA_SUCCESS,
  46. DMA_IN_PROGRESS,
  47. DMA_PAUSED,
  48. DMA_ERROR,
  49. };
  50. /**
  51. * enum dma_transaction_type - DMA transaction types/indexes
  52. *
  53. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  54. * automatically set as dma devices are registered.
  55. */
  56. enum dma_transaction_type {
  57. DMA_MEMCPY,
  58. DMA_XOR,
  59. DMA_PQ,
  60. DMA_XOR_VAL,
  61. DMA_PQ_VAL,
  62. DMA_MEMSET,
  63. DMA_INTERRUPT,
  64. DMA_SG,
  65. DMA_PRIVATE,
  66. DMA_ASYNC_TX,
  67. DMA_SLAVE,
  68. DMA_CYCLIC,
  69. DMA_INTERLEAVE,
  70. /* last transaction type for creation of the capabilities mask */
  71. DMA_TX_TYPE_END,
  72. };
  73. /**
  74. * enum dma_transfer_direction - dma transfer mode and direction indicator
  75. * @DMA_MEM_TO_MEM: Async/Memcpy mode
  76. * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
  77. * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
  78. * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
  79. */
  80. enum dma_transfer_direction {
  81. DMA_MEM_TO_MEM,
  82. DMA_MEM_TO_DEV,
  83. DMA_DEV_TO_MEM,
  84. DMA_DEV_TO_DEV,
  85. DMA_TRANS_NONE,
  86. };
  87. /**
  88. * Interleaved Transfer Request
  89. * ----------------------------
  90. * A chunk is collection of contiguous bytes to be transfered.
  91. * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
  92. * ICGs may or maynot change between chunks.
  93. * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
  94. * that when repeated an integral number of times, specifies the transfer.
  95. * A transfer template is specification of a Frame, the number of times
  96. * it is to be repeated and other per-transfer attributes.
  97. *
  98. * Practically, a client driver would have ready a template for each
  99. * type of transfer it is going to need during its lifetime and
  100. * set only 'src_start' and 'dst_start' before submitting the requests.
  101. *
  102. *
  103. * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
  104. * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
  105. *
  106. * == Chunk size
  107. * ... ICG
  108. */
  109. /**
  110. * struct data_chunk - Element of scatter-gather list that makes a frame.
  111. * @size: Number of bytes to read from source.
  112. * size_dst := fn(op, size_src), so doesn't mean much for destination.
  113. * @icg: Number of bytes to jump after last src/dst address of this
  114. * chunk and before first src/dst address for next chunk.
  115. * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
  116. * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
  117. */
  118. struct data_chunk {
  119. size_t size;
  120. size_t icg;
  121. };
  122. /**
  123. * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
  124. * and attributes.
  125. * @src_start: Bus address of source for the first chunk.
  126. * @dst_start: Bus address of destination for the first chunk.
  127. * @dir: Specifies the type of Source and Destination.
  128. * @src_inc: If the source address increments after reading from it.
  129. * @dst_inc: If the destination address increments after writing to it.
  130. * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
  131. * Otherwise, source is read contiguously (icg ignored).
  132. * Ignored if src_inc is false.
  133. * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
  134. * Otherwise, destination is filled contiguously (icg ignored).
  135. * Ignored if dst_inc is false.
  136. * @numf: Number of frames in this template.
  137. * @frame_size: Number of chunks in a frame i.e, size of sgl[].
  138. * @sgl: Array of {chunk,icg} pairs that make up a frame.
  139. */
  140. struct dma_interleaved_template {
  141. dma_addr_t src_start;
  142. dma_addr_t dst_start;
  143. enum dma_transfer_direction dir;
  144. bool src_inc;
  145. bool dst_inc;
  146. bool src_sgl;
  147. bool dst_sgl;
  148. size_t numf;
  149. size_t frame_size;
  150. struct data_chunk sgl[0];
  151. };
  152. /**
  153. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  154. * control completion, and communicate status.
  155. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  156. * this transaction
  157. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  158. * acknowledges receipt, i.e. has has a chance to establish any dependency
  159. * chains
  160. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  161. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  162. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  163. * (if not set, do the source dma-unmapping as page)
  164. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  165. * (if not set, do the destination dma-unmapping as page)
  166. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  167. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  168. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  169. * sources that were the result of a previous operation, in the case of a PQ
  170. * operation it continues the calculation with new sources
  171. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  172. * on the result of this operation
  173. */
  174. enum dma_ctrl_flags {
  175. DMA_PREP_INTERRUPT = (1 << 0),
  176. DMA_CTRL_ACK = (1 << 1),
  177. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  178. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  179. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  180. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  181. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  182. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  183. DMA_PREP_CONTINUE = (1 << 8),
  184. DMA_PREP_FENCE = (1 << 9),
  185. };
  186. /**
  187. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  188. * on a running channel.
  189. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  190. * @DMA_PAUSE: pause ongoing transfers
  191. * @DMA_RESUME: resume paused transfer
  192. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  193. * that need to runtime reconfigure the slave channels (as opposed to passing
  194. * configuration data in statically from the platform). An additional
  195. * argument of struct dma_slave_config must be passed in with this
  196. * command.
  197. * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
  198. * into external start mode.
  199. */
  200. enum dma_ctrl_cmd {
  201. DMA_TERMINATE_ALL,
  202. DMA_PAUSE,
  203. DMA_RESUME,
  204. DMA_SLAVE_CONFIG,
  205. FSLDMA_EXTERNAL_START,
  206. };
  207. /**
  208. * enum sum_check_bits - bit position of pq_check_flags
  209. */
  210. enum sum_check_bits {
  211. SUM_CHECK_P = 0,
  212. SUM_CHECK_Q = 1,
  213. };
  214. /**
  215. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  216. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  217. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  218. */
  219. enum sum_check_flags {
  220. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  221. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  222. };
  223. /**
  224. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  225. * See linux/cpumask.h
  226. */
  227. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  228. /**
  229. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  230. * @memcpy_count: transaction counter
  231. * @bytes_transferred: byte counter
  232. */
  233. struct dma_chan_percpu {
  234. /* stats */
  235. unsigned long memcpy_count;
  236. unsigned long bytes_transferred;
  237. };
  238. /**
  239. * struct dma_chan - devices supply DMA channels, clients use them
  240. * @device: ptr to the dma device who supplies this channel, always !%NULL
  241. * @cookie: last cookie value returned to client
  242. * @chan_id: channel ID for sysfs
  243. * @dev: class device for sysfs
  244. * @device_node: used to add this to the device chan list
  245. * @local: per-cpu pointer to a struct dma_chan_percpu
  246. * @client-count: how many clients are using this channel
  247. * @table_count: number of appearances in the mem-to-mem allocation table
  248. * @private: private data for certain client-channel associations
  249. */
  250. struct dma_chan {
  251. struct dma_device *device;
  252. dma_cookie_t cookie;
  253. /* sysfs */
  254. int chan_id;
  255. struct dma_chan_dev *dev;
  256. struct list_head device_node;
  257. struct dma_chan_percpu __percpu *local;
  258. int client_count;
  259. int table_count;
  260. void *private;
  261. };
  262. /**
  263. * struct dma_chan_dev - relate sysfs device node to backing channel device
  264. * @chan - driver channel device
  265. * @device - sysfs device
  266. * @dev_id - parent dma_device dev_id
  267. * @idr_ref - reference count to gate release of dma_device dev_id
  268. */
  269. struct dma_chan_dev {
  270. struct dma_chan *chan;
  271. struct device device;
  272. int dev_id;
  273. atomic_t *idr_ref;
  274. };
  275. /**
  276. * enum dma_slave_buswidth - defines bus with of the DMA slave
  277. * device, source or target buses
  278. */
  279. enum dma_slave_buswidth {
  280. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  281. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  282. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  283. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  284. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  285. };
  286. /**
  287. * struct dma_slave_config - dma slave channel runtime config
  288. * @direction: whether the data shall go in or out on this slave
  289. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  290. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  291. * need to differentiate source and target addresses.
  292. * @src_addr: this is the physical address where DMA slave data
  293. * should be read (RX), if the source is memory this argument is
  294. * ignored.
  295. * @dst_addr: this is the physical address where DMA slave data
  296. * should be written (TX), if the source is memory this argument
  297. * is ignored.
  298. * @src_addr_width: this is the width in bytes of the source (RX)
  299. * register where DMA data shall be read. If the source
  300. * is memory this may be ignored depending on architecture.
  301. * Legal values: 1, 2, 4, 8.
  302. * @dst_addr_width: same as src_addr_width but for destination
  303. * target (TX) mutatis mutandis.
  304. * @src_maxburst: the maximum number of words (note: words, as in
  305. * units of the src_addr_width member, not bytes) that can be sent
  306. * in one burst to the device. Typically something like half the
  307. * FIFO depth on I/O peripherals so you don't overflow it. This
  308. * may or may not be applicable on memory sources.
  309. * @dst_maxburst: same as src_maxburst but for destination target
  310. * mutatis mutandis.
  311. *
  312. * This struct is passed in as configuration data to a DMA engine
  313. * in order to set up a certain channel for DMA transport at runtime.
  314. * The DMA device/engine has to provide support for an additional
  315. * command in the channel config interface, DMA_SLAVE_CONFIG
  316. * and this struct will then be passed in as an argument to the
  317. * DMA engine device_control() function.
  318. *
  319. * The rationale for adding configuration information to this struct
  320. * is as follows: if it is likely that most DMA slave controllers in
  321. * the world will support the configuration option, then make it
  322. * generic. If not: if it is fixed so that it be sent in static from
  323. * the platform data, then prefer to do that. Else, if it is neither
  324. * fixed at runtime, nor generic enough (such as bus mastership on
  325. * some CPU family and whatnot) then create a custom slave config
  326. * struct and pass that, then make this config a member of that
  327. * struct, if applicable.
  328. */
  329. struct dma_slave_config {
  330. enum dma_transfer_direction direction;
  331. dma_addr_t src_addr;
  332. dma_addr_t dst_addr;
  333. enum dma_slave_buswidth src_addr_width;
  334. enum dma_slave_buswidth dst_addr_width;
  335. u32 src_maxburst;
  336. u32 dst_maxburst;
  337. };
  338. static inline const char *dma_chan_name(struct dma_chan *chan)
  339. {
  340. return dev_name(&chan->dev->device);
  341. }
  342. void dma_chan_cleanup(struct kref *kref);
  343. /**
  344. * typedef dma_filter_fn - callback filter for dma_request_channel
  345. * @chan: channel to be reviewed
  346. * @filter_param: opaque parameter passed through dma_request_channel
  347. *
  348. * When this optional parameter is specified in a call to dma_request_channel a
  349. * suitable channel is passed to this routine for further dispositioning before
  350. * being returned. Where 'suitable' indicates a non-busy channel that
  351. * satisfies the given capability mask. It returns 'true' to indicate that the
  352. * channel is suitable.
  353. */
  354. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  355. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  356. /**
  357. * struct dma_async_tx_descriptor - async transaction descriptor
  358. * ---dma generic offload fields---
  359. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  360. * this tx is sitting on a dependency list
  361. * @flags: flags to augment operation preparation, control completion, and
  362. * communicate status
  363. * @phys: physical address of the descriptor
  364. * @chan: target channel for this operation
  365. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  366. * @callback: routine to call after this operation is complete
  367. * @callback_param: general parameter to pass to the callback routine
  368. * ---async_tx api specific fields---
  369. * @next: at completion submit this descriptor
  370. * @parent: pointer to the next level up in the dependency chain
  371. * @lock: protect the parent and next pointers
  372. */
  373. struct dma_async_tx_descriptor {
  374. dma_cookie_t cookie;
  375. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  376. dma_addr_t phys;
  377. struct dma_chan *chan;
  378. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  379. dma_async_tx_callback callback;
  380. void *callback_param;
  381. #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  382. struct dma_async_tx_descriptor *next;
  383. struct dma_async_tx_descriptor *parent;
  384. spinlock_t lock;
  385. #endif
  386. };
  387. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  388. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  389. {
  390. }
  391. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  392. {
  393. }
  394. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  395. {
  396. BUG();
  397. }
  398. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  399. {
  400. }
  401. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  402. {
  403. }
  404. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  405. {
  406. return NULL;
  407. }
  408. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  409. {
  410. return NULL;
  411. }
  412. #else
  413. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  414. {
  415. spin_lock_bh(&txd->lock);
  416. }
  417. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  418. {
  419. spin_unlock_bh(&txd->lock);
  420. }
  421. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  422. {
  423. txd->next = next;
  424. next->parent = txd;
  425. }
  426. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  427. {
  428. txd->parent = NULL;
  429. }
  430. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  431. {
  432. txd->next = NULL;
  433. }
  434. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  435. {
  436. return txd->parent;
  437. }
  438. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  439. {
  440. return txd->next;
  441. }
  442. #endif
  443. /**
  444. * struct dma_tx_state - filled in to report the status of
  445. * a transfer.
  446. * @last: last completed DMA cookie
  447. * @used: last issued DMA cookie (i.e. the one in progress)
  448. * @residue: the remaining number of bytes left to transmit
  449. * on the selected transfer for states DMA_IN_PROGRESS and
  450. * DMA_PAUSED if this is implemented in the driver, else 0
  451. */
  452. struct dma_tx_state {
  453. dma_cookie_t last;
  454. dma_cookie_t used;
  455. u32 residue;
  456. };
  457. /**
  458. * struct dma_device - info on the entity supplying DMA services
  459. * @chancnt: how many DMA channels are supported
  460. * @privatecnt: how many DMA channels are requested by dma_request_channel
  461. * @channels: the list of struct dma_chan
  462. * @global_node: list_head for global dma_device_list
  463. * @cap_mask: one or more dma_capability flags
  464. * @max_xor: maximum number of xor sources, 0 if no capability
  465. * @max_pq: maximum number of PQ sources and PQ-continue capability
  466. * @copy_align: alignment shift for memcpy operations
  467. * @xor_align: alignment shift for xor operations
  468. * @pq_align: alignment shift for pq operations
  469. * @fill_align: alignment shift for memset operations
  470. * @dev_id: unique device ID
  471. * @dev: struct device reference for dma mapping api
  472. * @device_alloc_chan_resources: allocate resources and return the
  473. * number of allocated descriptors
  474. * @device_free_chan_resources: release DMA channel's resources
  475. * @device_prep_dma_memcpy: prepares a memcpy operation
  476. * @device_prep_dma_xor: prepares a xor operation
  477. * @device_prep_dma_xor_val: prepares a xor validation operation
  478. * @device_prep_dma_pq: prepares a pq operation
  479. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  480. * @device_prep_dma_memset: prepares a memset operation
  481. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  482. * @device_prep_slave_sg: prepares a slave dma operation
  483. * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
  484. * The function takes a buffer of size buf_len. The callback function will
  485. * be called after period_len bytes have been transferred.
  486. * @device_prep_interleaved_dma: Transfer expression in a generic way.
  487. * @device_control: manipulate all pending operations on a channel, returns
  488. * zero or error code
  489. * @device_tx_status: poll for transaction completion, the optional
  490. * txstate parameter can be supplied with a pointer to get a
  491. * struct with auxiliary transfer status information, otherwise the call
  492. * will just return a simple status code
  493. * @device_issue_pending: push pending transactions to hardware
  494. */
  495. struct dma_device {
  496. unsigned int chancnt;
  497. unsigned int privatecnt;
  498. struct list_head channels;
  499. struct list_head global_node;
  500. dma_cap_mask_t cap_mask;
  501. unsigned short max_xor;
  502. unsigned short max_pq;
  503. u8 copy_align;
  504. u8 xor_align;
  505. u8 pq_align;
  506. u8 fill_align;
  507. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  508. int dev_id;
  509. struct device *dev;
  510. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  511. void (*device_free_chan_resources)(struct dma_chan *chan);
  512. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  513. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  514. size_t len, unsigned long flags);
  515. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  516. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  517. unsigned int src_cnt, size_t len, unsigned long flags);
  518. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  519. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  520. size_t len, enum sum_check_flags *result, unsigned long flags);
  521. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  522. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  523. unsigned int src_cnt, const unsigned char *scf,
  524. size_t len, unsigned long flags);
  525. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  526. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  527. unsigned int src_cnt, const unsigned char *scf, size_t len,
  528. enum sum_check_flags *pqres, unsigned long flags);
  529. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  530. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  531. unsigned long flags);
  532. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  533. struct dma_chan *chan, unsigned long flags);
  534. struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
  535. struct dma_chan *chan,
  536. struct scatterlist *dst_sg, unsigned int dst_nents,
  537. struct scatterlist *src_sg, unsigned int src_nents,
  538. unsigned long flags);
  539. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  540. struct dma_chan *chan, struct scatterlist *sgl,
  541. unsigned int sg_len, enum dma_transfer_direction direction,
  542. unsigned long flags);
  543. struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
  544. struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
  545. size_t period_len, enum dma_transfer_direction direction);
  546. struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
  547. struct dma_chan *chan, struct dma_interleaved_template *xt,
  548. unsigned long flags);
  549. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  550. unsigned long arg);
  551. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  552. dma_cookie_t cookie,
  553. struct dma_tx_state *txstate);
  554. void (*device_issue_pending)(struct dma_chan *chan);
  555. };
  556. static inline int dmaengine_device_control(struct dma_chan *chan,
  557. enum dma_ctrl_cmd cmd,
  558. unsigned long arg)
  559. {
  560. return chan->device->device_control(chan, cmd, arg);
  561. }
  562. static inline int dmaengine_slave_config(struct dma_chan *chan,
  563. struct dma_slave_config *config)
  564. {
  565. return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
  566. (unsigned long)config);
  567. }
  568. static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
  569. struct dma_chan *chan, void *buf, size_t len,
  570. enum dma_transfer_direction dir, unsigned long flags)
  571. {
  572. struct scatterlist sg;
  573. sg_init_one(&sg, buf, len);
  574. return chan->device->device_prep_slave_sg(chan, &sg, 1, dir, flags);
  575. }
  576. static inline int dmaengine_terminate_all(struct dma_chan *chan)
  577. {
  578. return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
  579. }
  580. static inline int dmaengine_pause(struct dma_chan *chan)
  581. {
  582. return dmaengine_device_control(chan, DMA_PAUSE, 0);
  583. }
  584. static inline int dmaengine_resume(struct dma_chan *chan)
  585. {
  586. return dmaengine_device_control(chan, DMA_RESUME, 0);
  587. }
  588. static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
  589. {
  590. return desc->tx_submit(desc);
  591. }
  592. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  593. {
  594. size_t mask;
  595. if (!align)
  596. return true;
  597. mask = (1 << align) - 1;
  598. if (mask & (off1 | off2 | len))
  599. return false;
  600. return true;
  601. }
  602. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  603. size_t off2, size_t len)
  604. {
  605. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  606. }
  607. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  608. size_t off2, size_t len)
  609. {
  610. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  611. }
  612. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  613. size_t off2, size_t len)
  614. {
  615. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  616. }
  617. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  618. size_t off2, size_t len)
  619. {
  620. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  621. }
  622. static inline void
  623. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  624. {
  625. dma->max_pq = maxpq;
  626. if (has_pq_continue)
  627. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  628. }
  629. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  630. {
  631. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  632. }
  633. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  634. {
  635. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  636. return (flags & mask) == mask;
  637. }
  638. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  639. {
  640. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  641. }
  642. static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  643. {
  644. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  645. }
  646. /* dma_maxpq - reduce maxpq in the face of continued operations
  647. * @dma - dma device with PQ capability
  648. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  649. *
  650. * When an engine does not support native continuation we need 3 extra
  651. * source slots to reuse P and Q with the following coefficients:
  652. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  653. * 2/ {01} * Q : use Q to continue Q' calculation
  654. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  655. *
  656. * In the case where P is disabled we only need 1 extra source:
  657. * 1/ {01} * Q : use Q to continue Q' calculation
  658. */
  659. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  660. {
  661. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  662. return dma_dev_to_maxpq(dma);
  663. else if (dmaf_p_disabled_continue(flags))
  664. return dma_dev_to_maxpq(dma) - 1;
  665. else if (dmaf_continue(flags))
  666. return dma_dev_to_maxpq(dma) - 3;
  667. BUG();
  668. }
  669. /* --- public DMA engine API --- */
  670. #ifdef CONFIG_DMA_ENGINE
  671. void dmaengine_get(void);
  672. void dmaengine_put(void);
  673. #else
  674. static inline void dmaengine_get(void)
  675. {
  676. }
  677. static inline void dmaengine_put(void)
  678. {
  679. }
  680. #endif
  681. #ifdef CONFIG_NET_DMA
  682. #define net_dmaengine_get() dmaengine_get()
  683. #define net_dmaengine_put() dmaengine_put()
  684. #else
  685. static inline void net_dmaengine_get(void)
  686. {
  687. }
  688. static inline void net_dmaengine_put(void)
  689. {
  690. }
  691. #endif
  692. #ifdef CONFIG_ASYNC_TX_DMA
  693. #define async_dmaengine_get() dmaengine_get()
  694. #define async_dmaengine_put() dmaengine_put()
  695. #ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
  696. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  697. #else
  698. #define async_dma_find_channel(type) dma_find_channel(type)
  699. #endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
  700. #else
  701. static inline void async_dmaengine_get(void)
  702. {
  703. }
  704. static inline void async_dmaengine_put(void)
  705. {
  706. }
  707. static inline struct dma_chan *
  708. async_dma_find_channel(enum dma_transaction_type type)
  709. {
  710. return NULL;
  711. }
  712. #endif /* CONFIG_ASYNC_TX_DMA */
  713. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  714. void *dest, void *src, size_t len);
  715. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  716. struct page *page, unsigned int offset, void *kdata, size_t len);
  717. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  718. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  719. unsigned int src_off, size_t len);
  720. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  721. struct dma_chan *chan);
  722. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  723. {
  724. tx->flags |= DMA_CTRL_ACK;
  725. }
  726. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  727. {
  728. tx->flags &= ~DMA_CTRL_ACK;
  729. }
  730. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  731. {
  732. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  733. }
  734. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  735. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  736. {
  737. return min_t(int, DMA_TX_TYPE_END,
  738. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  739. }
  740. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  741. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  742. {
  743. return min_t(int, DMA_TX_TYPE_END,
  744. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  745. }
  746. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  747. static inline void
  748. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  749. {
  750. set_bit(tx_type, dstp->bits);
  751. }
  752. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  753. static inline void
  754. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  755. {
  756. clear_bit(tx_type, dstp->bits);
  757. }
  758. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  759. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  760. {
  761. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  762. }
  763. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  764. static inline int
  765. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  766. {
  767. return test_bit(tx_type, srcp->bits);
  768. }
  769. #define for_each_dma_cap_mask(cap, mask) \
  770. for ((cap) = first_dma_cap(mask); \
  771. (cap) < DMA_TX_TYPE_END; \
  772. (cap) = next_dma_cap((cap), (mask)))
  773. /**
  774. * dma_async_issue_pending - flush pending transactions to HW
  775. * @chan: target DMA channel
  776. *
  777. * This allows drivers to push copies to HW in batches,
  778. * reducing MMIO writes where possible.
  779. */
  780. static inline void dma_async_issue_pending(struct dma_chan *chan)
  781. {
  782. chan->device->device_issue_pending(chan);
  783. }
  784. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  785. /**
  786. * dma_async_is_tx_complete - poll for transaction completion
  787. * @chan: DMA channel
  788. * @cookie: transaction identifier to check status of
  789. * @last: returns last completed cookie, can be NULL
  790. * @used: returns last issued cookie, can be NULL
  791. *
  792. * If @last and @used are passed in, upon return they reflect the driver
  793. * internal state and can be used with dma_async_is_complete() to check
  794. * the status of multiple cookies without re-checking hardware state.
  795. */
  796. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  797. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  798. {
  799. struct dma_tx_state state;
  800. enum dma_status status;
  801. status = chan->device->device_tx_status(chan, cookie, &state);
  802. if (last)
  803. *last = state.last;
  804. if (used)
  805. *used = state.used;
  806. return status;
  807. }
  808. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  809. dma_async_is_tx_complete(chan, cookie, last, used)
  810. /**
  811. * dma_async_is_complete - test a cookie against chan state
  812. * @cookie: transaction identifier to test status of
  813. * @last_complete: last know completed transaction
  814. * @last_used: last cookie value handed out
  815. *
  816. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  817. * the test logic is separated for lightweight testing of multiple cookies
  818. */
  819. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  820. dma_cookie_t last_complete, dma_cookie_t last_used)
  821. {
  822. if (last_complete <= last_used) {
  823. if ((cookie <= last_complete) || (cookie > last_used))
  824. return DMA_SUCCESS;
  825. } else {
  826. if ((cookie <= last_complete) && (cookie > last_used))
  827. return DMA_SUCCESS;
  828. }
  829. return DMA_IN_PROGRESS;
  830. }
  831. static inline void
  832. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  833. {
  834. if (st) {
  835. st->last = last;
  836. st->used = used;
  837. st->residue = residue;
  838. }
  839. }
  840. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  841. #ifdef CONFIG_DMA_ENGINE
  842. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  843. void dma_issue_pending_all(void);
  844. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  845. void dma_release_channel(struct dma_chan *chan);
  846. #else
  847. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  848. {
  849. return DMA_SUCCESS;
  850. }
  851. static inline void dma_issue_pending_all(void)
  852. {
  853. }
  854. static inline struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask,
  855. dma_filter_fn fn, void *fn_param)
  856. {
  857. return NULL;
  858. }
  859. static inline void dma_release_channel(struct dma_chan *chan)
  860. {
  861. }
  862. #endif
  863. /* --- DMA device --- */
  864. int dma_async_device_register(struct dma_device *device);
  865. void dma_async_device_unregister(struct dma_device *device);
  866. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  867. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  868. struct dma_chan *net_dma_find_channel(void);
  869. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  870. /* --- Helper iov-locking functions --- */
  871. struct dma_page_list {
  872. char __user *base_address;
  873. int nr_pages;
  874. struct page **pages;
  875. };
  876. struct dma_pinned_list {
  877. int nr_iovecs;
  878. struct dma_page_list page_list[0];
  879. };
  880. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  881. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  882. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  883. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  884. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  885. struct dma_pinned_list *pinned_list, struct page *page,
  886. unsigned int offset, size_t len);
  887. #endif /* DMAENGINE_H */