qdio.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * linux/drivers/s390/cio/qdio.h
  3. *
  4. * Copyright 2000,2009 IBM Corp.
  5. * Author(s): Utz Bacher <utz.bacher@de.ibm.com>
  6. * Jan Glauber <jang@linux.vnet.ibm.com>
  7. */
  8. #ifndef _CIO_QDIO_H
  9. #define _CIO_QDIO_H
  10. #include <asm/page.h>
  11. #include <asm/schid.h>
  12. #include <asm/debug.h>
  13. #include "chsc.h"
  14. #define QDIO_BUSY_BIT_PATIENCE (100 << 12) /* 100 microseconds */
  15. #define QDIO_BUSY_BIT_RETRY_DELAY 10 /* 10 milliseconds */
  16. #define QDIO_BUSY_BIT_RETRIES 1000 /* = 10s retry time */
  17. #define QDIO_INPUT_THRESHOLD (500 << 12) /* 500 microseconds */
  18. /*
  19. * if an asynchronous HiperSockets queue runs full, the 10 seconds timer wait
  20. * till next initiative to give transmitted skbs back to the stack is too long.
  21. * Therefore polling is started in case of multicast queue is filled more
  22. * than 50 percent.
  23. */
  24. #define QDIO_IQDIO_POLL_LVL 65 /* HS multicast queue */
  25. enum qdio_irq_states {
  26. QDIO_IRQ_STATE_INACTIVE,
  27. QDIO_IRQ_STATE_ESTABLISHED,
  28. QDIO_IRQ_STATE_ACTIVE,
  29. QDIO_IRQ_STATE_STOPPED,
  30. QDIO_IRQ_STATE_CLEANUP,
  31. QDIO_IRQ_STATE_ERR,
  32. NR_QDIO_IRQ_STATES,
  33. };
  34. /* used as intparm in do_IO */
  35. #define QDIO_DOING_ESTABLISH 1
  36. #define QDIO_DOING_ACTIVATE 2
  37. #define QDIO_DOING_CLEANUP 3
  38. #define SLSB_STATE_NOT_INIT 0x0
  39. #define SLSB_STATE_EMPTY 0x1
  40. #define SLSB_STATE_PRIMED 0x2
  41. #define SLSB_STATE_PENDING 0x3
  42. #define SLSB_STATE_HALTED 0xe
  43. #define SLSB_STATE_ERROR 0xf
  44. #define SLSB_TYPE_INPUT 0x0
  45. #define SLSB_TYPE_OUTPUT 0x20
  46. #define SLSB_OWNER_PROG 0x80
  47. #define SLSB_OWNER_CU 0x40
  48. #define SLSB_P_INPUT_NOT_INIT \
  49. (SLSB_OWNER_PROG | SLSB_TYPE_INPUT | SLSB_STATE_NOT_INIT) /* 0x80 */
  50. #define SLSB_P_INPUT_ACK \
  51. (SLSB_OWNER_PROG | SLSB_TYPE_INPUT | SLSB_STATE_EMPTY) /* 0x81 */
  52. #define SLSB_CU_INPUT_EMPTY \
  53. (SLSB_OWNER_CU | SLSB_TYPE_INPUT | SLSB_STATE_EMPTY) /* 0x41 */
  54. #define SLSB_P_INPUT_PRIMED \
  55. (SLSB_OWNER_PROG | SLSB_TYPE_INPUT | SLSB_STATE_PRIMED) /* 0x82 */
  56. #define SLSB_P_INPUT_HALTED \
  57. (SLSB_OWNER_PROG | SLSB_TYPE_INPUT | SLSB_STATE_HALTED) /* 0x8e */
  58. #define SLSB_P_INPUT_ERROR \
  59. (SLSB_OWNER_PROG | SLSB_TYPE_INPUT | SLSB_STATE_ERROR) /* 0x8f */
  60. #define SLSB_P_OUTPUT_NOT_INIT \
  61. (SLSB_OWNER_PROG | SLSB_TYPE_OUTPUT | SLSB_STATE_NOT_INIT) /* 0xa0 */
  62. #define SLSB_P_OUTPUT_EMPTY \
  63. (SLSB_OWNER_PROG | SLSB_TYPE_OUTPUT | SLSB_STATE_EMPTY) /* 0xa1 */
  64. #define SLSB_P_OUTPUT_PENDING \
  65. (SLSB_OWNER_PROG | SLSB_TYPE_OUTPUT | SLSB_STATE_PENDING) /* 0xa3 */
  66. #define SLSB_CU_OUTPUT_PRIMED \
  67. (SLSB_OWNER_CU | SLSB_TYPE_OUTPUT | SLSB_STATE_PRIMED) /* 0x62 */
  68. #define SLSB_P_OUTPUT_HALTED \
  69. (SLSB_OWNER_PROG | SLSB_TYPE_OUTPUT | SLSB_STATE_HALTED) /* 0xae */
  70. #define SLSB_P_OUTPUT_ERROR \
  71. (SLSB_OWNER_PROG | SLSB_TYPE_OUTPUT | SLSB_STATE_ERROR) /* 0xaf */
  72. #define SLSB_ERROR_DURING_LOOKUP 0xff
  73. /* additional CIWs returned by extended Sense-ID */
  74. #define CIW_TYPE_EQUEUE 0x3 /* establish QDIO queues */
  75. #define CIW_TYPE_AQUEUE 0x4 /* activate QDIO queues */
  76. /* flags for st qdio sch data */
  77. #define CHSC_FLAG_QDIO_CAPABILITY 0x80
  78. #define CHSC_FLAG_VALIDITY 0x40
  79. /* SIGA flags */
  80. #define QDIO_SIGA_WRITE 0x00
  81. #define QDIO_SIGA_READ 0x01
  82. #define QDIO_SIGA_SYNC 0x02
  83. #define QDIO_SIGA_WRITEQ 0x04
  84. #define QDIO_SIGA_QEBSM_FLAG 0x80
  85. #ifdef CONFIG_64BIT
  86. static inline int do_sqbs(u64 token, unsigned char state, int queue,
  87. int *start, int *count)
  88. {
  89. register unsigned long _ccq asm ("0") = *count;
  90. register unsigned long _token asm ("1") = token;
  91. unsigned long _queuestart = ((unsigned long)queue << 32) | *start;
  92. asm volatile(
  93. " .insn rsy,0xeb000000008A,%1,0,0(%2)"
  94. : "+d" (_ccq), "+d" (_queuestart)
  95. : "d" ((unsigned long)state), "d" (_token)
  96. : "memory", "cc");
  97. *count = _ccq & 0xff;
  98. *start = _queuestart & 0xff;
  99. return (_ccq >> 32) & 0xff;
  100. }
  101. static inline int do_eqbs(u64 token, unsigned char *state, int queue,
  102. int *start, int *count, int ack)
  103. {
  104. register unsigned long _ccq asm ("0") = *count;
  105. register unsigned long _token asm ("1") = token;
  106. unsigned long _queuestart = ((unsigned long)queue << 32) | *start;
  107. unsigned long _state = (unsigned long)ack << 63;
  108. asm volatile(
  109. " .insn rrf,0xB99c0000,%1,%2,0,0"
  110. : "+d" (_ccq), "+d" (_queuestart), "+d" (_state)
  111. : "d" (_token)
  112. : "memory", "cc");
  113. *count = _ccq & 0xff;
  114. *start = _queuestart & 0xff;
  115. *state = _state & 0xff;
  116. return (_ccq >> 32) & 0xff;
  117. }
  118. #else
  119. static inline int do_sqbs(u64 token, unsigned char state, int queue,
  120. int *start, int *count) { return 0; }
  121. static inline int do_eqbs(u64 token, unsigned char *state, int queue,
  122. int *start, int *count, int ack) { return 0; }
  123. #endif /* CONFIG_64BIT */
  124. struct qdio_irq;
  125. struct siga_flag {
  126. u8 input:1;
  127. u8 output:1;
  128. u8 sync:1;
  129. u8 sync_after_ai:1;
  130. u8 sync_out_after_pci:1;
  131. u8:3;
  132. } __attribute__ ((packed));
  133. struct chsc_ssqd_area {
  134. struct chsc_header request;
  135. u16:10;
  136. u8 ssid:2;
  137. u8 fmt:4;
  138. u16 first_sch;
  139. u16:16;
  140. u16 last_sch;
  141. u32:32;
  142. struct chsc_header response;
  143. u32:32;
  144. struct qdio_ssqd_desc qdio_ssqd;
  145. } __attribute__ ((packed));
  146. struct scssc_area {
  147. struct chsc_header request;
  148. u16 operation_code;
  149. u16:16;
  150. u32:32;
  151. u32:32;
  152. u64 summary_indicator_addr;
  153. u64 subchannel_indicator_addr;
  154. u32 ks:4;
  155. u32 kc:4;
  156. u32:21;
  157. u32 isc:3;
  158. u32 word_with_d_bit;
  159. u32:32;
  160. struct subchannel_id schid;
  161. u32 reserved[1004];
  162. struct chsc_header response;
  163. u32:32;
  164. } __attribute__ ((packed));
  165. struct qdio_dev_perf_stat {
  166. unsigned int adapter_int;
  167. unsigned int qdio_int;
  168. unsigned int pci_request_int;
  169. unsigned int tasklet_inbound;
  170. unsigned int tasklet_inbound_resched;
  171. unsigned int tasklet_inbound_resched2;
  172. unsigned int tasklet_outbound;
  173. unsigned int siga_read;
  174. unsigned int siga_write;
  175. unsigned int siga_sync;
  176. unsigned int inbound_call;
  177. unsigned int inbound_handler;
  178. unsigned int stop_polling;
  179. unsigned int inbound_queue_full;
  180. unsigned int outbound_call;
  181. unsigned int outbound_handler;
  182. unsigned int outbound_queue_full;
  183. unsigned int fast_requeue;
  184. unsigned int target_full;
  185. unsigned int eqbs;
  186. unsigned int eqbs_partial;
  187. unsigned int sqbs;
  188. unsigned int sqbs_partial;
  189. unsigned int int_discarded;
  190. } ____cacheline_aligned;
  191. struct qdio_queue_perf_stat {
  192. /*
  193. * Sorted into order-2 buckets: 1, 2-3, 4-7, ... 64-127, 128.
  194. * Since max. 127 SBALs are scanned reuse entry for 128 as queue full
  195. * aka 127 SBALs found.
  196. */
  197. unsigned int nr_sbals[8];
  198. unsigned int nr_sbal_error;
  199. unsigned int nr_sbal_nop;
  200. unsigned int nr_sbal_total;
  201. };
  202. enum qdio_queue_irq_states {
  203. QDIO_QUEUE_IRQS_DISABLED,
  204. };
  205. struct qdio_input_q {
  206. /* input buffer acknowledgement flag */
  207. int polling;
  208. /* first ACK'ed buffer */
  209. int ack_start;
  210. /* how much sbals are acknowledged with qebsm */
  211. int ack_count;
  212. /* last time of noticing incoming data */
  213. u64 timestamp;
  214. /* upper-layer polling flag */
  215. unsigned long queue_irq_state;
  216. /* callback to start upper-layer polling */
  217. void (*queue_start_poll) (struct ccw_device *, int, unsigned long);
  218. };
  219. struct qdio_output_q {
  220. /* PCIs are enabled for the queue */
  221. int pci_out_enabled;
  222. /* cq: use asynchronous output buffers */
  223. int use_cq;
  224. /* cq: aobs used for particual SBAL */
  225. struct qaob **aobs;
  226. /* cq: sbal state related to asynchronous operation */
  227. struct qdio_outbuf_state *sbal_state;
  228. /* timer to check for more outbound work */
  229. struct timer_list timer;
  230. /* used SBALs before tasklet schedule */
  231. int scan_threshold;
  232. };
  233. /*
  234. * Note on cache alignment: grouped slsb and write mostly data at the beginning
  235. * sbal[] is read-only and starts on a new cacheline followed by read mostly.
  236. */
  237. struct qdio_q {
  238. struct slsb slsb;
  239. union {
  240. struct qdio_input_q in;
  241. struct qdio_output_q out;
  242. } u;
  243. /*
  244. * inbound: next buffer the program should check for
  245. * outbound: next buffer to check if adapter processed it
  246. */
  247. int first_to_check;
  248. /* first_to_check of the last time */
  249. int last_move;
  250. /* beginning position for calling the program */
  251. int first_to_kick;
  252. /* number of buffers in use by the adapter */
  253. atomic_t nr_buf_used;
  254. /* error condition during a data transfer */
  255. unsigned int qdio_error;
  256. /* last scan of the queue */
  257. u64 timestamp;
  258. struct tasklet_struct tasklet;
  259. struct qdio_queue_perf_stat q_stats;
  260. struct qdio_buffer *sbal[QDIO_MAX_BUFFERS_PER_Q] ____cacheline_aligned;
  261. /* queue number */
  262. int nr;
  263. /* bitmask of queue number */
  264. int mask;
  265. /* input or output queue */
  266. int is_input_q;
  267. /* list of thinint input queues */
  268. struct list_head entry;
  269. /* upper-layer program handler */
  270. qdio_handler_t (*handler);
  271. struct dentry *debugfs_q;
  272. struct qdio_irq *irq_ptr;
  273. struct sl *sl;
  274. /*
  275. * A page is allocated under this pointer and used for slib and sl.
  276. * slib is 2048 bytes big and sl points to offset PAGE_SIZE / 2.
  277. */
  278. struct slib *slib;
  279. } __attribute__ ((aligned(256)));
  280. struct qdio_irq {
  281. struct qib qib;
  282. u32 *dsci; /* address of device state change indicator */
  283. struct ccw_device *cdev;
  284. struct dentry *debugfs_dev;
  285. struct dentry *debugfs_perf;
  286. unsigned long int_parm;
  287. struct subchannel_id schid;
  288. unsigned long sch_token; /* QEBSM facility */
  289. enum qdio_irq_states state;
  290. struct siga_flag siga_flag; /* siga sync information from qdioac */
  291. int nr_input_qs;
  292. int nr_output_qs;
  293. struct ccw1 ccw;
  294. struct ciw equeue;
  295. struct ciw aqueue;
  296. struct qdio_ssqd_desc ssqd_desc;
  297. void (*orig_handler) (struct ccw_device *, unsigned long, struct irb *);
  298. int perf_stat_enabled;
  299. struct qdr *qdr;
  300. unsigned long chsc_page;
  301. struct qdio_q *input_qs[QDIO_MAX_QUEUES_PER_IRQ];
  302. struct qdio_q *output_qs[QDIO_MAX_QUEUES_PER_IRQ];
  303. debug_info_t *debug_area;
  304. struct mutex setup_mutex;
  305. struct qdio_dev_perf_stat perf_stat;
  306. };
  307. /* helper functions */
  308. #define queue_type(q) q->irq_ptr->qib.qfmt
  309. #define SCH_NO(q) (q->irq_ptr->schid.sch_no)
  310. #define is_thinint_irq(irq) \
  311. (irq->qib.qfmt == QDIO_IQDIO_QFMT || \
  312. css_general_characteristics.aif_osa)
  313. #define qperf(__qdev, __attr) ((__qdev)->perf_stat.(__attr))
  314. #define qperf_inc(__q, __attr) \
  315. ({ \
  316. struct qdio_irq *qdev = (__q)->irq_ptr; \
  317. if (qdev->perf_stat_enabled) \
  318. (qdev->perf_stat.__attr)++; \
  319. })
  320. static inline void account_sbals_error(struct qdio_q *q, int count)
  321. {
  322. q->q_stats.nr_sbal_error += count;
  323. q->q_stats.nr_sbal_total += count;
  324. }
  325. /* the highest iqdio queue is used for multicast */
  326. static inline int multicast_outbound(struct qdio_q *q)
  327. {
  328. return (q->irq_ptr->nr_output_qs > 1) &&
  329. (q->nr == q->irq_ptr->nr_output_qs - 1);
  330. }
  331. #define pci_out_supported(q) \
  332. (q->irq_ptr->qib.ac & QIB_AC_OUTBOUND_PCI_SUPPORTED)
  333. #define is_qebsm(q) (q->irq_ptr->sch_token != 0)
  334. #define need_siga_in(q) (q->irq_ptr->siga_flag.input)
  335. #define need_siga_out(q) (q->irq_ptr->siga_flag.output)
  336. #define need_siga_sync(q) (unlikely(q->irq_ptr->siga_flag.sync))
  337. #define need_siga_sync_after_ai(q) \
  338. (unlikely(q->irq_ptr->siga_flag.sync_after_ai))
  339. #define need_siga_sync_out_after_pci(q) \
  340. (unlikely(q->irq_ptr->siga_flag.sync_out_after_pci))
  341. #define for_each_input_queue(irq_ptr, q, i) \
  342. for (i = 0, q = irq_ptr->input_qs[0]; \
  343. i < irq_ptr->nr_input_qs; \
  344. q = irq_ptr->input_qs[++i])
  345. #define for_each_output_queue(irq_ptr, q, i) \
  346. for (i = 0, q = irq_ptr->output_qs[0]; \
  347. i < irq_ptr->nr_output_qs; \
  348. q = irq_ptr->output_qs[++i])
  349. #define prev_buf(bufnr) \
  350. ((bufnr + QDIO_MAX_BUFFERS_MASK) & QDIO_MAX_BUFFERS_MASK)
  351. #define next_buf(bufnr) \
  352. ((bufnr + 1) & QDIO_MAX_BUFFERS_MASK)
  353. #define add_buf(bufnr, inc) \
  354. ((bufnr + inc) & QDIO_MAX_BUFFERS_MASK)
  355. #define sub_buf(bufnr, dec) \
  356. ((bufnr - dec) & QDIO_MAX_BUFFERS_MASK)
  357. #define queue_irqs_enabled(q) \
  358. (test_bit(QDIO_QUEUE_IRQS_DISABLED, &q->u.in.queue_irq_state) == 0)
  359. #define queue_irqs_disabled(q) \
  360. (test_bit(QDIO_QUEUE_IRQS_DISABLED, &q->u.in.queue_irq_state) != 0)
  361. #define TIQDIO_SHARED_IND 63
  362. /* device state change indicators */
  363. struct indicator_t {
  364. u32 ind; /* u32 because of compare-and-swap performance */
  365. atomic_t count; /* use count, 0 or 1 for non-shared indicators */
  366. };
  367. extern struct indicator_t *q_indicators;
  368. static inline int has_multiple_inq_on_dsci(struct qdio_irq *irq)
  369. {
  370. return irq->nr_input_qs > 1;
  371. }
  372. static inline int references_shared_dsci(struct qdio_irq *irq)
  373. {
  374. return irq->dsci == &q_indicators[TIQDIO_SHARED_IND].ind;
  375. }
  376. static inline int shared_ind(struct qdio_q *q)
  377. {
  378. struct qdio_irq *i = q->irq_ptr;
  379. return references_shared_dsci(i) || has_multiple_inq_on_dsci(i);
  380. }
  381. extern u64 last_ai_time;
  382. /* prototypes for thin interrupt */
  383. void qdio_setup_thinint(struct qdio_irq *irq_ptr);
  384. int qdio_establish_thinint(struct qdio_irq *irq_ptr);
  385. void qdio_shutdown_thinint(struct qdio_irq *irq_ptr);
  386. void tiqdio_add_input_queues(struct qdio_irq *irq_ptr);
  387. void tiqdio_remove_input_queues(struct qdio_irq *irq_ptr);
  388. void tiqdio_inbound_processing(unsigned long q);
  389. int tiqdio_allocate_memory(void);
  390. void tiqdio_free_memory(void);
  391. int tiqdio_register_thinints(void);
  392. void tiqdio_unregister_thinints(void);
  393. /* prototypes for setup */
  394. void qdio_inbound_processing(unsigned long data);
  395. void qdio_outbound_processing(unsigned long data);
  396. void qdio_outbound_timer(unsigned long data);
  397. void qdio_int_handler(struct ccw_device *cdev, unsigned long intparm,
  398. struct irb *irb);
  399. int qdio_allocate_qs(struct qdio_irq *irq_ptr, int nr_input_qs,
  400. int nr_output_qs);
  401. void qdio_setup_ssqd_info(struct qdio_irq *irq_ptr);
  402. int qdio_setup_get_ssqd(struct qdio_irq *irq_ptr,
  403. struct subchannel_id *schid,
  404. struct qdio_ssqd_desc *data);
  405. int qdio_setup_irq(struct qdio_initialize *init_data);
  406. void qdio_print_subchannel_info(struct qdio_irq *irq_ptr,
  407. struct ccw_device *cdev);
  408. void qdio_release_memory(struct qdio_irq *irq_ptr);
  409. int qdio_setup_create_sysfs(struct ccw_device *cdev);
  410. void qdio_setup_destroy_sysfs(struct ccw_device *cdev);
  411. int qdio_setup_init(void);
  412. void qdio_setup_exit(void);
  413. int qdio_enable_async_operation(struct qdio_output_q *q);
  414. void qdio_disable_async_operation(struct qdio_output_q *q);
  415. struct qaob *qdio_allocate_aob(void);
  416. int debug_get_buf_state(struct qdio_q *q, unsigned int bufnr,
  417. unsigned char *state);
  418. #endif /* _CIO_QDIO_H */