intel_pm.c 158 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <drm/i915_powerwell.h>
  33. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  34. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  35. * during in-memory transfers and, therefore, reduce the power packet.
  36. *
  37. * The benefits of FBC are mostly visible with solid backgrounds and
  38. * variation-less patterns.
  39. *
  40. * FBC-related functionality can be enabled by the means of the
  41. * i915.i915_enable_fbc parameter
  42. */
  43. static void i8xx_disable_fbc(struct drm_device *dev)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. u32 fbc_ctl;
  47. /* Disable compression */
  48. fbc_ctl = I915_READ(FBC_CONTROL);
  49. if ((fbc_ctl & FBC_CTL_EN) == 0)
  50. return;
  51. fbc_ctl &= ~FBC_CTL_EN;
  52. I915_WRITE(FBC_CONTROL, fbc_ctl);
  53. /* Wait for compressing bit to clear */
  54. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  55. DRM_DEBUG_KMS("FBC idle timed out\n");
  56. return;
  57. }
  58. DRM_DEBUG_KMS("disabled FBC\n");
  59. }
  60. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  61. {
  62. struct drm_device *dev = crtc->dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct drm_framebuffer *fb = crtc->fb;
  65. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  66. struct drm_i915_gem_object *obj = intel_fb->obj;
  67. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  68. int cfb_pitch;
  69. int plane, i;
  70. u32 fbc_ctl, fbc_ctl2;
  71. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  72. if (fb->pitches[0] < cfb_pitch)
  73. cfb_pitch = fb->pitches[0];
  74. /* FBC_CTL wants 64B units */
  75. cfb_pitch = (cfb_pitch / 64) - 1;
  76. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  77. /* Clear old tags */
  78. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  79. I915_WRITE(FBC_TAG + (i * 4), 0);
  80. /* Set it up... */
  81. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  82. fbc_ctl2 |= plane;
  83. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  84. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  85. /* enable it... */
  86. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  87. if (IS_I945GM(dev))
  88. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  89. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  90. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  91. fbc_ctl |= obj->fence_reg;
  92. I915_WRITE(FBC_CONTROL, fbc_ctl);
  93. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
  94. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  95. }
  96. static bool i8xx_fbc_enabled(struct drm_device *dev)
  97. {
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  100. }
  101. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  102. {
  103. struct drm_device *dev = crtc->dev;
  104. struct drm_i915_private *dev_priv = dev->dev_private;
  105. struct drm_framebuffer *fb = crtc->fb;
  106. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  107. struct drm_i915_gem_object *obj = intel_fb->obj;
  108. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  109. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  110. unsigned long stall_watermark = 200;
  111. u32 dpfc_ctl;
  112. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  113. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  114. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  115. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  116. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  117. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  118. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  119. /* enable it... */
  120. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  121. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  122. }
  123. static void g4x_disable_fbc(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 dpfc_ctl;
  127. /* Disable compression */
  128. dpfc_ctl = I915_READ(DPFC_CONTROL);
  129. if (dpfc_ctl & DPFC_CTL_EN) {
  130. dpfc_ctl &= ~DPFC_CTL_EN;
  131. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  132. DRM_DEBUG_KMS("disabled FBC\n");
  133. }
  134. }
  135. static bool g4x_fbc_enabled(struct drm_device *dev)
  136. {
  137. struct drm_i915_private *dev_priv = dev->dev_private;
  138. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  139. }
  140. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  141. {
  142. struct drm_i915_private *dev_priv = dev->dev_private;
  143. u32 blt_ecoskpd;
  144. /* Make sure blitter notifies FBC of writes */
  145. gen6_gt_force_wake_get(dev_priv);
  146. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  147. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  148. GEN6_BLITTER_LOCK_SHIFT;
  149. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  150. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  151. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  152. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  153. GEN6_BLITTER_LOCK_SHIFT);
  154. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  155. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  156. gen6_gt_force_wake_put(dev_priv);
  157. }
  158. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  159. {
  160. struct drm_device *dev = crtc->dev;
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. struct drm_framebuffer *fb = crtc->fb;
  163. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  164. struct drm_i915_gem_object *obj = intel_fb->obj;
  165. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  166. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  167. unsigned long stall_watermark = 200;
  168. u32 dpfc_ctl;
  169. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  170. dpfc_ctl &= DPFC_RESERVED;
  171. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  172. /* Set persistent mode for front-buffer rendering, ala X. */
  173. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  174. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  175. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  176. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  177. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  178. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  179. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  180. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  181. /* enable it... */
  182. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  183. if (IS_GEN6(dev)) {
  184. I915_WRITE(SNB_DPFC_CTL_SA,
  185. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  186. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  187. sandybridge_blit_fbc_update(dev);
  188. }
  189. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  190. }
  191. static void ironlake_disable_fbc(struct drm_device *dev)
  192. {
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. u32 dpfc_ctl;
  195. /* Disable compression */
  196. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  197. if (dpfc_ctl & DPFC_CTL_EN) {
  198. dpfc_ctl &= ~DPFC_CTL_EN;
  199. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  200. if (IS_IVYBRIDGE(dev))
  201. /* WaFbcDisableDpfcClockGating:ivb */
  202. I915_WRITE(ILK_DSPCLK_GATE_D,
  203. I915_READ(ILK_DSPCLK_GATE_D) &
  204. ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  205. if (IS_HASWELL(dev))
  206. /* WaFbcDisableDpfcClockGating:hsw */
  207. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  208. I915_READ(HSW_CLKGATE_DISABLE_PART_1) &
  209. ~HSW_DPFC_GATING_DISABLE);
  210. DRM_DEBUG_KMS("disabled FBC\n");
  211. }
  212. }
  213. static bool ironlake_fbc_enabled(struct drm_device *dev)
  214. {
  215. struct drm_i915_private *dev_priv = dev->dev_private;
  216. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  217. }
  218. static void gen7_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  219. {
  220. struct drm_device *dev = crtc->dev;
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. struct drm_framebuffer *fb = crtc->fb;
  223. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  224. struct drm_i915_gem_object *obj = intel_fb->obj;
  225. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  226. I915_WRITE(IVB_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj));
  227. I915_WRITE(ILK_DPFC_CONTROL, DPFC_CTL_EN | DPFC_CTL_LIMIT_1X |
  228. IVB_DPFC_CTL_FENCE_EN |
  229. intel_crtc->plane << IVB_DPFC_CTL_PLANE_SHIFT);
  230. if (IS_IVYBRIDGE(dev)) {
  231. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  232. I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
  233. /* WaFbcDisableDpfcClockGating:ivb */
  234. I915_WRITE(ILK_DSPCLK_GATE_D,
  235. I915_READ(ILK_DSPCLK_GATE_D) |
  236. ILK_DPFCUNIT_CLOCK_GATE_DISABLE);
  237. } else {
  238. /* WaFbcAsynchFlipDisableFbcQueue:hsw */
  239. I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
  240. HSW_BYPASS_FBC_QUEUE);
  241. /* WaFbcDisableDpfcClockGating:hsw */
  242. I915_WRITE(HSW_CLKGATE_DISABLE_PART_1,
  243. I915_READ(HSW_CLKGATE_DISABLE_PART_1) |
  244. HSW_DPFC_GATING_DISABLE);
  245. }
  246. I915_WRITE(SNB_DPFC_CTL_SA,
  247. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  248. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  249. sandybridge_blit_fbc_update(dev);
  250. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  251. }
  252. bool intel_fbc_enabled(struct drm_device *dev)
  253. {
  254. struct drm_i915_private *dev_priv = dev->dev_private;
  255. if (!dev_priv->display.fbc_enabled)
  256. return false;
  257. return dev_priv->display.fbc_enabled(dev);
  258. }
  259. static void intel_fbc_work_fn(struct work_struct *__work)
  260. {
  261. struct intel_fbc_work *work =
  262. container_of(to_delayed_work(__work),
  263. struct intel_fbc_work, work);
  264. struct drm_device *dev = work->crtc->dev;
  265. struct drm_i915_private *dev_priv = dev->dev_private;
  266. mutex_lock(&dev->struct_mutex);
  267. if (work == dev_priv->fbc.fbc_work) {
  268. /* Double check that we haven't switched fb without cancelling
  269. * the prior work.
  270. */
  271. if (work->crtc->fb == work->fb) {
  272. dev_priv->display.enable_fbc(work->crtc,
  273. work->interval);
  274. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  275. dev_priv->fbc.fb_id = work->crtc->fb->base.id;
  276. dev_priv->fbc.y = work->crtc->y;
  277. }
  278. dev_priv->fbc.fbc_work = NULL;
  279. }
  280. mutex_unlock(&dev->struct_mutex);
  281. kfree(work);
  282. }
  283. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  284. {
  285. if (dev_priv->fbc.fbc_work == NULL)
  286. return;
  287. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  288. /* Synchronisation is provided by struct_mutex and checking of
  289. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  290. * entirely asynchronously.
  291. */
  292. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  293. /* tasklet was killed before being run, clean up */
  294. kfree(dev_priv->fbc.fbc_work);
  295. /* Mark the work as no longer wanted so that if it does
  296. * wake-up (because the work was already running and waiting
  297. * for our mutex), it will discover that is no longer
  298. * necessary to run.
  299. */
  300. dev_priv->fbc.fbc_work = NULL;
  301. }
  302. static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  303. {
  304. struct intel_fbc_work *work;
  305. struct drm_device *dev = crtc->dev;
  306. struct drm_i915_private *dev_priv = dev->dev_private;
  307. if (!dev_priv->display.enable_fbc)
  308. return;
  309. intel_cancel_fbc_work(dev_priv);
  310. work = kzalloc(sizeof *work, GFP_KERNEL);
  311. if (work == NULL) {
  312. DRM_ERROR("Failed to allocate FBC work structure\n");
  313. dev_priv->display.enable_fbc(crtc, interval);
  314. return;
  315. }
  316. work->crtc = crtc;
  317. work->fb = crtc->fb;
  318. work->interval = interval;
  319. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  320. dev_priv->fbc.fbc_work = work;
  321. /* Delay the actual enabling to let pageflipping cease and the
  322. * display to settle before starting the compression. Note that
  323. * this delay also serves a second purpose: it allows for a
  324. * vblank to pass after disabling the FBC before we attempt
  325. * to modify the control registers.
  326. *
  327. * A more complicated solution would involve tracking vblanks
  328. * following the termination of the page-flipping sequence
  329. * and indeed performing the enable as a co-routine and not
  330. * waiting synchronously upon the vblank.
  331. *
  332. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  333. */
  334. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  335. }
  336. void intel_disable_fbc(struct drm_device *dev)
  337. {
  338. struct drm_i915_private *dev_priv = dev->dev_private;
  339. intel_cancel_fbc_work(dev_priv);
  340. if (!dev_priv->display.disable_fbc)
  341. return;
  342. dev_priv->display.disable_fbc(dev);
  343. dev_priv->fbc.plane = -1;
  344. }
  345. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  346. enum no_fbc_reason reason)
  347. {
  348. if (dev_priv->fbc.no_fbc_reason == reason)
  349. return false;
  350. dev_priv->fbc.no_fbc_reason = reason;
  351. return true;
  352. }
  353. /**
  354. * intel_update_fbc - enable/disable FBC as needed
  355. * @dev: the drm_device
  356. *
  357. * Set up the framebuffer compression hardware at mode set time. We
  358. * enable it if possible:
  359. * - plane A only (on pre-965)
  360. * - no pixel mulitply/line duplication
  361. * - no alpha buffer discard
  362. * - no dual wide
  363. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  364. *
  365. * We can't assume that any compression will take place (worst case),
  366. * so the compressed buffer has to be the same size as the uncompressed
  367. * one. It also must reside (along with the line length buffer) in
  368. * stolen memory.
  369. *
  370. * We need to enable/disable FBC on a global basis.
  371. */
  372. void intel_update_fbc(struct drm_device *dev)
  373. {
  374. struct drm_i915_private *dev_priv = dev->dev_private;
  375. struct drm_crtc *crtc = NULL, *tmp_crtc;
  376. struct intel_crtc *intel_crtc;
  377. struct drm_framebuffer *fb;
  378. struct intel_framebuffer *intel_fb;
  379. struct drm_i915_gem_object *obj;
  380. const struct drm_display_mode *adjusted_mode;
  381. unsigned int max_width, max_height;
  382. if (!I915_HAS_FBC(dev)) {
  383. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  384. return;
  385. }
  386. if (!i915_powersave) {
  387. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  388. DRM_DEBUG_KMS("fbc disabled per module param\n");
  389. return;
  390. }
  391. /*
  392. * If FBC is already on, we just have to verify that we can
  393. * keep it that way...
  394. * Need to disable if:
  395. * - more than one pipe is active
  396. * - changing FBC params (stride, fence, mode)
  397. * - new fb is too large to fit in compressed buffer
  398. * - going to an unsupported config (interlace, pixel multiply, etc.)
  399. */
  400. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  401. if (intel_crtc_active(tmp_crtc) &&
  402. !to_intel_crtc(tmp_crtc)->primary_disabled) {
  403. if (crtc) {
  404. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  405. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  406. goto out_disable;
  407. }
  408. crtc = tmp_crtc;
  409. }
  410. }
  411. if (!crtc || crtc->fb == NULL) {
  412. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  413. DRM_DEBUG_KMS("no output, disabling\n");
  414. goto out_disable;
  415. }
  416. intel_crtc = to_intel_crtc(crtc);
  417. fb = crtc->fb;
  418. intel_fb = to_intel_framebuffer(fb);
  419. obj = intel_fb->obj;
  420. adjusted_mode = &intel_crtc->config.adjusted_mode;
  421. if (i915_enable_fbc < 0 &&
  422. INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
  423. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  424. DRM_DEBUG_KMS("disabled per chip default\n");
  425. goto out_disable;
  426. }
  427. if (!i915_enable_fbc) {
  428. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  429. DRM_DEBUG_KMS("fbc disabled per module param\n");
  430. goto out_disable;
  431. }
  432. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  433. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  434. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  435. DRM_DEBUG_KMS("mode incompatible with compression, "
  436. "disabling\n");
  437. goto out_disable;
  438. }
  439. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  440. max_width = 4096;
  441. max_height = 2048;
  442. } else {
  443. max_width = 2048;
  444. max_height = 1536;
  445. }
  446. if (intel_crtc->config.pipe_src_w > max_width ||
  447. intel_crtc->config.pipe_src_h > max_height) {
  448. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  449. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  450. goto out_disable;
  451. }
  452. if ((IS_I915GM(dev) || IS_I945GM(dev) || IS_HASWELL(dev)) &&
  453. intel_crtc->plane != 0) {
  454. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  455. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  456. goto out_disable;
  457. }
  458. /* The use of a CPU fence is mandatory in order to detect writes
  459. * by the CPU to the scanout and trigger updates to the FBC.
  460. */
  461. if (obj->tiling_mode != I915_TILING_X ||
  462. obj->fence_reg == I915_FENCE_REG_NONE) {
  463. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  464. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  465. goto out_disable;
  466. }
  467. /* If the kernel debugger is active, always disable compression */
  468. if (in_dbg_master())
  469. goto out_disable;
  470. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  471. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  472. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  473. goto out_disable;
  474. }
  475. /* If the scanout has not changed, don't modify the FBC settings.
  476. * Note that we make the fundamental assumption that the fb->obj
  477. * cannot be unpinned (and have its GTT offset and fence revoked)
  478. * without first being decoupled from the scanout and FBC disabled.
  479. */
  480. if (dev_priv->fbc.plane == intel_crtc->plane &&
  481. dev_priv->fbc.fb_id == fb->base.id &&
  482. dev_priv->fbc.y == crtc->y)
  483. return;
  484. if (intel_fbc_enabled(dev)) {
  485. /* We update FBC along two paths, after changing fb/crtc
  486. * configuration (modeswitching) and after page-flipping
  487. * finishes. For the latter, we know that not only did
  488. * we disable the FBC at the start of the page-flip
  489. * sequence, but also more than one vblank has passed.
  490. *
  491. * For the former case of modeswitching, it is possible
  492. * to switch between two FBC valid configurations
  493. * instantaneously so we do need to disable the FBC
  494. * before we can modify its control registers. We also
  495. * have to wait for the next vblank for that to take
  496. * effect. However, since we delay enabling FBC we can
  497. * assume that a vblank has passed since disabling and
  498. * that we can safely alter the registers in the deferred
  499. * callback.
  500. *
  501. * In the scenario that we go from a valid to invalid
  502. * and then back to valid FBC configuration we have
  503. * no strict enforcement that a vblank occurred since
  504. * disabling the FBC. However, along all current pipe
  505. * disabling paths we do need to wait for a vblank at
  506. * some point. And we wait before enabling FBC anyway.
  507. */
  508. DRM_DEBUG_KMS("disabling active FBC for update\n");
  509. intel_disable_fbc(dev);
  510. }
  511. intel_enable_fbc(crtc, 500);
  512. dev_priv->fbc.no_fbc_reason = FBC_OK;
  513. return;
  514. out_disable:
  515. /* Multiple disables should be harmless */
  516. if (intel_fbc_enabled(dev)) {
  517. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  518. intel_disable_fbc(dev);
  519. }
  520. i915_gem_stolen_cleanup_compression(dev);
  521. }
  522. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  523. {
  524. drm_i915_private_t *dev_priv = dev->dev_private;
  525. u32 tmp;
  526. tmp = I915_READ(CLKCFG);
  527. switch (tmp & CLKCFG_FSB_MASK) {
  528. case CLKCFG_FSB_533:
  529. dev_priv->fsb_freq = 533; /* 133*4 */
  530. break;
  531. case CLKCFG_FSB_800:
  532. dev_priv->fsb_freq = 800; /* 200*4 */
  533. break;
  534. case CLKCFG_FSB_667:
  535. dev_priv->fsb_freq = 667; /* 167*4 */
  536. break;
  537. case CLKCFG_FSB_400:
  538. dev_priv->fsb_freq = 400; /* 100*4 */
  539. break;
  540. }
  541. switch (tmp & CLKCFG_MEM_MASK) {
  542. case CLKCFG_MEM_533:
  543. dev_priv->mem_freq = 533;
  544. break;
  545. case CLKCFG_MEM_667:
  546. dev_priv->mem_freq = 667;
  547. break;
  548. case CLKCFG_MEM_800:
  549. dev_priv->mem_freq = 800;
  550. break;
  551. }
  552. /* detect pineview DDR3 setting */
  553. tmp = I915_READ(CSHRDDR3CTL);
  554. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  555. }
  556. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  557. {
  558. drm_i915_private_t *dev_priv = dev->dev_private;
  559. u16 ddrpll, csipll;
  560. ddrpll = I915_READ16(DDRMPLL1);
  561. csipll = I915_READ16(CSIPLL0);
  562. switch (ddrpll & 0xff) {
  563. case 0xc:
  564. dev_priv->mem_freq = 800;
  565. break;
  566. case 0x10:
  567. dev_priv->mem_freq = 1066;
  568. break;
  569. case 0x14:
  570. dev_priv->mem_freq = 1333;
  571. break;
  572. case 0x18:
  573. dev_priv->mem_freq = 1600;
  574. break;
  575. default:
  576. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  577. ddrpll & 0xff);
  578. dev_priv->mem_freq = 0;
  579. break;
  580. }
  581. dev_priv->ips.r_t = dev_priv->mem_freq;
  582. switch (csipll & 0x3ff) {
  583. case 0x00c:
  584. dev_priv->fsb_freq = 3200;
  585. break;
  586. case 0x00e:
  587. dev_priv->fsb_freq = 3733;
  588. break;
  589. case 0x010:
  590. dev_priv->fsb_freq = 4266;
  591. break;
  592. case 0x012:
  593. dev_priv->fsb_freq = 4800;
  594. break;
  595. case 0x014:
  596. dev_priv->fsb_freq = 5333;
  597. break;
  598. case 0x016:
  599. dev_priv->fsb_freq = 5866;
  600. break;
  601. case 0x018:
  602. dev_priv->fsb_freq = 6400;
  603. break;
  604. default:
  605. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  606. csipll & 0x3ff);
  607. dev_priv->fsb_freq = 0;
  608. break;
  609. }
  610. if (dev_priv->fsb_freq == 3200) {
  611. dev_priv->ips.c_m = 0;
  612. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  613. dev_priv->ips.c_m = 1;
  614. } else {
  615. dev_priv->ips.c_m = 2;
  616. }
  617. }
  618. static const struct cxsr_latency cxsr_latency_table[] = {
  619. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  620. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  621. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  622. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  623. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  624. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  625. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  626. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  627. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  628. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  629. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  630. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  631. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  632. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  633. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  634. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  635. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  636. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  637. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  638. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  639. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  640. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  641. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  642. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  643. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  644. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  645. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  646. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  647. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  648. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  649. };
  650. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  651. int is_ddr3,
  652. int fsb,
  653. int mem)
  654. {
  655. const struct cxsr_latency *latency;
  656. int i;
  657. if (fsb == 0 || mem == 0)
  658. return NULL;
  659. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  660. latency = &cxsr_latency_table[i];
  661. if (is_desktop == latency->is_desktop &&
  662. is_ddr3 == latency->is_ddr3 &&
  663. fsb == latency->fsb_freq && mem == latency->mem_freq)
  664. return latency;
  665. }
  666. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  667. return NULL;
  668. }
  669. static void pineview_disable_cxsr(struct drm_device *dev)
  670. {
  671. struct drm_i915_private *dev_priv = dev->dev_private;
  672. /* deactivate cxsr */
  673. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  674. }
  675. /*
  676. * Latency for FIFO fetches is dependent on several factors:
  677. * - memory configuration (speed, channels)
  678. * - chipset
  679. * - current MCH state
  680. * It can be fairly high in some situations, so here we assume a fairly
  681. * pessimal value. It's a tradeoff between extra memory fetches (if we
  682. * set this value too high, the FIFO will fetch frequently to stay full)
  683. * and power consumption (set it too low to save power and we might see
  684. * FIFO underruns and display "flicker").
  685. *
  686. * A value of 5us seems to be a good balance; safe for very low end
  687. * platforms but not overly aggressive on lower latency configs.
  688. */
  689. static const int latency_ns = 5000;
  690. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  691. {
  692. struct drm_i915_private *dev_priv = dev->dev_private;
  693. uint32_t dsparb = I915_READ(DSPARB);
  694. int size;
  695. size = dsparb & 0x7f;
  696. if (plane)
  697. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  698. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  699. plane ? "B" : "A", size);
  700. return size;
  701. }
  702. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  703. {
  704. struct drm_i915_private *dev_priv = dev->dev_private;
  705. uint32_t dsparb = I915_READ(DSPARB);
  706. int size;
  707. size = dsparb & 0x1ff;
  708. if (plane)
  709. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  710. size >>= 1; /* Convert to cachelines */
  711. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  712. plane ? "B" : "A", size);
  713. return size;
  714. }
  715. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  716. {
  717. struct drm_i915_private *dev_priv = dev->dev_private;
  718. uint32_t dsparb = I915_READ(DSPARB);
  719. int size;
  720. size = dsparb & 0x7f;
  721. size >>= 2; /* Convert to cachelines */
  722. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  723. plane ? "B" : "A",
  724. size);
  725. return size;
  726. }
  727. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  728. {
  729. struct drm_i915_private *dev_priv = dev->dev_private;
  730. uint32_t dsparb = I915_READ(DSPARB);
  731. int size;
  732. size = dsparb & 0x7f;
  733. size >>= 1; /* Convert to cachelines */
  734. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  735. plane ? "B" : "A", size);
  736. return size;
  737. }
  738. /* Pineview has different values for various configs */
  739. static const struct intel_watermark_params pineview_display_wm = {
  740. PINEVIEW_DISPLAY_FIFO,
  741. PINEVIEW_MAX_WM,
  742. PINEVIEW_DFT_WM,
  743. PINEVIEW_GUARD_WM,
  744. PINEVIEW_FIFO_LINE_SIZE
  745. };
  746. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  747. PINEVIEW_DISPLAY_FIFO,
  748. PINEVIEW_MAX_WM,
  749. PINEVIEW_DFT_HPLLOFF_WM,
  750. PINEVIEW_GUARD_WM,
  751. PINEVIEW_FIFO_LINE_SIZE
  752. };
  753. static const struct intel_watermark_params pineview_cursor_wm = {
  754. PINEVIEW_CURSOR_FIFO,
  755. PINEVIEW_CURSOR_MAX_WM,
  756. PINEVIEW_CURSOR_DFT_WM,
  757. PINEVIEW_CURSOR_GUARD_WM,
  758. PINEVIEW_FIFO_LINE_SIZE,
  759. };
  760. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  761. PINEVIEW_CURSOR_FIFO,
  762. PINEVIEW_CURSOR_MAX_WM,
  763. PINEVIEW_CURSOR_DFT_WM,
  764. PINEVIEW_CURSOR_GUARD_WM,
  765. PINEVIEW_FIFO_LINE_SIZE
  766. };
  767. static const struct intel_watermark_params g4x_wm_info = {
  768. G4X_FIFO_SIZE,
  769. G4X_MAX_WM,
  770. G4X_MAX_WM,
  771. 2,
  772. G4X_FIFO_LINE_SIZE,
  773. };
  774. static const struct intel_watermark_params g4x_cursor_wm_info = {
  775. I965_CURSOR_FIFO,
  776. I965_CURSOR_MAX_WM,
  777. I965_CURSOR_DFT_WM,
  778. 2,
  779. G4X_FIFO_LINE_SIZE,
  780. };
  781. static const struct intel_watermark_params valleyview_wm_info = {
  782. VALLEYVIEW_FIFO_SIZE,
  783. VALLEYVIEW_MAX_WM,
  784. VALLEYVIEW_MAX_WM,
  785. 2,
  786. G4X_FIFO_LINE_SIZE,
  787. };
  788. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  789. I965_CURSOR_FIFO,
  790. VALLEYVIEW_CURSOR_MAX_WM,
  791. I965_CURSOR_DFT_WM,
  792. 2,
  793. G4X_FIFO_LINE_SIZE,
  794. };
  795. static const struct intel_watermark_params i965_cursor_wm_info = {
  796. I965_CURSOR_FIFO,
  797. I965_CURSOR_MAX_WM,
  798. I965_CURSOR_DFT_WM,
  799. 2,
  800. I915_FIFO_LINE_SIZE,
  801. };
  802. static const struct intel_watermark_params i945_wm_info = {
  803. I945_FIFO_SIZE,
  804. I915_MAX_WM,
  805. 1,
  806. 2,
  807. I915_FIFO_LINE_SIZE
  808. };
  809. static const struct intel_watermark_params i915_wm_info = {
  810. I915_FIFO_SIZE,
  811. I915_MAX_WM,
  812. 1,
  813. 2,
  814. I915_FIFO_LINE_SIZE
  815. };
  816. static const struct intel_watermark_params i855_wm_info = {
  817. I855GM_FIFO_SIZE,
  818. I915_MAX_WM,
  819. 1,
  820. 2,
  821. I830_FIFO_LINE_SIZE
  822. };
  823. static const struct intel_watermark_params i830_wm_info = {
  824. I830_FIFO_SIZE,
  825. I915_MAX_WM,
  826. 1,
  827. 2,
  828. I830_FIFO_LINE_SIZE
  829. };
  830. static const struct intel_watermark_params ironlake_display_wm_info = {
  831. ILK_DISPLAY_FIFO,
  832. ILK_DISPLAY_MAXWM,
  833. ILK_DISPLAY_DFTWM,
  834. 2,
  835. ILK_FIFO_LINE_SIZE
  836. };
  837. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  838. ILK_CURSOR_FIFO,
  839. ILK_CURSOR_MAXWM,
  840. ILK_CURSOR_DFTWM,
  841. 2,
  842. ILK_FIFO_LINE_SIZE
  843. };
  844. static const struct intel_watermark_params ironlake_display_srwm_info = {
  845. ILK_DISPLAY_SR_FIFO,
  846. ILK_DISPLAY_MAX_SRWM,
  847. ILK_DISPLAY_DFT_SRWM,
  848. 2,
  849. ILK_FIFO_LINE_SIZE
  850. };
  851. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  852. ILK_CURSOR_SR_FIFO,
  853. ILK_CURSOR_MAX_SRWM,
  854. ILK_CURSOR_DFT_SRWM,
  855. 2,
  856. ILK_FIFO_LINE_SIZE
  857. };
  858. static const struct intel_watermark_params sandybridge_display_wm_info = {
  859. SNB_DISPLAY_FIFO,
  860. SNB_DISPLAY_MAXWM,
  861. SNB_DISPLAY_DFTWM,
  862. 2,
  863. SNB_FIFO_LINE_SIZE
  864. };
  865. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  866. SNB_CURSOR_FIFO,
  867. SNB_CURSOR_MAXWM,
  868. SNB_CURSOR_DFTWM,
  869. 2,
  870. SNB_FIFO_LINE_SIZE
  871. };
  872. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  873. SNB_DISPLAY_SR_FIFO,
  874. SNB_DISPLAY_MAX_SRWM,
  875. SNB_DISPLAY_DFT_SRWM,
  876. 2,
  877. SNB_FIFO_LINE_SIZE
  878. };
  879. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  880. SNB_CURSOR_SR_FIFO,
  881. SNB_CURSOR_MAX_SRWM,
  882. SNB_CURSOR_DFT_SRWM,
  883. 2,
  884. SNB_FIFO_LINE_SIZE
  885. };
  886. /**
  887. * intel_calculate_wm - calculate watermark level
  888. * @clock_in_khz: pixel clock
  889. * @wm: chip FIFO params
  890. * @pixel_size: display pixel size
  891. * @latency_ns: memory latency for the platform
  892. *
  893. * Calculate the watermark level (the level at which the display plane will
  894. * start fetching from memory again). Each chip has a different display
  895. * FIFO size and allocation, so the caller needs to figure that out and pass
  896. * in the correct intel_watermark_params structure.
  897. *
  898. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  899. * on the pixel size. When it reaches the watermark level, it'll start
  900. * fetching FIFO line sized based chunks from memory until the FIFO fills
  901. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  902. * will occur, and a display engine hang could result.
  903. */
  904. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  905. const struct intel_watermark_params *wm,
  906. int fifo_size,
  907. int pixel_size,
  908. unsigned long latency_ns)
  909. {
  910. long entries_required, wm_size;
  911. /*
  912. * Note: we need to make sure we don't overflow for various clock &
  913. * latency values.
  914. * clocks go from a few thousand to several hundred thousand.
  915. * latency is usually a few thousand
  916. */
  917. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  918. 1000;
  919. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  920. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  921. wm_size = fifo_size - (entries_required + wm->guard_size);
  922. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  923. /* Don't promote wm_size to unsigned... */
  924. if (wm_size > (long)wm->max_wm)
  925. wm_size = wm->max_wm;
  926. if (wm_size <= 0)
  927. wm_size = wm->default_wm;
  928. return wm_size;
  929. }
  930. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  931. {
  932. struct drm_crtc *crtc, *enabled = NULL;
  933. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  934. if (intel_crtc_active(crtc)) {
  935. if (enabled)
  936. return NULL;
  937. enabled = crtc;
  938. }
  939. }
  940. return enabled;
  941. }
  942. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  943. {
  944. struct drm_device *dev = unused_crtc->dev;
  945. struct drm_i915_private *dev_priv = dev->dev_private;
  946. struct drm_crtc *crtc;
  947. const struct cxsr_latency *latency;
  948. u32 reg;
  949. unsigned long wm;
  950. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  951. dev_priv->fsb_freq, dev_priv->mem_freq);
  952. if (!latency) {
  953. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  954. pineview_disable_cxsr(dev);
  955. return;
  956. }
  957. crtc = single_enabled_crtc(dev);
  958. if (crtc) {
  959. int clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
  960. int pixel_size = crtc->fb->bits_per_pixel / 8;
  961. /* Display SR */
  962. wm = intel_calculate_wm(clock, &pineview_display_wm,
  963. pineview_display_wm.fifo_size,
  964. pixel_size, latency->display_sr);
  965. reg = I915_READ(DSPFW1);
  966. reg &= ~DSPFW_SR_MASK;
  967. reg |= wm << DSPFW_SR_SHIFT;
  968. I915_WRITE(DSPFW1, reg);
  969. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  970. /* cursor SR */
  971. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  972. pineview_display_wm.fifo_size,
  973. pixel_size, latency->cursor_sr);
  974. reg = I915_READ(DSPFW3);
  975. reg &= ~DSPFW_CURSOR_SR_MASK;
  976. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  977. I915_WRITE(DSPFW3, reg);
  978. /* Display HPLL off SR */
  979. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  980. pineview_display_hplloff_wm.fifo_size,
  981. pixel_size, latency->display_hpll_disable);
  982. reg = I915_READ(DSPFW3);
  983. reg &= ~DSPFW_HPLL_SR_MASK;
  984. reg |= wm & DSPFW_HPLL_SR_MASK;
  985. I915_WRITE(DSPFW3, reg);
  986. /* cursor HPLL off SR */
  987. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  988. pineview_display_hplloff_wm.fifo_size,
  989. pixel_size, latency->cursor_hpll_disable);
  990. reg = I915_READ(DSPFW3);
  991. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  992. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  993. I915_WRITE(DSPFW3, reg);
  994. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  995. /* activate cxsr */
  996. I915_WRITE(DSPFW3,
  997. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  998. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  999. } else {
  1000. pineview_disable_cxsr(dev);
  1001. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  1002. }
  1003. }
  1004. static bool g4x_compute_wm0(struct drm_device *dev,
  1005. int plane,
  1006. const struct intel_watermark_params *display,
  1007. int display_latency_ns,
  1008. const struct intel_watermark_params *cursor,
  1009. int cursor_latency_ns,
  1010. int *plane_wm,
  1011. int *cursor_wm)
  1012. {
  1013. struct drm_crtc *crtc;
  1014. const struct drm_display_mode *adjusted_mode;
  1015. int htotal, hdisplay, clock, pixel_size;
  1016. int line_time_us, line_count;
  1017. int entries, tlb_miss;
  1018. crtc = intel_get_crtc_for_plane(dev, plane);
  1019. if (!intel_crtc_active(crtc)) {
  1020. *cursor_wm = cursor->guard_size;
  1021. *plane_wm = display->guard_size;
  1022. return false;
  1023. }
  1024. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1025. clock = adjusted_mode->clock;
  1026. htotal = adjusted_mode->htotal;
  1027. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1028. pixel_size = crtc->fb->bits_per_pixel / 8;
  1029. /* Use the small buffer method to calculate plane watermark */
  1030. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1031. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  1032. if (tlb_miss > 0)
  1033. entries += tlb_miss;
  1034. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1035. *plane_wm = entries + display->guard_size;
  1036. if (*plane_wm > (int)display->max_wm)
  1037. *plane_wm = display->max_wm;
  1038. /* Use the large buffer method to calculate cursor watermark */
  1039. line_time_us = ((htotal * 1000) / clock);
  1040. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  1041. entries = line_count * 64 * pixel_size;
  1042. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  1043. if (tlb_miss > 0)
  1044. entries += tlb_miss;
  1045. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1046. *cursor_wm = entries + cursor->guard_size;
  1047. if (*cursor_wm > (int)cursor->max_wm)
  1048. *cursor_wm = (int)cursor->max_wm;
  1049. return true;
  1050. }
  1051. /*
  1052. * Check the wm result.
  1053. *
  1054. * If any calculated watermark values is larger than the maximum value that
  1055. * can be programmed into the associated watermark register, that watermark
  1056. * must be disabled.
  1057. */
  1058. static bool g4x_check_srwm(struct drm_device *dev,
  1059. int display_wm, int cursor_wm,
  1060. const struct intel_watermark_params *display,
  1061. const struct intel_watermark_params *cursor)
  1062. {
  1063. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1064. display_wm, cursor_wm);
  1065. if (display_wm > display->max_wm) {
  1066. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1067. display_wm, display->max_wm);
  1068. return false;
  1069. }
  1070. if (cursor_wm > cursor->max_wm) {
  1071. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1072. cursor_wm, cursor->max_wm);
  1073. return false;
  1074. }
  1075. if (!(display_wm || cursor_wm)) {
  1076. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1077. return false;
  1078. }
  1079. return true;
  1080. }
  1081. static bool g4x_compute_srwm(struct drm_device *dev,
  1082. int plane,
  1083. int latency_ns,
  1084. const struct intel_watermark_params *display,
  1085. const struct intel_watermark_params *cursor,
  1086. int *display_wm, int *cursor_wm)
  1087. {
  1088. struct drm_crtc *crtc;
  1089. const struct drm_display_mode *adjusted_mode;
  1090. int hdisplay, htotal, pixel_size, clock;
  1091. unsigned long line_time_us;
  1092. int line_count, line_size;
  1093. int small, large;
  1094. int entries;
  1095. if (!latency_ns) {
  1096. *display_wm = *cursor_wm = 0;
  1097. return false;
  1098. }
  1099. crtc = intel_get_crtc_for_plane(dev, plane);
  1100. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1101. clock = adjusted_mode->clock;
  1102. htotal = adjusted_mode->htotal;
  1103. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1104. pixel_size = crtc->fb->bits_per_pixel / 8;
  1105. line_time_us = (htotal * 1000) / clock;
  1106. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1107. line_size = hdisplay * pixel_size;
  1108. /* Use the minimum of the small and large buffer method for primary */
  1109. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1110. large = line_count * line_size;
  1111. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1112. *display_wm = entries + display->guard_size;
  1113. /* calculate the self-refresh watermark for display cursor */
  1114. entries = line_count * pixel_size * 64;
  1115. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1116. *cursor_wm = entries + cursor->guard_size;
  1117. return g4x_check_srwm(dev,
  1118. *display_wm, *cursor_wm,
  1119. display, cursor);
  1120. }
  1121. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1122. int plane,
  1123. int *plane_prec_mult,
  1124. int *plane_dl,
  1125. int *cursor_prec_mult,
  1126. int *cursor_dl)
  1127. {
  1128. struct drm_crtc *crtc;
  1129. int clock, pixel_size;
  1130. int entries;
  1131. crtc = intel_get_crtc_for_plane(dev, plane);
  1132. if (!intel_crtc_active(crtc))
  1133. return false;
  1134. clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
  1135. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1136. entries = (clock / 1000) * pixel_size;
  1137. *plane_prec_mult = (entries > 256) ?
  1138. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1139. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1140. pixel_size);
  1141. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1142. *cursor_prec_mult = (entries > 256) ?
  1143. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1144. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1145. return true;
  1146. }
  1147. /*
  1148. * Update drain latency registers of memory arbiter
  1149. *
  1150. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1151. * to be programmed. Each plane has a drain latency multiplier and a drain
  1152. * latency value.
  1153. */
  1154. static void vlv_update_drain_latency(struct drm_device *dev)
  1155. {
  1156. struct drm_i915_private *dev_priv = dev->dev_private;
  1157. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1158. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1159. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1160. either 16 or 32 */
  1161. /* For plane A, Cursor A */
  1162. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1163. &cursor_prec_mult, &cursora_dl)) {
  1164. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1165. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1166. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1167. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1168. I915_WRITE(VLV_DDL1, cursora_prec |
  1169. (cursora_dl << DDL_CURSORA_SHIFT) |
  1170. planea_prec | planea_dl);
  1171. }
  1172. /* For plane B, Cursor B */
  1173. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1174. &cursor_prec_mult, &cursorb_dl)) {
  1175. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1176. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1177. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1178. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1179. I915_WRITE(VLV_DDL2, cursorb_prec |
  1180. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1181. planeb_prec | planeb_dl);
  1182. }
  1183. }
  1184. #define single_plane_enabled(mask) is_power_of_2(mask)
  1185. static void valleyview_update_wm(struct drm_crtc *crtc)
  1186. {
  1187. struct drm_device *dev = crtc->dev;
  1188. static const int sr_latency_ns = 12000;
  1189. struct drm_i915_private *dev_priv = dev->dev_private;
  1190. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1191. int plane_sr, cursor_sr;
  1192. int ignore_plane_sr, ignore_cursor_sr;
  1193. unsigned int enabled = 0;
  1194. vlv_update_drain_latency(dev);
  1195. if (g4x_compute_wm0(dev, PIPE_A,
  1196. &valleyview_wm_info, latency_ns,
  1197. &valleyview_cursor_wm_info, latency_ns,
  1198. &planea_wm, &cursora_wm))
  1199. enabled |= 1 << PIPE_A;
  1200. if (g4x_compute_wm0(dev, PIPE_B,
  1201. &valleyview_wm_info, latency_ns,
  1202. &valleyview_cursor_wm_info, latency_ns,
  1203. &planeb_wm, &cursorb_wm))
  1204. enabled |= 1 << PIPE_B;
  1205. if (single_plane_enabled(enabled) &&
  1206. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1207. sr_latency_ns,
  1208. &valleyview_wm_info,
  1209. &valleyview_cursor_wm_info,
  1210. &plane_sr, &ignore_cursor_sr) &&
  1211. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1212. 2*sr_latency_ns,
  1213. &valleyview_wm_info,
  1214. &valleyview_cursor_wm_info,
  1215. &ignore_plane_sr, &cursor_sr)) {
  1216. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1217. } else {
  1218. I915_WRITE(FW_BLC_SELF_VLV,
  1219. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1220. plane_sr = cursor_sr = 0;
  1221. }
  1222. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1223. planea_wm, cursora_wm,
  1224. planeb_wm, cursorb_wm,
  1225. plane_sr, cursor_sr);
  1226. I915_WRITE(DSPFW1,
  1227. (plane_sr << DSPFW_SR_SHIFT) |
  1228. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1229. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1230. planea_wm);
  1231. I915_WRITE(DSPFW2,
  1232. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1233. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1234. I915_WRITE(DSPFW3,
  1235. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1236. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1237. }
  1238. static void g4x_update_wm(struct drm_crtc *crtc)
  1239. {
  1240. struct drm_device *dev = crtc->dev;
  1241. static const int sr_latency_ns = 12000;
  1242. struct drm_i915_private *dev_priv = dev->dev_private;
  1243. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1244. int plane_sr, cursor_sr;
  1245. unsigned int enabled = 0;
  1246. if (g4x_compute_wm0(dev, PIPE_A,
  1247. &g4x_wm_info, latency_ns,
  1248. &g4x_cursor_wm_info, latency_ns,
  1249. &planea_wm, &cursora_wm))
  1250. enabled |= 1 << PIPE_A;
  1251. if (g4x_compute_wm0(dev, PIPE_B,
  1252. &g4x_wm_info, latency_ns,
  1253. &g4x_cursor_wm_info, latency_ns,
  1254. &planeb_wm, &cursorb_wm))
  1255. enabled |= 1 << PIPE_B;
  1256. if (single_plane_enabled(enabled) &&
  1257. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1258. sr_latency_ns,
  1259. &g4x_wm_info,
  1260. &g4x_cursor_wm_info,
  1261. &plane_sr, &cursor_sr)) {
  1262. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1263. } else {
  1264. I915_WRITE(FW_BLC_SELF,
  1265. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1266. plane_sr = cursor_sr = 0;
  1267. }
  1268. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1269. planea_wm, cursora_wm,
  1270. planeb_wm, cursorb_wm,
  1271. plane_sr, cursor_sr);
  1272. I915_WRITE(DSPFW1,
  1273. (plane_sr << DSPFW_SR_SHIFT) |
  1274. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1275. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1276. planea_wm);
  1277. I915_WRITE(DSPFW2,
  1278. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1279. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1280. /* HPLL off in SR has some issues on G4x... disable it */
  1281. I915_WRITE(DSPFW3,
  1282. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1283. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1284. }
  1285. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1286. {
  1287. struct drm_device *dev = unused_crtc->dev;
  1288. struct drm_i915_private *dev_priv = dev->dev_private;
  1289. struct drm_crtc *crtc;
  1290. int srwm = 1;
  1291. int cursor_sr = 16;
  1292. /* Calc sr entries for one plane configs */
  1293. crtc = single_enabled_crtc(dev);
  1294. if (crtc) {
  1295. /* self-refresh has much higher latency */
  1296. static const int sr_latency_ns = 12000;
  1297. const struct drm_display_mode *adjusted_mode =
  1298. &to_intel_crtc(crtc)->config.adjusted_mode;
  1299. int clock = adjusted_mode->clock;
  1300. int htotal = adjusted_mode->htotal;
  1301. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1302. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1303. unsigned long line_time_us;
  1304. int entries;
  1305. line_time_us = ((htotal * 1000) / clock);
  1306. /* Use ns/us then divide to preserve precision */
  1307. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1308. pixel_size * hdisplay;
  1309. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1310. srwm = I965_FIFO_SIZE - entries;
  1311. if (srwm < 0)
  1312. srwm = 1;
  1313. srwm &= 0x1ff;
  1314. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1315. entries, srwm);
  1316. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1317. pixel_size * 64;
  1318. entries = DIV_ROUND_UP(entries,
  1319. i965_cursor_wm_info.cacheline_size);
  1320. cursor_sr = i965_cursor_wm_info.fifo_size -
  1321. (entries + i965_cursor_wm_info.guard_size);
  1322. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1323. cursor_sr = i965_cursor_wm_info.max_wm;
  1324. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1325. "cursor %d\n", srwm, cursor_sr);
  1326. if (IS_CRESTLINE(dev))
  1327. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1328. } else {
  1329. /* Turn off self refresh if both pipes are enabled */
  1330. if (IS_CRESTLINE(dev))
  1331. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1332. & ~FW_BLC_SELF_EN);
  1333. }
  1334. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1335. srwm);
  1336. /* 965 has limitations... */
  1337. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1338. (8 << 16) | (8 << 8) | (8 << 0));
  1339. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1340. /* update cursor SR watermark */
  1341. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1342. }
  1343. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1344. {
  1345. struct drm_device *dev = unused_crtc->dev;
  1346. struct drm_i915_private *dev_priv = dev->dev_private;
  1347. const struct intel_watermark_params *wm_info;
  1348. uint32_t fwater_lo;
  1349. uint32_t fwater_hi;
  1350. int cwm, srwm = 1;
  1351. int fifo_size;
  1352. int planea_wm, planeb_wm;
  1353. struct drm_crtc *crtc, *enabled = NULL;
  1354. if (IS_I945GM(dev))
  1355. wm_info = &i945_wm_info;
  1356. else if (!IS_GEN2(dev))
  1357. wm_info = &i915_wm_info;
  1358. else
  1359. wm_info = &i855_wm_info;
  1360. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1361. crtc = intel_get_crtc_for_plane(dev, 0);
  1362. if (intel_crtc_active(crtc)) {
  1363. int cpp = crtc->fb->bits_per_pixel / 8;
  1364. if (IS_GEN2(dev))
  1365. cpp = 4;
  1366. planea_wm = intel_calculate_wm(to_intel_crtc(crtc)->config.adjusted_mode.clock,
  1367. wm_info, fifo_size, cpp,
  1368. latency_ns);
  1369. enabled = crtc;
  1370. } else
  1371. planea_wm = fifo_size - wm_info->guard_size;
  1372. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1373. crtc = intel_get_crtc_for_plane(dev, 1);
  1374. if (intel_crtc_active(crtc)) {
  1375. int cpp = crtc->fb->bits_per_pixel / 8;
  1376. if (IS_GEN2(dev))
  1377. cpp = 4;
  1378. planeb_wm = intel_calculate_wm(to_intel_crtc(crtc)->config.adjusted_mode.clock,
  1379. wm_info, fifo_size, cpp,
  1380. latency_ns);
  1381. if (enabled == NULL)
  1382. enabled = crtc;
  1383. else
  1384. enabled = NULL;
  1385. } else
  1386. planeb_wm = fifo_size - wm_info->guard_size;
  1387. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1388. /*
  1389. * Overlay gets an aggressive default since video jitter is bad.
  1390. */
  1391. cwm = 2;
  1392. /* Play safe and disable self-refresh before adjusting watermarks. */
  1393. if (IS_I945G(dev) || IS_I945GM(dev))
  1394. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1395. else if (IS_I915GM(dev))
  1396. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1397. /* Calc sr entries for one plane configs */
  1398. if (HAS_FW_BLC(dev) && enabled) {
  1399. /* self-refresh has much higher latency */
  1400. static const int sr_latency_ns = 6000;
  1401. const struct drm_display_mode *adjusted_mode =
  1402. &to_intel_crtc(enabled)->config.adjusted_mode;
  1403. int clock = adjusted_mode->clock;
  1404. int htotal = adjusted_mode->htotal;
  1405. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1406. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1407. unsigned long line_time_us;
  1408. int entries;
  1409. line_time_us = (htotal * 1000) / clock;
  1410. /* Use ns/us then divide to preserve precision */
  1411. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1412. pixel_size * hdisplay;
  1413. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1414. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1415. srwm = wm_info->fifo_size - entries;
  1416. if (srwm < 0)
  1417. srwm = 1;
  1418. if (IS_I945G(dev) || IS_I945GM(dev))
  1419. I915_WRITE(FW_BLC_SELF,
  1420. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1421. else if (IS_I915GM(dev))
  1422. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1423. }
  1424. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1425. planea_wm, planeb_wm, cwm, srwm);
  1426. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1427. fwater_hi = (cwm & 0x1f);
  1428. /* Set request length to 8 cachelines per fetch */
  1429. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1430. fwater_hi = fwater_hi | (1 << 8);
  1431. I915_WRITE(FW_BLC, fwater_lo);
  1432. I915_WRITE(FW_BLC2, fwater_hi);
  1433. if (HAS_FW_BLC(dev)) {
  1434. if (enabled) {
  1435. if (IS_I945G(dev) || IS_I945GM(dev))
  1436. I915_WRITE(FW_BLC_SELF,
  1437. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1438. else if (IS_I915GM(dev))
  1439. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1440. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1441. } else
  1442. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1443. }
  1444. }
  1445. static void i830_update_wm(struct drm_crtc *unused_crtc)
  1446. {
  1447. struct drm_device *dev = unused_crtc->dev;
  1448. struct drm_i915_private *dev_priv = dev->dev_private;
  1449. struct drm_crtc *crtc;
  1450. uint32_t fwater_lo;
  1451. int planea_wm;
  1452. crtc = single_enabled_crtc(dev);
  1453. if (crtc == NULL)
  1454. return;
  1455. planea_wm = intel_calculate_wm(to_intel_crtc(crtc)->config.adjusted_mode.clock,
  1456. &i830_wm_info,
  1457. dev_priv->display.get_fifo_size(dev, 0),
  1458. 4, latency_ns);
  1459. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1460. fwater_lo |= (3<<8) | planea_wm;
  1461. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1462. I915_WRITE(FW_BLC, fwater_lo);
  1463. }
  1464. /*
  1465. * Check the wm result.
  1466. *
  1467. * If any calculated watermark values is larger than the maximum value that
  1468. * can be programmed into the associated watermark register, that watermark
  1469. * must be disabled.
  1470. */
  1471. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1472. int fbc_wm, int display_wm, int cursor_wm,
  1473. const struct intel_watermark_params *display,
  1474. const struct intel_watermark_params *cursor)
  1475. {
  1476. struct drm_i915_private *dev_priv = dev->dev_private;
  1477. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1478. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1479. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1480. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1481. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1482. /* fbc has it's own way to disable FBC WM */
  1483. I915_WRITE(DISP_ARB_CTL,
  1484. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1485. return false;
  1486. } else if (INTEL_INFO(dev)->gen >= 6) {
  1487. /* enable FBC WM (except on ILK, where it must remain off) */
  1488. I915_WRITE(DISP_ARB_CTL,
  1489. I915_READ(DISP_ARB_CTL) & ~DISP_FBC_WM_DIS);
  1490. }
  1491. if (display_wm > display->max_wm) {
  1492. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1493. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1494. return false;
  1495. }
  1496. if (cursor_wm > cursor->max_wm) {
  1497. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1498. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1499. return false;
  1500. }
  1501. if (!(fbc_wm || display_wm || cursor_wm)) {
  1502. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1503. return false;
  1504. }
  1505. return true;
  1506. }
  1507. /*
  1508. * Compute watermark values of WM[1-3],
  1509. */
  1510. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1511. int latency_ns,
  1512. const struct intel_watermark_params *display,
  1513. const struct intel_watermark_params *cursor,
  1514. int *fbc_wm, int *display_wm, int *cursor_wm)
  1515. {
  1516. struct drm_crtc *crtc;
  1517. const struct drm_display_mode *adjusted_mode;
  1518. unsigned long line_time_us;
  1519. int hdisplay, htotal, pixel_size, clock;
  1520. int line_count, line_size;
  1521. int small, large;
  1522. int entries;
  1523. if (!latency_ns) {
  1524. *fbc_wm = *display_wm = *cursor_wm = 0;
  1525. return false;
  1526. }
  1527. crtc = intel_get_crtc_for_plane(dev, plane);
  1528. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1529. clock = adjusted_mode->clock;
  1530. htotal = adjusted_mode->htotal;
  1531. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1532. pixel_size = crtc->fb->bits_per_pixel / 8;
  1533. line_time_us = (htotal * 1000) / clock;
  1534. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1535. line_size = hdisplay * pixel_size;
  1536. /* Use the minimum of the small and large buffer method for primary */
  1537. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1538. large = line_count * line_size;
  1539. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1540. *display_wm = entries + display->guard_size;
  1541. /*
  1542. * Spec says:
  1543. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1544. */
  1545. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1546. /* calculate the self-refresh watermark for display cursor */
  1547. entries = line_count * pixel_size * 64;
  1548. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1549. *cursor_wm = entries + cursor->guard_size;
  1550. return ironlake_check_srwm(dev, level,
  1551. *fbc_wm, *display_wm, *cursor_wm,
  1552. display, cursor);
  1553. }
  1554. static void ironlake_update_wm(struct drm_crtc *crtc)
  1555. {
  1556. struct drm_device *dev = crtc->dev;
  1557. struct drm_i915_private *dev_priv = dev->dev_private;
  1558. int fbc_wm, plane_wm, cursor_wm;
  1559. unsigned int enabled;
  1560. enabled = 0;
  1561. if (g4x_compute_wm0(dev, PIPE_A,
  1562. &ironlake_display_wm_info,
  1563. dev_priv->wm.pri_latency[0] * 100,
  1564. &ironlake_cursor_wm_info,
  1565. dev_priv->wm.cur_latency[0] * 100,
  1566. &plane_wm, &cursor_wm)) {
  1567. I915_WRITE(WM0_PIPEA_ILK,
  1568. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1569. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1570. " plane %d, " "cursor: %d\n",
  1571. plane_wm, cursor_wm);
  1572. enabled |= 1 << PIPE_A;
  1573. }
  1574. if (g4x_compute_wm0(dev, PIPE_B,
  1575. &ironlake_display_wm_info,
  1576. dev_priv->wm.pri_latency[0] * 100,
  1577. &ironlake_cursor_wm_info,
  1578. dev_priv->wm.cur_latency[0] * 100,
  1579. &plane_wm, &cursor_wm)) {
  1580. I915_WRITE(WM0_PIPEB_ILK,
  1581. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1582. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1583. " plane %d, cursor: %d\n",
  1584. plane_wm, cursor_wm);
  1585. enabled |= 1 << PIPE_B;
  1586. }
  1587. /*
  1588. * Calculate and update the self-refresh watermark only when one
  1589. * display plane is used.
  1590. */
  1591. I915_WRITE(WM3_LP_ILK, 0);
  1592. I915_WRITE(WM2_LP_ILK, 0);
  1593. I915_WRITE(WM1_LP_ILK, 0);
  1594. if (!single_plane_enabled(enabled))
  1595. return;
  1596. enabled = ffs(enabled) - 1;
  1597. /* WM1 */
  1598. if (!ironlake_compute_srwm(dev, 1, enabled,
  1599. dev_priv->wm.pri_latency[1] * 500,
  1600. &ironlake_display_srwm_info,
  1601. &ironlake_cursor_srwm_info,
  1602. &fbc_wm, &plane_wm, &cursor_wm))
  1603. return;
  1604. I915_WRITE(WM1_LP_ILK,
  1605. WM1_LP_SR_EN |
  1606. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1607. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1608. (plane_wm << WM1_LP_SR_SHIFT) |
  1609. cursor_wm);
  1610. /* WM2 */
  1611. if (!ironlake_compute_srwm(dev, 2, enabled,
  1612. dev_priv->wm.pri_latency[2] * 500,
  1613. &ironlake_display_srwm_info,
  1614. &ironlake_cursor_srwm_info,
  1615. &fbc_wm, &plane_wm, &cursor_wm))
  1616. return;
  1617. I915_WRITE(WM2_LP_ILK,
  1618. WM2_LP_EN |
  1619. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1620. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1621. (plane_wm << WM1_LP_SR_SHIFT) |
  1622. cursor_wm);
  1623. /*
  1624. * WM3 is unsupported on ILK, probably because we don't have latency
  1625. * data for that power state
  1626. */
  1627. }
  1628. static void sandybridge_update_wm(struct drm_crtc *crtc)
  1629. {
  1630. struct drm_device *dev = crtc->dev;
  1631. struct drm_i915_private *dev_priv = dev->dev_private;
  1632. int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
  1633. u32 val;
  1634. int fbc_wm, plane_wm, cursor_wm;
  1635. unsigned int enabled;
  1636. enabled = 0;
  1637. if (g4x_compute_wm0(dev, PIPE_A,
  1638. &sandybridge_display_wm_info, latency,
  1639. &sandybridge_cursor_wm_info, latency,
  1640. &plane_wm, &cursor_wm)) {
  1641. val = I915_READ(WM0_PIPEA_ILK);
  1642. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1643. I915_WRITE(WM0_PIPEA_ILK, val |
  1644. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1645. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1646. " plane %d, " "cursor: %d\n",
  1647. plane_wm, cursor_wm);
  1648. enabled |= 1 << PIPE_A;
  1649. }
  1650. if (g4x_compute_wm0(dev, PIPE_B,
  1651. &sandybridge_display_wm_info, latency,
  1652. &sandybridge_cursor_wm_info, latency,
  1653. &plane_wm, &cursor_wm)) {
  1654. val = I915_READ(WM0_PIPEB_ILK);
  1655. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1656. I915_WRITE(WM0_PIPEB_ILK, val |
  1657. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1658. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1659. " plane %d, cursor: %d\n",
  1660. plane_wm, cursor_wm);
  1661. enabled |= 1 << PIPE_B;
  1662. }
  1663. /*
  1664. * Calculate and update the self-refresh watermark only when one
  1665. * display plane is used.
  1666. *
  1667. * SNB support 3 levels of watermark.
  1668. *
  1669. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1670. * and disabled in the descending order
  1671. *
  1672. */
  1673. I915_WRITE(WM3_LP_ILK, 0);
  1674. I915_WRITE(WM2_LP_ILK, 0);
  1675. I915_WRITE(WM1_LP_ILK, 0);
  1676. if (!single_plane_enabled(enabled) ||
  1677. dev_priv->sprite_scaling_enabled)
  1678. return;
  1679. enabled = ffs(enabled) - 1;
  1680. /* WM1 */
  1681. if (!ironlake_compute_srwm(dev, 1, enabled,
  1682. dev_priv->wm.pri_latency[1] * 500,
  1683. &sandybridge_display_srwm_info,
  1684. &sandybridge_cursor_srwm_info,
  1685. &fbc_wm, &plane_wm, &cursor_wm))
  1686. return;
  1687. I915_WRITE(WM1_LP_ILK,
  1688. WM1_LP_SR_EN |
  1689. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1690. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1691. (plane_wm << WM1_LP_SR_SHIFT) |
  1692. cursor_wm);
  1693. /* WM2 */
  1694. if (!ironlake_compute_srwm(dev, 2, enabled,
  1695. dev_priv->wm.pri_latency[2] * 500,
  1696. &sandybridge_display_srwm_info,
  1697. &sandybridge_cursor_srwm_info,
  1698. &fbc_wm, &plane_wm, &cursor_wm))
  1699. return;
  1700. I915_WRITE(WM2_LP_ILK,
  1701. WM2_LP_EN |
  1702. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1703. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1704. (plane_wm << WM1_LP_SR_SHIFT) |
  1705. cursor_wm);
  1706. /* WM3 */
  1707. if (!ironlake_compute_srwm(dev, 3, enabled,
  1708. dev_priv->wm.pri_latency[3] * 500,
  1709. &sandybridge_display_srwm_info,
  1710. &sandybridge_cursor_srwm_info,
  1711. &fbc_wm, &plane_wm, &cursor_wm))
  1712. return;
  1713. I915_WRITE(WM3_LP_ILK,
  1714. WM3_LP_EN |
  1715. (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
  1716. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1717. (plane_wm << WM1_LP_SR_SHIFT) |
  1718. cursor_wm);
  1719. }
  1720. static void ivybridge_update_wm(struct drm_crtc *crtc)
  1721. {
  1722. struct drm_device *dev = crtc->dev;
  1723. struct drm_i915_private *dev_priv = dev->dev_private;
  1724. int latency = dev_priv->wm.pri_latency[0] * 100; /* In unit 0.1us */
  1725. u32 val;
  1726. int fbc_wm, plane_wm, cursor_wm;
  1727. int ignore_fbc_wm, ignore_plane_wm, ignore_cursor_wm;
  1728. unsigned int enabled;
  1729. enabled = 0;
  1730. if (g4x_compute_wm0(dev, PIPE_A,
  1731. &sandybridge_display_wm_info, latency,
  1732. &sandybridge_cursor_wm_info, latency,
  1733. &plane_wm, &cursor_wm)) {
  1734. val = I915_READ(WM0_PIPEA_ILK);
  1735. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1736. I915_WRITE(WM0_PIPEA_ILK, val |
  1737. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1738. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1739. " plane %d, " "cursor: %d\n",
  1740. plane_wm, cursor_wm);
  1741. enabled |= 1 << PIPE_A;
  1742. }
  1743. if (g4x_compute_wm0(dev, PIPE_B,
  1744. &sandybridge_display_wm_info, latency,
  1745. &sandybridge_cursor_wm_info, latency,
  1746. &plane_wm, &cursor_wm)) {
  1747. val = I915_READ(WM0_PIPEB_ILK);
  1748. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1749. I915_WRITE(WM0_PIPEB_ILK, val |
  1750. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1751. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1752. " plane %d, cursor: %d\n",
  1753. plane_wm, cursor_wm);
  1754. enabled |= 1 << PIPE_B;
  1755. }
  1756. if (g4x_compute_wm0(dev, PIPE_C,
  1757. &sandybridge_display_wm_info, latency,
  1758. &sandybridge_cursor_wm_info, latency,
  1759. &plane_wm, &cursor_wm)) {
  1760. val = I915_READ(WM0_PIPEC_IVB);
  1761. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1762. I915_WRITE(WM0_PIPEC_IVB, val |
  1763. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1764. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1765. " plane %d, cursor: %d\n",
  1766. plane_wm, cursor_wm);
  1767. enabled |= 1 << PIPE_C;
  1768. }
  1769. /*
  1770. * Calculate and update the self-refresh watermark only when one
  1771. * display plane is used.
  1772. *
  1773. * SNB support 3 levels of watermark.
  1774. *
  1775. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1776. * and disabled in the descending order
  1777. *
  1778. */
  1779. I915_WRITE(WM3_LP_ILK, 0);
  1780. I915_WRITE(WM2_LP_ILK, 0);
  1781. I915_WRITE(WM1_LP_ILK, 0);
  1782. if (!single_plane_enabled(enabled) ||
  1783. dev_priv->sprite_scaling_enabled)
  1784. return;
  1785. enabled = ffs(enabled) - 1;
  1786. /* WM1 */
  1787. if (!ironlake_compute_srwm(dev, 1, enabled,
  1788. dev_priv->wm.pri_latency[1] * 500,
  1789. &sandybridge_display_srwm_info,
  1790. &sandybridge_cursor_srwm_info,
  1791. &fbc_wm, &plane_wm, &cursor_wm))
  1792. return;
  1793. I915_WRITE(WM1_LP_ILK,
  1794. WM1_LP_SR_EN |
  1795. (dev_priv->wm.pri_latency[1] << WM1_LP_LATENCY_SHIFT) |
  1796. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1797. (plane_wm << WM1_LP_SR_SHIFT) |
  1798. cursor_wm);
  1799. /* WM2 */
  1800. if (!ironlake_compute_srwm(dev, 2, enabled,
  1801. dev_priv->wm.pri_latency[2] * 500,
  1802. &sandybridge_display_srwm_info,
  1803. &sandybridge_cursor_srwm_info,
  1804. &fbc_wm, &plane_wm, &cursor_wm))
  1805. return;
  1806. I915_WRITE(WM2_LP_ILK,
  1807. WM2_LP_EN |
  1808. (dev_priv->wm.pri_latency[2] << WM1_LP_LATENCY_SHIFT) |
  1809. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1810. (plane_wm << WM1_LP_SR_SHIFT) |
  1811. cursor_wm);
  1812. /* WM3, note we have to correct the cursor latency */
  1813. if (!ironlake_compute_srwm(dev, 3, enabled,
  1814. dev_priv->wm.pri_latency[3] * 500,
  1815. &sandybridge_display_srwm_info,
  1816. &sandybridge_cursor_srwm_info,
  1817. &fbc_wm, &plane_wm, &ignore_cursor_wm) ||
  1818. !ironlake_compute_srwm(dev, 3, enabled,
  1819. dev_priv->wm.cur_latency[3] * 500,
  1820. &sandybridge_display_srwm_info,
  1821. &sandybridge_cursor_srwm_info,
  1822. &ignore_fbc_wm, &ignore_plane_wm, &cursor_wm))
  1823. return;
  1824. I915_WRITE(WM3_LP_ILK,
  1825. WM3_LP_EN |
  1826. (dev_priv->wm.pri_latency[3] << WM1_LP_LATENCY_SHIFT) |
  1827. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1828. (plane_wm << WM1_LP_SR_SHIFT) |
  1829. cursor_wm);
  1830. }
  1831. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1832. struct drm_crtc *crtc)
  1833. {
  1834. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1835. uint32_t pixel_rate, pfit_size;
  1836. pixel_rate = intel_crtc->config.adjusted_mode.clock;
  1837. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1838. * adjust the pixel_rate here. */
  1839. pfit_size = intel_crtc->config.pch_pfit.size;
  1840. if (pfit_size) {
  1841. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1842. pipe_w = intel_crtc->config.pipe_src_w;
  1843. pipe_h = intel_crtc->config.pipe_src_h;
  1844. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1845. pfit_h = pfit_size & 0xFFFF;
  1846. if (pipe_w < pfit_w)
  1847. pipe_w = pfit_w;
  1848. if (pipe_h < pfit_h)
  1849. pipe_h = pfit_h;
  1850. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1851. pfit_w * pfit_h);
  1852. }
  1853. return pixel_rate;
  1854. }
  1855. /* latency must be in 0.1us units. */
  1856. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1857. uint32_t latency)
  1858. {
  1859. uint64_t ret;
  1860. if (WARN(latency == 0, "Latency value missing\n"))
  1861. return UINT_MAX;
  1862. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1863. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1864. return ret;
  1865. }
  1866. /* latency must be in 0.1us units. */
  1867. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1868. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1869. uint32_t latency)
  1870. {
  1871. uint32_t ret;
  1872. if (WARN(latency == 0, "Latency value missing\n"))
  1873. return UINT_MAX;
  1874. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1875. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1876. ret = DIV_ROUND_UP(ret, 64) + 2;
  1877. return ret;
  1878. }
  1879. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1880. uint8_t bytes_per_pixel)
  1881. {
  1882. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1883. }
  1884. struct hsw_pipe_wm_parameters {
  1885. bool active;
  1886. uint32_t pipe_htotal;
  1887. uint32_t pixel_rate;
  1888. struct intel_plane_wm_parameters pri;
  1889. struct intel_plane_wm_parameters spr;
  1890. struct intel_plane_wm_parameters cur;
  1891. };
  1892. struct hsw_wm_maximums {
  1893. uint16_t pri;
  1894. uint16_t spr;
  1895. uint16_t cur;
  1896. uint16_t fbc;
  1897. };
  1898. struct hsw_wm_values {
  1899. uint32_t wm_pipe[3];
  1900. uint32_t wm_lp[3];
  1901. uint32_t wm_lp_spr[3];
  1902. uint32_t wm_linetime[3];
  1903. bool enable_fbc_wm;
  1904. };
  1905. /* used in computing the new watermarks state */
  1906. struct intel_wm_config {
  1907. unsigned int num_pipes_active;
  1908. bool sprites_enabled;
  1909. bool sprites_scaled;
  1910. bool fbc_wm_enabled;
  1911. };
  1912. /*
  1913. * For both WM_PIPE and WM_LP.
  1914. * mem_value must be in 0.1us units.
  1915. */
  1916. static uint32_t ilk_compute_pri_wm(const struct hsw_pipe_wm_parameters *params,
  1917. uint32_t mem_value,
  1918. bool is_lp)
  1919. {
  1920. uint32_t method1, method2;
  1921. if (!params->active || !params->pri.enabled)
  1922. return 0;
  1923. method1 = ilk_wm_method1(params->pixel_rate,
  1924. params->pri.bytes_per_pixel,
  1925. mem_value);
  1926. if (!is_lp)
  1927. return method1;
  1928. method2 = ilk_wm_method2(params->pixel_rate,
  1929. params->pipe_htotal,
  1930. params->pri.horiz_pixels,
  1931. params->pri.bytes_per_pixel,
  1932. mem_value);
  1933. return min(method1, method2);
  1934. }
  1935. /*
  1936. * For both WM_PIPE and WM_LP.
  1937. * mem_value must be in 0.1us units.
  1938. */
  1939. static uint32_t ilk_compute_spr_wm(const struct hsw_pipe_wm_parameters *params,
  1940. uint32_t mem_value)
  1941. {
  1942. uint32_t method1, method2;
  1943. if (!params->active || !params->spr.enabled)
  1944. return 0;
  1945. method1 = ilk_wm_method1(params->pixel_rate,
  1946. params->spr.bytes_per_pixel,
  1947. mem_value);
  1948. method2 = ilk_wm_method2(params->pixel_rate,
  1949. params->pipe_htotal,
  1950. params->spr.horiz_pixels,
  1951. params->spr.bytes_per_pixel,
  1952. mem_value);
  1953. return min(method1, method2);
  1954. }
  1955. /*
  1956. * For both WM_PIPE and WM_LP.
  1957. * mem_value must be in 0.1us units.
  1958. */
  1959. static uint32_t ilk_compute_cur_wm(const struct hsw_pipe_wm_parameters *params,
  1960. uint32_t mem_value)
  1961. {
  1962. if (!params->active || !params->cur.enabled)
  1963. return 0;
  1964. return ilk_wm_method2(params->pixel_rate,
  1965. params->pipe_htotal,
  1966. params->cur.horiz_pixels,
  1967. params->cur.bytes_per_pixel,
  1968. mem_value);
  1969. }
  1970. /* Only for WM_LP. */
  1971. static uint32_t ilk_compute_fbc_wm(const struct hsw_pipe_wm_parameters *params,
  1972. uint32_t pri_val)
  1973. {
  1974. if (!params->active || !params->pri.enabled)
  1975. return 0;
  1976. return ilk_wm_fbc(pri_val,
  1977. params->pri.horiz_pixels,
  1978. params->pri.bytes_per_pixel);
  1979. }
  1980. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1981. {
  1982. if (INTEL_INFO(dev)->gen >= 7)
  1983. return 768;
  1984. else
  1985. return 512;
  1986. }
  1987. /* Calculate the maximum primary/sprite plane watermark */
  1988. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1989. int level,
  1990. const struct intel_wm_config *config,
  1991. enum intel_ddb_partitioning ddb_partitioning,
  1992. bool is_sprite)
  1993. {
  1994. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1995. unsigned int max;
  1996. /* if sprites aren't enabled, sprites get nothing */
  1997. if (is_sprite && !config->sprites_enabled)
  1998. return 0;
  1999. /* HSW allows LP1+ watermarks even with multiple pipes */
  2000. if (level == 0 || config->num_pipes_active > 1) {
  2001. fifo_size /= INTEL_INFO(dev)->num_pipes;
  2002. /*
  2003. * For some reason the non self refresh
  2004. * FIFO size is only half of the self
  2005. * refresh FIFO size on ILK/SNB.
  2006. */
  2007. if (INTEL_INFO(dev)->gen <= 6)
  2008. fifo_size /= 2;
  2009. }
  2010. if (config->sprites_enabled) {
  2011. /* level 0 is always calculated with 1:1 split */
  2012. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  2013. if (is_sprite)
  2014. fifo_size *= 5;
  2015. fifo_size /= 6;
  2016. } else {
  2017. fifo_size /= 2;
  2018. }
  2019. }
  2020. /* clamp to max that the registers can hold */
  2021. if (INTEL_INFO(dev)->gen >= 7)
  2022. /* IVB/HSW primary/sprite plane watermarks */
  2023. max = level == 0 ? 127 : 1023;
  2024. else if (!is_sprite)
  2025. /* ILK/SNB primary plane watermarks */
  2026. max = level == 0 ? 127 : 511;
  2027. else
  2028. /* ILK/SNB sprite plane watermarks */
  2029. max = level == 0 ? 63 : 255;
  2030. return min(fifo_size, max);
  2031. }
  2032. /* Calculate the maximum cursor plane watermark */
  2033. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  2034. int level,
  2035. const struct intel_wm_config *config)
  2036. {
  2037. /* HSW LP1+ watermarks w/ multiple pipes */
  2038. if (level > 0 && config->num_pipes_active > 1)
  2039. return 64;
  2040. /* otherwise just report max that registers can hold */
  2041. if (INTEL_INFO(dev)->gen >= 7)
  2042. return level == 0 ? 63 : 255;
  2043. else
  2044. return level == 0 ? 31 : 63;
  2045. }
  2046. /* Calculate the maximum FBC watermark */
  2047. static unsigned int ilk_fbc_wm_max(void)
  2048. {
  2049. /* max that registers can hold */
  2050. return 15;
  2051. }
  2052. static void ilk_wm_max(struct drm_device *dev,
  2053. int level,
  2054. const struct intel_wm_config *config,
  2055. enum intel_ddb_partitioning ddb_partitioning,
  2056. struct hsw_wm_maximums *max)
  2057. {
  2058. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  2059. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  2060. max->cur = ilk_cursor_wm_max(dev, level, config);
  2061. max->fbc = ilk_fbc_wm_max();
  2062. }
  2063. static bool ilk_check_wm(int level,
  2064. const struct hsw_wm_maximums *max,
  2065. struct intel_wm_level *result)
  2066. {
  2067. bool ret;
  2068. /* already determined to be invalid? */
  2069. if (!result->enable)
  2070. return false;
  2071. result->enable = result->pri_val <= max->pri &&
  2072. result->spr_val <= max->spr &&
  2073. result->cur_val <= max->cur;
  2074. ret = result->enable;
  2075. /*
  2076. * HACK until we can pre-compute everything,
  2077. * and thus fail gracefully if LP0 watermarks
  2078. * are exceeded...
  2079. */
  2080. if (level == 0 && !result->enable) {
  2081. if (result->pri_val > max->pri)
  2082. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  2083. level, result->pri_val, max->pri);
  2084. if (result->spr_val > max->spr)
  2085. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  2086. level, result->spr_val, max->spr);
  2087. if (result->cur_val > max->cur)
  2088. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  2089. level, result->cur_val, max->cur);
  2090. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  2091. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  2092. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  2093. result->enable = true;
  2094. }
  2095. DRM_DEBUG_KMS("WM%d: %sabled\n", level, result->enable ? "en" : "dis");
  2096. return ret;
  2097. }
  2098. static void ilk_compute_wm_level(struct drm_i915_private *dev_priv,
  2099. int level,
  2100. const struct hsw_pipe_wm_parameters *p,
  2101. struct intel_wm_level *result)
  2102. {
  2103. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  2104. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  2105. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  2106. /* WM1+ latency values stored in 0.5us units */
  2107. if (level > 0) {
  2108. pri_latency *= 5;
  2109. spr_latency *= 5;
  2110. cur_latency *= 5;
  2111. }
  2112. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  2113. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  2114. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  2115. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  2116. result->enable = true;
  2117. }
  2118. static bool hsw_compute_lp_wm(struct drm_i915_private *dev_priv,
  2119. int level, const struct hsw_wm_maximums *max,
  2120. const struct hsw_pipe_wm_parameters *params,
  2121. struct intel_wm_level *result)
  2122. {
  2123. enum pipe pipe;
  2124. struct intel_wm_level res[3];
  2125. for (pipe = PIPE_A; pipe <= PIPE_C; pipe++)
  2126. ilk_compute_wm_level(dev_priv, level, &params[pipe], &res[pipe]);
  2127. result->pri_val = max3(res[0].pri_val, res[1].pri_val, res[2].pri_val);
  2128. result->spr_val = max3(res[0].spr_val, res[1].spr_val, res[2].spr_val);
  2129. result->cur_val = max3(res[0].cur_val, res[1].cur_val, res[2].cur_val);
  2130. result->fbc_val = max3(res[0].fbc_val, res[1].fbc_val, res[2].fbc_val);
  2131. result->enable = true;
  2132. return ilk_check_wm(level, max, result);
  2133. }
  2134. static uint32_t hsw_compute_wm_pipe(struct drm_device *dev,
  2135. const struct hsw_pipe_wm_parameters *params)
  2136. {
  2137. struct drm_i915_private *dev_priv = dev->dev_private;
  2138. struct intel_wm_config config = {
  2139. .num_pipes_active = 1,
  2140. .sprites_enabled = params->spr.enabled,
  2141. .sprites_scaled = params->spr.scaled,
  2142. };
  2143. struct hsw_wm_maximums max;
  2144. struct intel_wm_level res;
  2145. if (!params->active)
  2146. return 0;
  2147. ilk_wm_max(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  2148. ilk_compute_wm_level(dev_priv, 0, params, &res);
  2149. ilk_check_wm(0, &max, &res);
  2150. return (res.pri_val << WM0_PIPE_PLANE_SHIFT) |
  2151. (res.spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2152. res.cur_val;
  2153. }
  2154. static uint32_t
  2155. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  2156. {
  2157. struct drm_i915_private *dev_priv = dev->dev_private;
  2158. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2159. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  2160. u32 linetime, ips_linetime;
  2161. if (!intel_crtc_active(crtc))
  2162. return 0;
  2163. /* The WM are computed with base on how long it takes to fill a single
  2164. * row at the given clock rate, multiplied by 8.
  2165. * */
  2166. linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8, mode->clock);
  2167. ips_linetime = DIV_ROUND_CLOSEST(mode->htotal * 1000 * 8,
  2168. intel_ddi_get_cdclk_freq(dev_priv));
  2169. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  2170. PIPE_WM_LINETIME_TIME(linetime);
  2171. }
  2172. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2173. {
  2174. struct drm_i915_private *dev_priv = dev->dev_private;
  2175. if (IS_HASWELL(dev)) {
  2176. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  2177. wm[0] = (sskpd >> 56) & 0xFF;
  2178. if (wm[0] == 0)
  2179. wm[0] = sskpd & 0xF;
  2180. wm[1] = (sskpd >> 4) & 0xFF;
  2181. wm[2] = (sskpd >> 12) & 0xFF;
  2182. wm[3] = (sskpd >> 20) & 0x1FF;
  2183. wm[4] = (sskpd >> 32) & 0x1FF;
  2184. } else if (INTEL_INFO(dev)->gen >= 6) {
  2185. uint32_t sskpd = I915_READ(MCH_SSKPD);
  2186. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  2187. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  2188. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  2189. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  2190. } else if (INTEL_INFO(dev)->gen >= 5) {
  2191. uint32_t mltr = I915_READ(MLTR_ILK);
  2192. /* ILK primary LP0 latency is 700 ns */
  2193. wm[0] = 7;
  2194. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  2195. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  2196. }
  2197. }
  2198. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2199. {
  2200. /* ILK sprite LP0 latency is 1300 ns */
  2201. if (INTEL_INFO(dev)->gen == 5)
  2202. wm[0] = 13;
  2203. }
  2204. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  2205. {
  2206. /* ILK cursor LP0 latency is 1300 ns */
  2207. if (INTEL_INFO(dev)->gen == 5)
  2208. wm[0] = 13;
  2209. /* WaDoubleCursorLP3Latency:ivb */
  2210. if (IS_IVYBRIDGE(dev))
  2211. wm[3] *= 2;
  2212. }
  2213. static int ilk_wm_max_level(const struct drm_device *dev)
  2214. {
  2215. /* how many WM levels are we expecting */
  2216. if (IS_HASWELL(dev))
  2217. return 4;
  2218. else if (INTEL_INFO(dev)->gen >= 6)
  2219. return 3;
  2220. else
  2221. return 2;
  2222. }
  2223. static void intel_print_wm_latency(struct drm_device *dev,
  2224. const char *name,
  2225. const uint16_t wm[5])
  2226. {
  2227. int level, max_level = ilk_wm_max_level(dev);
  2228. for (level = 0; level <= max_level; level++) {
  2229. unsigned int latency = wm[level];
  2230. if (latency == 0) {
  2231. DRM_ERROR("%s WM%d latency not provided\n",
  2232. name, level);
  2233. continue;
  2234. }
  2235. /* WM1+ latency values in 0.5us units */
  2236. if (level > 0)
  2237. latency *= 5;
  2238. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  2239. name, level, wm[level],
  2240. latency / 10, latency % 10);
  2241. }
  2242. }
  2243. static void intel_setup_wm_latency(struct drm_device *dev)
  2244. {
  2245. struct drm_i915_private *dev_priv = dev->dev_private;
  2246. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  2247. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  2248. sizeof(dev_priv->wm.pri_latency));
  2249. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  2250. sizeof(dev_priv->wm.pri_latency));
  2251. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  2252. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  2253. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  2254. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  2255. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  2256. }
  2257. static void hsw_compute_wm_parameters(struct drm_device *dev,
  2258. struct hsw_pipe_wm_parameters *params,
  2259. struct hsw_wm_maximums *lp_max_1_2,
  2260. struct hsw_wm_maximums *lp_max_5_6)
  2261. {
  2262. struct drm_crtc *crtc;
  2263. struct drm_plane *plane;
  2264. enum pipe pipe;
  2265. struct intel_wm_config config = {};
  2266. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2267. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2268. struct hsw_pipe_wm_parameters *p;
  2269. pipe = intel_crtc->pipe;
  2270. p = &params[pipe];
  2271. p->active = intel_crtc_active(crtc);
  2272. if (!p->active)
  2273. continue;
  2274. config.num_pipes_active++;
  2275. p->pipe_htotal = intel_crtc->config.adjusted_mode.htotal;
  2276. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  2277. p->pri.bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
  2278. p->cur.bytes_per_pixel = 4;
  2279. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  2280. p->cur.horiz_pixels = 64;
  2281. /* TODO: for now, assume primary and cursor planes are always enabled. */
  2282. p->pri.enabled = true;
  2283. p->cur.enabled = true;
  2284. }
  2285. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  2286. struct intel_plane *intel_plane = to_intel_plane(plane);
  2287. struct hsw_pipe_wm_parameters *p;
  2288. pipe = intel_plane->pipe;
  2289. p = &params[pipe];
  2290. p->spr = intel_plane->wm;
  2291. config.sprites_enabled |= p->spr.enabled;
  2292. config.sprites_scaled |= p->spr.scaled;
  2293. }
  2294. ilk_wm_max(dev, 1, &config, INTEL_DDB_PART_1_2, lp_max_1_2);
  2295. /* 5/6 split only in single pipe config on IVB+ */
  2296. if (INTEL_INFO(dev)->gen >= 7 && config.num_pipes_active <= 1)
  2297. ilk_wm_max(dev, 1, &config, INTEL_DDB_PART_5_6, lp_max_5_6);
  2298. else
  2299. *lp_max_5_6 = *lp_max_1_2;
  2300. }
  2301. static void hsw_compute_wm_results(struct drm_device *dev,
  2302. const struct hsw_pipe_wm_parameters *params,
  2303. const struct hsw_wm_maximums *lp_maximums,
  2304. struct hsw_wm_values *results)
  2305. {
  2306. struct drm_i915_private *dev_priv = dev->dev_private;
  2307. struct drm_crtc *crtc;
  2308. struct intel_wm_level lp_results[4] = {};
  2309. enum pipe pipe;
  2310. int level, max_level, wm_lp;
  2311. for (level = 1; level <= 4; level++)
  2312. if (!hsw_compute_lp_wm(dev_priv, level,
  2313. lp_maximums, params,
  2314. &lp_results[level - 1]))
  2315. break;
  2316. max_level = level - 1;
  2317. memset(results, 0, sizeof(*results));
  2318. /* The spec says it is preferred to disable FBC WMs instead of disabling
  2319. * a WM level. */
  2320. results->enable_fbc_wm = true;
  2321. for (level = 1; level <= max_level; level++) {
  2322. if (lp_results[level - 1].fbc_val > lp_maximums->fbc) {
  2323. results->enable_fbc_wm = false;
  2324. lp_results[level - 1].fbc_val = 0;
  2325. }
  2326. }
  2327. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2328. const struct intel_wm_level *r;
  2329. level = (max_level == 4 && wm_lp > 1) ? wm_lp + 1 : wm_lp;
  2330. if (level > max_level)
  2331. break;
  2332. r = &lp_results[level - 1];
  2333. results->wm_lp[wm_lp - 1] = HSW_WM_LP_VAL(level * 2,
  2334. r->fbc_val,
  2335. r->pri_val,
  2336. r->cur_val);
  2337. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2338. }
  2339. for_each_pipe(pipe)
  2340. results->wm_pipe[pipe] = hsw_compute_wm_pipe(dev,
  2341. &params[pipe]);
  2342. for_each_pipe(pipe) {
  2343. crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  2344. results->wm_linetime[pipe] = hsw_compute_linetime_wm(dev, crtc);
  2345. }
  2346. }
  2347. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2348. * case both are at the same level. Prefer r1 in case they're the same. */
  2349. static struct hsw_wm_values *hsw_find_best_result(struct hsw_wm_values *r1,
  2350. struct hsw_wm_values *r2)
  2351. {
  2352. int i, val_r1 = 0, val_r2 = 0;
  2353. for (i = 0; i < 3; i++) {
  2354. if (r1->wm_lp[i] & WM3_LP_EN)
  2355. val_r1 = r1->wm_lp[i] & WM1_LP_LATENCY_MASK;
  2356. if (r2->wm_lp[i] & WM3_LP_EN)
  2357. val_r2 = r2->wm_lp[i] & WM1_LP_LATENCY_MASK;
  2358. }
  2359. if (val_r1 == val_r2) {
  2360. if (r2->enable_fbc_wm && !r1->enable_fbc_wm)
  2361. return r2;
  2362. else
  2363. return r1;
  2364. } else if (val_r1 > val_r2) {
  2365. return r1;
  2366. } else {
  2367. return r2;
  2368. }
  2369. }
  2370. /*
  2371. * The spec says we shouldn't write when we don't need, because every write
  2372. * causes WMs to be re-evaluated, expending some power.
  2373. */
  2374. static void hsw_write_wm_values(struct drm_i915_private *dev_priv,
  2375. struct hsw_wm_values *results,
  2376. enum intel_ddb_partitioning partitioning)
  2377. {
  2378. struct hsw_wm_values previous;
  2379. uint32_t val;
  2380. enum intel_ddb_partitioning prev_partitioning;
  2381. bool prev_enable_fbc_wm;
  2382. previous.wm_pipe[0] = I915_READ(WM0_PIPEA_ILK);
  2383. previous.wm_pipe[1] = I915_READ(WM0_PIPEB_ILK);
  2384. previous.wm_pipe[2] = I915_READ(WM0_PIPEC_IVB);
  2385. previous.wm_lp[0] = I915_READ(WM1_LP_ILK);
  2386. previous.wm_lp[1] = I915_READ(WM2_LP_ILK);
  2387. previous.wm_lp[2] = I915_READ(WM3_LP_ILK);
  2388. previous.wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2389. previous.wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2390. previous.wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2391. previous.wm_linetime[0] = I915_READ(PIPE_WM_LINETIME(PIPE_A));
  2392. previous.wm_linetime[1] = I915_READ(PIPE_WM_LINETIME(PIPE_B));
  2393. previous.wm_linetime[2] = I915_READ(PIPE_WM_LINETIME(PIPE_C));
  2394. prev_partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2395. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2396. prev_enable_fbc_wm = !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2397. if (memcmp(results->wm_pipe, previous.wm_pipe,
  2398. sizeof(results->wm_pipe)) == 0 &&
  2399. memcmp(results->wm_lp, previous.wm_lp,
  2400. sizeof(results->wm_lp)) == 0 &&
  2401. memcmp(results->wm_lp_spr, previous.wm_lp_spr,
  2402. sizeof(results->wm_lp_spr)) == 0 &&
  2403. memcmp(results->wm_linetime, previous.wm_linetime,
  2404. sizeof(results->wm_linetime)) == 0 &&
  2405. partitioning == prev_partitioning &&
  2406. results->enable_fbc_wm == prev_enable_fbc_wm)
  2407. return;
  2408. if (previous.wm_lp[2] != 0)
  2409. I915_WRITE(WM3_LP_ILK, 0);
  2410. if (previous.wm_lp[1] != 0)
  2411. I915_WRITE(WM2_LP_ILK, 0);
  2412. if (previous.wm_lp[0] != 0)
  2413. I915_WRITE(WM1_LP_ILK, 0);
  2414. if (previous.wm_pipe[0] != results->wm_pipe[0])
  2415. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2416. if (previous.wm_pipe[1] != results->wm_pipe[1])
  2417. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2418. if (previous.wm_pipe[2] != results->wm_pipe[2])
  2419. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2420. if (previous.wm_linetime[0] != results->wm_linetime[0])
  2421. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2422. if (previous.wm_linetime[1] != results->wm_linetime[1])
  2423. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2424. if (previous.wm_linetime[2] != results->wm_linetime[2])
  2425. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2426. if (prev_partitioning != partitioning) {
  2427. val = I915_READ(WM_MISC);
  2428. if (partitioning == INTEL_DDB_PART_1_2)
  2429. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2430. else
  2431. val |= WM_MISC_DATA_PARTITION_5_6;
  2432. I915_WRITE(WM_MISC, val);
  2433. }
  2434. if (prev_enable_fbc_wm != results->enable_fbc_wm) {
  2435. val = I915_READ(DISP_ARB_CTL);
  2436. if (results->enable_fbc_wm)
  2437. val &= ~DISP_FBC_WM_DIS;
  2438. else
  2439. val |= DISP_FBC_WM_DIS;
  2440. I915_WRITE(DISP_ARB_CTL, val);
  2441. }
  2442. if (previous.wm_lp_spr[0] != results->wm_lp_spr[0])
  2443. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2444. if (previous.wm_lp_spr[1] != results->wm_lp_spr[1])
  2445. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2446. if (previous.wm_lp_spr[2] != results->wm_lp_spr[2])
  2447. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2448. if (results->wm_lp[0] != 0)
  2449. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2450. if (results->wm_lp[1] != 0)
  2451. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2452. if (results->wm_lp[2] != 0)
  2453. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2454. }
  2455. static void haswell_update_wm(struct drm_crtc *crtc)
  2456. {
  2457. struct drm_device *dev = crtc->dev;
  2458. struct drm_i915_private *dev_priv = dev->dev_private;
  2459. struct hsw_wm_maximums lp_max_1_2, lp_max_5_6;
  2460. struct hsw_pipe_wm_parameters params[3];
  2461. struct hsw_wm_values results_1_2, results_5_6, *best_results;
  2462. enum intel_ddb_partitioning partitioning;
  2463. hsw_compute_wm_parameters(dev, params, &lp_max_1_2, &lp_max_5_6);
  2464. hsw_compute_wm_results(dev, params,
  2465. &lp_max_1_2, &results_1_2);
  2466. if (lp_max_1_2.pri != lp_max_5_6.pri) {
  2467. hsw_compute_wm_results(dev, params,
  2468. &lp_max_5_6, &results_5_6);
  2469. best_results = hsw_find_best_result(&results_1_2, &results_5_6);
  2470. } else {
  2471. best_results = &results_1_2;
  2472. }
  2473. partitioning = (best_results == &results_1_2) ?
  2474. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2475. hsw_write_wm_values(dev_priv, best_results, partitioning);
  2476. }
  2477. static void haswell_update_sprite_wm(struct drm_plane *plane,
  2478. struct drm_crtc *crtc,
  2479. uint32_t sprite_width, int pixel_size,
  2480. bool enabled, bool scaled)
  2481. {
  2482. struct intel_plane *intel_plane = to_intel_plane(plane);
  2483. intel_plane->wm.enabled = enabled;
  2484. intel_plane->wm.scaled = scaled;
  2485. intel_plane->wm.horiz_pixels = sprite_width;
  2486. intel_plane->wm.bytes_per_pixel = pixel_size;
  2487. haswell_update_wm(crtc);
  2488. }
  2489. static bool
  2490. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  2491. uint32_t sprite_width, int pixel_size,
  2492. const struct intel_watermark_params *display,
  2493. int display_latency_ns, int *sprite_wm)
  2494. {
  2495. struct drm_crtc *crtc;
  2496. int clock;
  2497. int entries, tlb_miss;
  2498. crtc = intel_get_crtc_for_plane(dev, plane);
  2499. if (!intel_crtc_active(crtc)) {
  2500. *sprite_wm = display->guard_size;
  2501. return false;
  2502. }
  2503. clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
  2504. /* Use the small buffer method to calculate the sprite watermark */
  2505. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  2506. tlb_miss = display->fifo_size*display->cacheline_size -
  2507. sprite_width * 8;
  2508. if (tlb_miss > 0)
  2509. entries += tlb_miss;
  2510. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  2511. *sprite_wm = entries + display->guard_size;
  2512. if (*sprite_wm > (int)display->max_wm)
  2513. *sprite_wm = display->max_wm;
  2514. return true;
  2515. }
  2516. static bool
  2517. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  2518. uint32_t sprite_width, int pixel_size,
  2519. const struct intel_watermark_params *display,
  2520. int latency_ns, int *sprite_wm)
  2521. {
  2522. struct drm_crtc *crtc;
  2523. unsigned long line_time_us;
  2524. int clock;
  2525. int line_count, line_size;
  2526. int small, large;
  2527. int entries;
  2528. if (!latency_ns) {
  2529. *sprite_wm = 0;
  2530. return false;
  2531. }
  2532. crtc = intel_get_crtc_for_plane(dev, plane);
  2533. clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
  2534. if (!clock) {
  2535. *sprite_wm = 0;
  2536. return false;
  2537. }
  2538. line_time_us = (sprite_width * 1000) / clock;
  2539. if (!line_time_us) {
  2540. *sprite_wm = 0;
  2541. return false;
  2542. }
  2543. line_count = (latency_ns / line_time_us + 1000) / 1000;
  2544. line_size = sprite_width * pixel_size;
  2545. /* Use the minimum of the small and large buffer method for primary */
  2546. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  2547. large = line_count * line_size;
  2548. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  2549. *sprite_wm = entries + display->guard_size;
  2550. return *sprite_wm > 0x3ff ? false : true;
  2551. }
  2552. static void sandybridge_update_sprite_wm(struct drm_plane *plane,
  2553. struct drm_crtc *crtc,
  2554. uint32_t sprite_width, int pixel_size,
  2555. bool enabled, bool scaled)
  2556. {
  2557. struct drm_device *dev = plane->dev;
  2558. struct drm_i915_private *dev_priv = dev->dev_private;
  2559. int pipe = to_intel_plane(plane)->pipe;
  2560. int latency = dev_priv->wm.spr_latency[0] * 100; /* In unit 0.1us */
  2561. u32 val;
  2562. int sprite_wm, reg;
  2563. int ret;
  2564. if (!enabled)
  2565. return;
  2566. switch (pipe) {
  2567. case 0:
  2568. reg = WM0_PIPEA_ILK;
  2569. break;
  2570. case 1:
  2571. reg = WM0_PIPEB_ILK;
  2572. break;
  2573. case 2:
  2574. reg = WM0_PIPEC_IVB;
  2575. break;
  2576. default:
  2577. return; /* bad pipe */
  2578. }
  2579. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  2580. &sandybridge_display_wm_info,
  2581. latency, &sprite_wm);
  2582. if (!ret) {
  2583. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
  2584. pipe_name(pipe));
  2585. return;
  2586. }
  2587. val = I915_READ(reg);
  2588. val &= ~WM0_PIPE_SPRITE_MASK;
  2589. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  2590. DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe), sprite_wm);
  2591. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2592. pixel_size,
  2593. &sandybridge_display_srwm_info,
  2594. dev_priv->wm.spr_latency[1] * 500,
  2595. &sprite_wm);
  2596. if (!ret) {
  2597. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
  2598. pipe_name(pipe));
  2599. return;
  2600. }
  2601. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  2602. /* Only IVB has two more LP watermarks for sprite */
  2603. if (!IS_IVYBRIDGE(dev))
  2604. return;
  2605. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2606. pixel_size,
  2607. &sandybridge_display_srwm_info,
  2608. dev_priv->wm.spr_latency[2] * 500,
  2609. &sprite_wm);
  2610. if (!ret) {
  2611. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
  2612. pipe_name(pipe));
  2613. return;
  2614. }
  2615. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  2616. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  2617. pixel_size,
  2618. &sandybridge_display_srwm_info,
  2619. dev_priv->wm.spr_latency[3] * 500,
  2620. &sprite_wm);
  2621. if (!ret) {
  2622. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
  2623. pipe_name(pipe));
  2624. return;
  2625. }
  2626. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  2627. }
  2628. /**
  2629. * intel_update_watermarks - update FIFO watermark values based on current modes
  2630. *
  2631. * Calculate watermark values for the various WM regs based on current mode
  2632. * and plane configuration.
  2633. *
  2634. * There are several cases to deal with here:
  2635. * - normal (i.e. non-self-refresh)
  2636. * - self-refresh (SR) mode
  2637. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2638. * - lines are small relative to FIFO size (buffer can hold more than 2
  2639. * lines), so need to account for TLB latency
  2640. *
  2641. * The normal calculation is:
  2642. * watermark = dotclock * bytes per pixel * latency
  2643. * where latency is platform & configuration dependent (we assume pessimal
  2644. * values here).
  2645. *
  2646. * The SR calculation is:
  2647. * watermark = (trunc(latency/line time)+1) * surface width *
  2648. * bytes per pixel
  2649. * where
  2650. * line time = htotal / dotclock
  2651. * surface width = hdisplay for normal plane and 64 for cursor
  2652. * and latency is assumed to be high, as above.
  2653. *
  2654. * The final value programmed to the register should always be rounded up,
  2655. * and include an extra 2 entries to account for clock crossings.
  2656. *
  2657. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2658. * to set the non-SR watermarks to 8.
  2659. */
  2660. void intel_update_watermarks(struct drm_crtc *crtc)
  2661. {
  2662. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2663. if (dev_priv->display.update_wm)
  2664. dev_priv->display.update_wm(crtc);
  2665. }
  2666. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2667. struct drm_crtc *crtc,
  2668. uint32_t sprite_width, int pixel_size,
  2669. bool enabled, bool scaled)
  2670. {
  2671. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2672. if (dev_priv->display.update_sprite_wm)
  2673. dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
  2674. pixel_size, enabled, scaled);
  2675. }
  2676. static struct drm_i915_gem_object *
  2677. intel_alloc_context_page(struct drm_device *dev)
  2678. {
  2679. struct drm_i915_gem_object *ctx;
  2680. int ret;
  2681. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2682. ctx = i915_gem_alloc_object(dev, 4096);
  2683. if (!ctx) {
  2684. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2685. return NULL;
  2686. }
  2687. ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
  2688. if (ret) {
  2689. DRM_ERROR("failed to pin power context: %d\n", ret);
  2690. goto err_unref;
  2691. }
  2692. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2693. if (ret) {
  2694. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2695. goto err_unpin;
  2696. }
  2697. return ctx;
  2698. err_unpin:
  2699. i915_gem_object_unpin(ctx);
  2700. err_unref:
  2701. drm_gem_object_unreference(&ctx->base);
  2702. return NULL;
  2703. }
  2704. /**
  2705. * Lock protecting IPS related data structures
  2706. */
  2707. DEFINE_SPINLOCK(mchdev_lock);
  2708. /* Global for IPS driver to get at the current i915 device. Protected by
  2709. * mchdev_lock. */
  2710. static struct drm_i915_private *i915_mch_dev;
  2711. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2712. {
  2713. struct drm_i915_private *dev_priv = dev->dev_private;
  2714. u16 rgvswctl;
  2715. assert_spin_locked(&mchdev_lock);
  2716. rgvswctl = I915_READ16(MEMSWCTL);
  2717. if (rgvswctl & MEMCTL_CMD_STS) {
  2718. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2719. return false; /* still busy with another command */
  2720. }
  2721. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2722. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2723. I915_WRITE16(MEMSWCTL, rgvswctl);
  2724. POSTING_READ16(MEMSWCTL);
  2725. rgvswctl |= MEMCTL_CMD_STS;
  2726. I915_WRITE16(MEMSWCTL, rgvswctl);
  2727. return true;
  2728. }
  2729. static void ironlake_enable_drps(struct drm_device *dev)
  2730. {
  2731. struct drm_i915_private *dev_priv = dev->dev_private;
  2732. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2733. u8 fmax, fmin, fstart, vstart;
  2734. spin_lock_irq(&mchdev_lock);
  2735. /* Enable temp reporting */
  2736. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2737. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2738. /* 100ms RC evaluation intervals */
  2739. I915_WRITE(RCUPEI, 100000);
  2740. I915_WRITE(RCDNEI, 100000);
  2741. /* Set max/min thresholds to 90ms and 80ms respectively */
  2742. I915_WRITE(RCBMAXAVG, 90000);
  2743. I915_WRITE(RCBMINAVG, 80000);
  2744. I915_WRITE(MEMIHYST, 1);
  2745. /* Set up min, max, and cur for interrupt handling */
  2746. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2747. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2748. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2749. MEMMODE_FSTART_SHIFT;
  2750. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2751. PXVFREQ_PX_SHIFT;
  2752. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2753. dev_priv->ips.fstart = fstart;
  2754. dev_priv->ips.max_delay = fstart;
  2755. dev_priv->ips.min_delay = fmin;
  2756. dev_priv->ips.cur_delay = fstart;
  2757. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2758. fmax, fmin, fstart);
  2759. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2760. /*
  2761. * Interrupts will be enabled in ironlake_irq_postinstall
  2762. */
  2763. I915_WRITE(VIDSTART, vstart);
  2764. POSTING_READ(VIDSTART);
  2765. rgvmodectl |= MEMMODE_SWMODE_EN;
  2766. I915_WRITE(MEMMODECTL, rgvmodectl);
  2767. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2768. DRM_ERROR("stuck trying to change perf mode\n");
  2769. mdelay(1);
  2770. ironlake_set_drps(dev, fstart);
  2771. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2772. I915_READ(0x112e0);
  2773. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2774. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2775. getrawmonotonic(&dev_priv->ips.last_time2);
  2776. spin_unlock_irq(&mchdev_lock);
  2777. }
  2778. static void ironlake_disable_drps(struct drm_device *dev)
  2779. {
  2780. struct drm_i915_private *dev_priv = dev->dev_private;
  2781. u16 rgvswctl;
  2782. spin_lock_irq(&mchdev_lock);
  2783. rgvswctl = I915_READ16(MEMSWCTL);
  2784. /* Ack interrupts, disable EFC interrupt */
  2785. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2786. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2787. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2788. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2789. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2790. /* Go back to the starting frequency */
  2791. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2792. mdelay(1);
  2793. rgvswctl |= MEMCTL_CMD_STS;
  2794. I915_WRITE(MEMSWCTL, rgvswctl);
  2795. mdelay(1);
  2796. spin_unlock_irq(&mchdev_lock);
  2797. }
  2798. /* There's a funny hw issue where the hw returns all 0 when reading from
  2799. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2800. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2801. * all limits and the gpu stuck at whatever frequency it is at atm).
  2802. */
  2803. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
  2804. {
  2805. u32 limits;
  2806. limits = 0;
  2807. if (*val >= dev_priv->rps.max_delay)
  2808. *val = dev_priv->rps.max_delay;
  2809. limits |= dev_priv->rps.max_delay << 24;
  2810. /* Only set the down limit when we've reached the lowest level to avoid
  2811. * getting more interrupts, otherwise leave this clear. This prevents a
  2812. * race in the hw when coming out of rc6: There's a tiny window where
  2813. * the hw runs at the minimal clock before selecting the desired
  2814. * frequency, if the down threshold expires in that window we will not
  2815. * receive a down interrupt. */
  2816. if (*val <= dev_priv->rps.min_delay) {
  2817. *val = dev_priv->rps.min_delay;
  2818. limits |= dev_priv->rps.min_delay << 16;
  2819. }
  2820. return limits;
  2821. }
  2822. void gen6_set_rps(struct drm_device *dev, u8 val)
  2823. {
  2824. struct drm_i915_private *dev_priv = dev->dev_private;
  2825. u32 limits = gen6_rps_limits(dev_priv, &val);
  2826. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2827. WARN_ON(val > dev_priv->rps.max_delay);
  2828. WARN_ON(val < dev_priv->rps.min_delay);
  2829. if (val == dev_priv->rps.cur_delay)
  2830. return;
  2831. if (IS_HASWELL(dev))
  2832. I915_WRITE(GEN6_RPNSWREQ,
  2833. HSW_FREQUENCY(val));
  2834. else
  2835. I915_WRITE(GEN6_RPNSWREQ,
  2836. GEN6_FREQUENCY(val) |
  2837. GEN6_OFFSET(0) |
  2838. GEN6_AGGRESSIVE_TURBO);
  2839. /* Make sure we continue to get interrupts
  2840. * until we hit the minimum or maximum frequencies.
  2841. */
  2842. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2843. POSTING_READ(GEN6_RPNSWREQ);
  2844. dev_priv->rps.cur_delay = val;
  2845. trace_intel_gpu_freq_change(val * 50);
  2846. }
  2847. /*
  2848. * Wait until the previous freq change has completed,
  2849. * or the timeout elapsed, and then update our notion
  2850. * of the current GPU frequency.
  2851. */
  2852. static void vlv_update_rps_cur_delay(struct drm_i915_private *dev_priv)
  2853. {
  2854. u32 pval;
  2855. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2856. if (wait_for(((pval = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS)) & GENFREQSTATUS) == 0, 10))
  2857. DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
  2858. pval >>= 8;
  2859. if (pval != dev_priv->rps.cur_delay)
  2860. DRM_DEBUG_DRIVER("Punit overrode GPU freq: %d MHz (%u) requested, but got %d Mhz (%u)\n",
  2861. vlv_gpu_freq(dev_priv->mem_freq, dev_priv->rps.cur_delay),
  2862. dev_priv->rps.cur_delay,
  2863. vlv_gpu_freq(dev_priv->mem_freq, pval), pval);
  2864. dev_priv->rps.cur_delay = pval;
  2865. }
  2866. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2867. {
  2868. struct drm_i915_private *dev_priv = dev->dev_private;
  2869. gen6_rps_limits(dev_priv, &val);
  2870. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2871. WARN_ON(val > dev_priv->rps.max_delay);
  2872. WARN_ON(val < dev_priv->rps.min_delay);
  2873. vlv_update_rps_cur_delay(dev_priv);
  2874. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2875. vlv_gpu_freq(dev_priv->mem_freq,
  2876. dev_priv->rps.cur_delay),
  2877. dev_priv->rps.cur_delay,
  2878. vlv_gpu_freq(dev_priv->mem_freq, val), val);
  2879. if (val == dev_priv->rps.cur_delay)
  2880. return;
  2881. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2882. dev_priv->rps.cur_delay = val;
  2883. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv->mem_freq, val));
  2884. }
  2885. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2886. {
  2887. struct drm_i915_private *dev_priv = dev->dev_private;
  2888. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2889. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
  2890. /* Complete PM interrupt masking here doesn't race with the rps work
  2891. * item again unmasking PM interrupts because that is using a different
  2892. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2893. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2894. spin_lock_irq(&dev_priv->irq_lock);
  2895. dev_priv->rps.pm_iir = 0;
  2896. spin_unlock_irq(&dev_priv->irq_lock);
  2897. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2898. }
  2899. static void gen6_disable_rps(struct drm_device *dev)
  2900. {
  2901. struct drm_i915_private *dev_priv = dev->dev_private;
  2902. I915_WRITE(GEN6_RC_CONTROL, 0);
  2903. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2904. gen6_disable_rps_interrupts(dev);
  2905. }
  2906. static void valleyview_disable_rps(struct drm_device *dev)
  2907. {
  2908. struct drm_i915_private *dev_priv = dev->dev_private;
  2909. I915_WRITE(GEN6_RC_CONTROL, 0);
  2910. gen6_disable_rps_interrupts(dev);
  2911. if (dev_priv->vlv_pctx) {
  2912. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  2913. dev_priv->vlv_pctx = NULL;
  2914. }
  2915. }
  2916. int intel_enable_rc6(const struct drm_device *dev)
  2917. {
  2918. /* No RC6 before Ironlake */
  2919. if (INTEL_INFO(dev)->gen < 5)
  2920. return 0;
  2921. /* Respect the kernel parameter if it is set */
  2922. if (i915_enable_rc6 >= 0)
  2923. return i915_enable_rc6;
  2924. /* Disable RC6 on Ironlake */
  2925. if (INTEL_INFO(dev)->gen == 5)
  2926. return 0;
  2927. if (IS_HASWELL(dev)) {
  2928. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  2929. return INTEL_RC6_ENABLE;
  2930. }
  2931. /* snb/ivb have more than one rc6 state. */
  2932. if (INTEL_INFO(dev)->gen == 6) {
  2933. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  2934. return INTEL_RC6_ENABLE;
  2935. }
  2936. DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
  2937. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2938. }
  2939. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  2940. {
  2941. struct drm_i915_private *dev_priv = dev->dev_private;
  2942. u32 enabled_intrs;
  2943. spin_lock_irq(&dev_priv->irq_lock);
  2944. WARN_ON(dev_priv->rps.pm_iir);
  2945. snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
  2946. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2947. spin_unlock_irq(&dev_priv->irq_lock);
  2948. /* only unmask PM interrupts we need. Mask all others. */
  2949. enabled_intrs = GEN6_PM_RPS_EVENTS;
  2950. /* IVB and SNB hard hangs on looping batchbuffer
  2951. * if GEN6_PM_UP_EI_EXPIRED is masked.
  2952. */
  2953. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  2954. enabled_intrs |= GEN6_PM_RP_UP_EI_EXPIRED;
  2955. I915_WRITE(GEN6_PMINTRMSK, ~enabled_intrs);
  2956. }
  2957. static void gen6_enable_rps(struct drm_device *dev)
  2958. {
  2959. struct drm_i915_private *dev_priv = dev->dev_private;
  2960. struct intel_ring_buffer *ring;
  2961. u32 rp_state_cap;
  2962. u32 gt_perf_status;
  2963. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  2964. u32 gtfifodbg;
  2965. int rc6_mode;
  2966. int i, ret;
  2967. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2968. /* Here begins a magic sequence of register writes to enable
  2969. * auto-downclocking.
  2970. *
  2971. * Perhaps there might be some value in exposing these to
  2972. * userspace...
  2973. */
  2974. I915_WRITE(GEN6_RC_STATE, 0);
  2975. /* Clear the DBG now so we don't confuse earlier errors */
  2976. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2977. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2978. I915_WRITE(GTFIFODBG, gtfifodbg);
  2979. }
  2980. gen6_gt_force_wake_get(dev_priv);
  2981. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2982. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2983. /* In units of 50MHz */
  2984. dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
  2985. dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
  2986. dev_priv->rps.cur_delay = 0;
  2987. /* disable the counters and set deterministic thresholds */
  2988. I915_WRITE(GEN6_RC_CONTROL, 0);
  2989. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2990. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2991. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2992. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2993. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2994. for_each_ring(ring, dev_priv, i)
  2995. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2996. I915_WRITE(GEN6_RC_SLEEP, 0);
  2997. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2998. if (INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev))
  2999. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  3000. else
  3001. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  3002. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  3003. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  3004. /* Check if we are enabling RC6 */
  3005. rc6_mode = intel_enable_rc6(dev_priv->dev);
  3006. if (rc6_mode & INTEL_RC6_ENABLE)
  3007. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  3008. /* We don't use those on Haswell */
  3009. if (!IS_HASWELL(dev)) {
  3010. if (rc6_mode & INTEL_RC6p_ENABLE)
  3011. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  3012. if (rc6_mode & INTEL_RC6pp_ENABLE)
  3013. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  3014. }
  3015. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  3016. (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  3017. (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  3018. (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  3019. I915_WRITE(GEN6_RC_CONTROL,
  3020. rc6_mask |
  3021. GEN6_RC_CTL_EI_MODE(1) |
  3022. GEN6_RC_CTL_HW_ENABLE);
  3023. if (IS_HASWELL(dev)) {
  3024. I915_WRITE(GEN6_RPNSWREQ,
  3025. HSW_FREQUENCY(10));
  3026. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  3027. HSW_FREQUENCY(12));
  3028. } else {
  3029. I915_WRITE(GEN6_RPNSWREQ,
  3030. GEN6_FREQUENCY(10) |
  3031. GEN6_OFFSET(0) |
  3032. GEN6_AGGRESSIVE_TURBO);
  3033. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  3034. GEN6_FREQUENCY(12));
  3035. }
  3036. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  3037. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  3038. dev_priv->rps.max_delay << 24 |
  3039. dev_priv->rps.min_delay << 16);
  3040. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3041. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3042. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3043. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3044. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3045. I915_WRITE(GEN6_RP_CONTROL,
  3046. GEN6_RP_MEDIA_TURBO |
  3047. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3048. GEN6_RP_MEDIA_IS_GFX |
  3049. GEN6_RP_ENABLE |
  3050. GEN6_RP_UP_BUSY_AVG |
  3051. (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
  3052. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  3053. if (!ret) {
  3054. pcu_mbox = 0;
  3055. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  3056. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  3057. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  3058. (dev_priv->rps.max_delay & 0xff) * 50,
  3059. (pcu_mbox & 0xff) * 50);
  3060. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  3061. }
  3062. } else {
  3063. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  3064. }
  3065. gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
  3066. gen6_enable_rps_interrupts(dev);
  3067. rc6vids = 0;
  3068. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  3069. if (IS_GEN6(dev) && ret) {
  3070. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  3071. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  3072. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  3073. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  3074. rc6vids &= 0xffff00;
  3075. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  3076. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  3077. if (ret)
  3078. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  3079. }
  3080. gen6_gt_force_wake_put(dev_priv);
  3081. }
  3082. void gen6_update_ring_freq(struct drm_device *dev)
  3083. {
  3084. struct drm_i915_private *dev_priv = dev->dev_private;
  3085. int min_freq = 15;
  3086. unsigned int gpu_freq;
  3087. unsigned int max_ia_freq, min_ring_freq;
  3088. int scaling_factor = 180;
  3089. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3090. max_ia_freq = cpufreq_quick_get_max(0);
  3091. /*
  3092. * Default to measured freq if none found, PCU will ensure we don't go
  3093. * over
  3094. */
  3095. if (!max_ia_freq)
  3096. max_ia_freq = tsc_khz;
  3097. /* Convert from kHz to MHz */
  3098. max_ia_freq /= 1000;
  3099. min_ring_freq = I915_READ(MCHBAR_MIRROR_BASE_SNB + DCLK);
  3100. /* convert DDR frequency from units of 133.3MHz to bandwidth */
  3101. min_ring_freq = (2 * 4 * min_ring_freq + 2) / 3;
  3102. /*
  3103. * For each potential GPU frequency, load a ring frequency we'd like
  3104. * to use for memory access. We do this by specifying the IA frequency
  3105. * the PCU should use as a reference to determine the ring frequency.
  3106. */
  3107. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  3108. gpu_freq--) {
  3109. int diff = dev_priv->rps.max_delay - gpu_freq;
  3110. unsigned int ia_freq = 0, ring_freq = 0;
  3111. if (IS_HASWELL(dev)) {
  3112. ring_freq = (gpu_freq * 5 + 3) / 4;
  3113. ring_freq = max(min_ring_freq, ring_freq);
  3114. /* leave ia_freq as the default, chosen by cpufreq */
  3115. } else {
  3116. /* On older processors, there is no separate ring
  3117. * clock domain, so in order to boost the bandwidth
  3118. * of the ring, we need to upclock the CPU (ia_freq).
  3119. *
  3120. * For GPU frequencies less than 750MHz,
  3121. * just use the lowest ring freq.
  3122. */
  3123. if (gpu_freq < min_freq)
  3124. ia_freq = 800;
  3125. else
  3126. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  3127. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  3128. }
  3129. sandybridge_pcode_write(dev_priv,
  3130. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  3131. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  3132. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  3133. gpu_freq);
  3134. }
  3135. }
  3136. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  3137. {
  3138. u32 val, rp0;
  3139. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3140. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  3141. /* Clamp to max */
  3142. rp0 = min_t(u32, rp0, 0xea);
  3143. return rp0;
  3144. }
  3145. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3146. {
  3147. u32 val, rpe;
  3148. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  3149. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  3150. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  3151. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  3152. return rpe;
  3153. }
  3154. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  3155. {
  3156. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  3157. }
  3158. static void vlv_rps_timer_work(struct work_struct *work)
  3159. {
  3160. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  3161. rps.vlv_work.work);
  3162. /*
  3163. * Timer fired, we must be idle. Drop to min voltage state.
  3164. * Note: we use RPe here since it should match the
  3165. * Vmin we were shooting for. That should give us better
  3166. * perf when we come back out of RC6 than if we used the
  3167. * min freq available.
  3168. */
  3169. mutex_lock(&dev_priv->rps.hw_lock);
  3170. if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
  3171. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  3172. mutex_unlock(&dev_priv->rps.hw_lock);
  3173. }
  3174. static void valleyview_setup_pctx(struct drm_device *dev)
  3175. {
  3176. struct drm_i915_private *dev_priv = dev->dev_private;
  3177. struct drm_i915_gem_object *pctx;
  3178. unsigned long pctx_paddr;
  3179. u32 pcbr;
  3180. int pctx_size = 24*1024;
  3181. pcbr = I915_READ(VLV_PCBR);
  3182. if (pcbr) {
  3183. /* BIOS set it up already, grab the pre-alloc'd space */
  3184. int pcbr_offset;
  3185. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  3186. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  3187. pcbr_offset,
  3188. I915_GTT_OFFSET_NONE,
  3189. pctx_size);
  3190. goto out;
  3191. }
  3192. /*
  3193. * From the Gunit register HAS:
  3194. * The Gfx driver is expected to program this register and ensure
  3195. * proper allocation within Gfx stolen memory. For example, this
  3196. * register should be programmed such than the PCBR range does not
  3197. * overlap with other ranges, such as the frame buffer, protected
  3198. * memory, or any other relevant ranges.
  3199. */
  3200. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3201. if (!pctx) {
  3202. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3203. return;
  3204. }
  3205. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3206. I915_WRITE(VLV_PCBR, pctx_paddr);
  3207. out:
  3208. dev_priv->vlv_pctx = pctx;
  3209. }
  3210. static void valleyview_enable_rps(struct drm_device *dev)
  3211. {
  3212. struct drm_i915_private *dev_priv = dev->dev_private;
  3213. struct intel_ring_buffer *ring;
  3214. u32 gtfifodbg, val, rc6_mode = 0;
  3215. int i;
  3216. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3217. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3218. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  3219. I915_WRITE(GTFIFODBG, gtfifodbg);
  3220. }
  3221. valleyview_setup_pctx(dev);
  3222. gen6_gt_force_wake_get(dev_priv);
  3223. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3224. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3225. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3226. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3227. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3228. I915_WRITE(GEN6_RP_CONTROL,
  3229. GEN6_RP_MEDIA_TURBO |
  3230. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3231. GEN6_RP_MEDIA_IS_GFX |
  3232. GEN6_RP_ENABLE |
  3233. GEN6_RP_UP_BUSY_AVG |
  3234. GEN6_RP_DOWN_IDLE_CONT);
  3235. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3236. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3237. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3238. for_each_ring(ring, dev_priv, i)
  3239. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3240. I915_WRITE(GEN6_RC6_THRESHOLD, 0xc350);
  3241. /* allows RC6 residency counter to work */
  3242. I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
  3243. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3244. rc6_mode = GEN7_RC_CTL_TO_MODE;
  3245. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3246. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3247. switch ((val >> 6) & 3) {
  3248. case 0:
  3249. case 1:
  3250. dev_priv->mem_freq = 800;
  3251. break;
  3252. case 2:
  3253. dev_priv->mem_freq = 1066;
  3254. break;
  3255. case 3:
  3256. dev_priv->mem_freq = 1333;
  3257. break;
  3258. }
  3259. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  3260. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3261. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3262. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  3263. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3264. vlv_gpu_freq(dev_priv->mem_freq,
  3265. dev_priv->rps.cur_delay),
  3266. dev_priv->rps.cur_delay);
  3267. dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
  3268. dev_priv->rps.hw_max = dev_priv->rps.max_delay;
  3269. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3270. vlv_gpu_freq(dev_priv->mem_freq,
  3271. dev_priv->rps.max_delay),
  3272. dev_priv->rps.max_delay);
  3273. dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
  3274. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3275. vlv_gpu_freq(dev_priv->mem_freq,
  3276. dev_priv->rps.rpe_delay),
  3277. dev_priv->rps.rpe_delay);
  3278. dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
  3279. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3280. vlv_gpu_freq(dev_priv->mem_freq,
  3281. dev_priv->rps.min_delay),
  3282. dev_priv->rps.min_delay);
  3283. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3284. vlv_gpu_freq(dev_priv->mem_freq,
  3285. dev_priv->rps.rpe_delay),
  3286. dev_priv->rps.rpe_delay);
  3287. INIT_DELAYED_WORK(&dev_priv->rps.vlv_work, vlv_rps_timer_work);
  3288. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  3289. gen6_enable_rps_interrupts(dev);
  3290. gen6_gt_force_wake_put(dev_priv);
  3291. }
  3292. void ironlake_teardown_rc6(struct drm_device *dev)
  3293. {
  3294. struct drm_i915_private *dev_priv = dev->dev_private;
  3295. if (dev_priv->ips.renderctx) {
  3296. i915_gem_object_unpin(dev_priv->ips.renderctx);
  3297. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3298. dev_priv->ips.renderctx = NULL;
  3299. }
  3300. if (dev_priv->ips.pwrctx) {
  3301. i915_gem_object_unpin(dev_priv->ips.pwrctx);
  3302. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3303. dev_priv->ips.pwrctx = NULL;
  3304. }
  3305. }
  3306. static void ironlake_disable_rc6(struct drm_device *dev)
  3307. {
  3308. struct drm_i915_private *dev_priv = dev->dev_private;
  3309. if (I915_READ(PWRCTXA)) {
  3310. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3311. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3312. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3313. 50);
  3314. I915_WRITE(PWRCTXA, 0);
  3315. POSTING_READ(PWRCTXA);
  3316. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3317. POSTING_READ(RSTDBYCTL);
  3318. }
  3319. }
  3320. static int ironlake_setup_rc6(struct drm_device *dev)
  3321. {
  3322. struct drm_i915_private *dev_priv = dev->dev_private;
  3323. if (dev_priv->ips.renderctx == NULL)
  3324. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3325. if (!dev_priv->ips.renderctx)
  3326. return -ENOMEM;
  3327. if (dev_priv->ips.pwrctx == NULL)
  3328. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3329. if (!dev_priv->ips.pwrctx) {
  3330. ironlake_teardown_rc6(dev);
  3331. return -ENOMEM;
  3332. }
  3333. return 0;
  3334. }
  3335. static void ironlake_enable_rc6(struct drm_device *dev)
  3336. {
  3337. struct drm_i915_private *dev_priv = dev->dev_private;
  3338. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  3339. bool was_interruptible;
  3340. int ret;
  3341. /* rc6 disabled by default due to repeated reports of hanging during
  3342. * boot and resume.
  3343. */
  3344. if (!intel_enable_rc6(dev))
  3345. return;
  3346. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3347. ret = ironlake_setup_rc6(dev);
  3348. if (ret)
  3349. return;
  3350. was_interruptible = dev_priv->mm.interruptible;
  3351. dev_priv->mm.interruptible = false;
  3352. /*
  3353. * GPU can automatically power down the render unit if given a page
  3354. * to save state.
  3355. */
  3356. ret = intel_ring_begin(ring, 6);
  3357. if (ret) {
  3358. ironlake_teardown_rc6(dev);
  3359. dev_priv->mm.interruptible = was_interruptible;
  3360. return;
  3361. }
  3362. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3363. intel_ring_emit(ring, MI_SET_CONTEXT);
  3364. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3365. MI_MM_SPACE_GTT |
  3366. MI_SAVE_EXT_STATE_EN |
  3367. MI_RESTORE_EXT_STATE_EN |
  3368. MI_RESTORE_INHIBIT);
  3369. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3370. intel_ring_emit(ring, MI_NOOP);
  3371. intel_ring_emit(ring, MI_FLUSH);
  3372. intel_ring_advance(ring);
  3373. /*
  3374. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3375. * does an implicit flush, combined with MI_FLUSH above, it should be
  3376. * safe to assume that renderctx is valid
  3377. */
  3378. ret = intel_ring_idle(ring);
  3379. dev_priv->mm.interruptible = was_interruptible;
  3380. if (ret) {
  3381. DRM_ERROR("failed to enable ironlake power savings\n");
  3382. ironlake_teardown_rc6(dev);
  3383. return;
  3384. }
  3385. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3386. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3387. }
  3388. static unsigned long intel_pxfreq(u32 vidfreq)
  3389. {
  3390. unsigned long freq;
  3391. int div = (vidfreq & 0x3f0000) >> 16;
  3392. int post = (vidfreq & 0x3000) >> 12;
  3393. int pre = (vidfreq & 0x7);
  3394. if (!pre)
  3395. return 0;
  3396. freq = ((div * 133333) / ((1<<post) * pre));
  3397. return freq;
  3398. }
  3399. static const struct cparams {
  3400. u16 i;
  3401. u16 t;
  3402. u16 m;
  3403. u16 c;
  3404. } cparams[] = {
  3405. { 1, 1333, 301, 28664 },
  3406. { 1, 1066, 294, 24460 },
  3407. { 1, 800, 294, 25192 },
  3408. { 0, 1333, 276, 27605 },
  3409. { 0, 1066, 276, 27605 },
  3410. { 0, 800, 231, 23784 },
  3411. };
  3412. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3413. {
  3414. u64 total_count, diff, ret;
  3415. u32 count1, count2, count3, m = 0, c = 0;
  3416. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3417. int i;
  3418. assert_spin_locked(&mchdev_lock);
  3419. diff1 = now - dev_priv->ips.last_time1;
  3420. /* Prevent division-by-zero if we are asking too fast.
  3421. * Also, we don't get interesting results if we are polling
  3422. * faster than once in 10ms, so just return the saved value
  3423. * in such cases.
  3424. */
  3425. if (diff1 <= 10)
  3426. return dev_priv->ips.chipset_power;
  3427. count1 = I915_READ(DMIEC);
  3428. count2 = I915_READ(DDREC);
  3429. count3 = I915_READ(CSIEC);
  3430. total_count = count1 + count2 + count3;
  3431. /* FIXME: handle per-counter overflow */
  3432. if (total_count < dev_priv->ips.last_count1) {
  3433. diff = ~0UL - dev_priv->ips.last_count1;
  3434. diff += total_count;
  3435. } else {
  3436. diff = total_count - dev_priv->ips.last_count1;
  3437. }
  3438. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3439. if (cparams[i].i == dev_priv->ips.c_m &&
  3440. cparams[i].t == dev_priv->ips.r_t) {
  3441. m = cparams[i].m;
  3442. c = cparams[i].c;
  3443. break;
  3444. }
  3445. }
  3446. diff = div_u64(diff, diff1);
  3447. ret = ((m * diff) + c);
  3448. ret = div_u64(ret, 10);
  3449. dev_priv->ips.last_count1 = total_count;
  3450. dev_priv->ips.last_time1 = now;
  3451. dev_priv->ips.chipset_power = ret;
  3452. return ret;
  3453. }
  3454. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3455. {
  3456. unsigned long val;
  3457. if (dev_priv->info->gen != 5)
  3458. return 0;
  3459. spin_lock_irq(&mchdev_lock);
  3460. val = __i915_chipset_val(dev_priv);
  3461. spin_unlock_irq(&mchdev_lock);
  3462. return val;
  3463. }
  3464. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3465. {
  3466. unsigned long m, x, b;
  3467. u32 tsfs;
  3468. tsfs = I915_READ(TSFS);
  3469. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3470. x = I915_READ8(TR1);
  3471. b = tsfs & TSFS_INTR_MASK;
  3472. return ((m * x) / 127) - b;
  3473. }
  3474. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3475. {
  3476. static const struct v_table {
  3477. u16 vd; /* in .1 mil */
  3478. u16 vm; /* in .1 mil */
  3479. } v_table[] = {
  3480. { 0, 0, },
  3481. { 375, 0, },
  3482. { 500, 0, },
  3483. { 625, 0, },
  3484. { 750, 0, },
  3485. { 875, 0, },
  3486. { 1000, 0, },
  3487. { 1125, 0, },
  3488. { 4125, 3000, },
  3489. { 4125, 3000, },
  3490. { 4125, 3000, },
  3491. { 4125, 3000, },
  3492. { 4125, 3000, },
  3493. { 4125, 3000, },
  3494. { 4125, 3000, },
  3495. { 4125, 3000, },
  3496. { 4125, 3000, },
  3497. { 4125, 3000, },
  3498. { 4125, 3000, },
  3499. { 4125, 3000, },
  3500. { 4125, 3000, },
  3501. { 4125, 3000, },
  3502. { 4125, 3000, },
  3503. { 4125, 3000, },
  3504. { 4125, 3000, },
  3505. { 4125, 3000, },
  3506. { 4125, 3000, },
  3507. { 4125, 3000, },
  3508. { 4125, 3000, },
  3509. { 4125, 3000, },
  3510. { 4125, 3000, },
  3511. { 4125, 3000, },
  3512. { 4250, 3125, },
  3513. { 4375, 3250, },
  3514. { 4500, 3375, },
  3515. { 4625, 3500, },
  3516. { 4750, 3625, },
  3517. { 4875, 3750, },
  3518. { 5000, 3875, },
  3519. { 5125, 4000, },
  3520. { 5250, 4125, },
  3521. { 5375, 4250, },
  3522. { 5500, 4375, },
  3523. { 5625, 4500, },
  3524. { 5750, 4625, },
  3525. { 5875, 4750, },
  3526. { 6000, 4875, },
  3527. { 6125, 5000, },
  3528. { 6250, 5125, },
  3529. { 6375, 5250, },
  3530. { 6500, 5375, },
  3531. { 6625, 5500, },
  3532. { 6750, 5625, },
  3533. { 6875, 5750, },
  3534. { 7000, 5875, },
  3535. { 7125, 6000, },
  3536. { 7250, 6125, },
  3537. { 7375, 6250, },
  3538. { 7500, 6375, },
  3539. { 7625, 6500, },
  3540. { 7750, 6625, },
  3541. { 7875, 6750, },
  3542. { 8000, 6875, },
  3543. { 8125, 7000, },
  3544. { 8250, 7125, },
  3545. { 8375, 7250, },
  3546. { 8500, 7375, },
  3547. { 8625, 7500, },
  3548. { 8750, 7625, },
  3549. { 8875, 7750, },
  3550. { 9000, 7875, },
  3551. { 9125, 8000, },
  3552. { 9250, 8125, },
  3553. { 9375, 8250, },
  3554. { 9500, 8375, },
  3555. { 9625, 8500, },
  3556. { 9750, 8625, },
  3557. { 9875, 8750, },
  3558. { 10000, 8875, },
  3559. { 10125, 9000, },
  3560. { 10250, 9125, },
  3561. { 10375, 9250, },
  3562. { 10500, 9375, },
  3563. { 10625, 9500, },
  3564. { 10750, 9625, },
  3565. { 10875, 9750, },
  3566. { 11000, 9875, },
  3567. { 11125, 10000, },
  3568. { 11250, 10125, },
  3569. { 11375, 10250, },
  3570. { 11500, 10375, },
  3571. { 11625, 10500, },
  3572. { 11750, 10625, },
  3573. { 11875, 10750, },
  3574. { 12000, 10875, },
  3575. { 12125, 11000, },
  3576. { 12250, 11125, },
  3577. { 12375, 11250, },
  3578. { 12500, 11375, },
  3579. { 12625, 11500, },
  3580. { 12750, 11625, },
  3581. { 12875, 11750, },
  3582. { 13000, 11875, },
  3583. { 13125, 12000, },
  3584. { 13250, 12125, },
  3585. { 13375, 12250, },
  3586. { 13500, 12375, },
  3587. { 13625, 12500, },
  3588. { 13750, 12625, },
  3589. { 13875, 12750, },
  3590. { 14000, 12875, },
  3591. { 14125, 13000, },
  3592. { 14250, 13125, },
  3593. { 14375, 13250, },
  3594. { 14500, 13375, },
  3595. { 14625, 13500, },
  3596. { 14750, 13625, },
  3597. { 14875, 13750, },
  3598. { 15000, 13875, },
  3599. { 15125, 14000, },
  3600. { 15250, 14125, },
  3601. { 15375, 14250, },
  3602. { 15500, 14375, },
  3603. { 15625, 14500, },
  3604. { 15750, 14625, },
  3605. { 15875, 14750, },
  3606. { 16000, 14875, },
  3607. { 16125, 15000, },
  3608. };
  3609. if (dev_priv->info->is_mobile)
  3610. return v_table[pxvid].vm;
  3611. else
  3612. return v_table[pxvid].vd;
  3613. }
  3614. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3615. {
  3616. struct timespec now, diff1;
  3617. u64 diff;
  3618. unsigned long diffms;
  3619. u32 count;
  3620. assert_spin_locked(&mchdev_lock);
  3621. getrawmonotonic(&now);
  3622. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3623. /* Don't divide by 0 */
  3624. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3625. if (!diffms)
  3626. return;
  3627. count = I915_READ(GFXEC);
  3628. if (count < dev_priv->ips.last_count2) {
  3629. diff = ~0UL - dev_priv->ips.last_count2;
  3630. diff += count;
  3631. } else {
  3632. diff = count - dev_priv->ips.last_count2;
  3633. }
  3634. dev_priv->ips.last_count2 = count;
  3635. dev_priv->ips.last_time2 = now;
  3636. /* More magic constants... */
  3637. diff = diff * 1181;
  3638. diff = div_u64(diff, diffms * 10);
  3639. dev_priv->ips.gfx_power = diff;
  3640. }
  3641. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3642. {
  3643. if (dev_priv->info->gen != 5)
  3644. return;
  3645. spin_lock_irq(&mchdev_lock);
  3646. __i915_update_gfx_val(dev_priv);
  3647. spin_unlock_irq(&mchdev_lock);
  3648. }
  3649. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3650. {
  3651. unsigned long t, corr, state1, corr2, state2;
  3652. u32 pxvid, ext_v;
  3653. assert_spin_locked(&mchdev_lock);
  3654. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  3655. pxvid = (pxvid >> 24) & 0x7f;
  3656. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3657. state1 = ext_v;
  3658. t = i915_mch_val(dev_priv);
  3659. /* Revel in the empirically derived constants */
  3660. /* Correction factor in 1/100000 units */
  3661. if (t > 80)
  3662. corr = ((t * 2349) + 135940);
  3663. else if (t >= 50)
  3664. corr = ((t * 964) + 29317);
  3665. else /* < 50 */
  3666. corr = ((t * 301) + 1004);
  3667. corr = corr * ((150142 * state1) / 10000 - 78642);
  3668. corr /= 100000;
  3669. corr2 = (corr * dev_priv->ips.corr);
  3670. state2 = (corr2 * state1) / 10000;
  3671. state2 /= 100; /* convert to mW */
  3672. __i915_update_gfx_val(dev_priv);
  3673. return dev_priv->ips.gfx_power + state2;
  3674. }
  3675. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3676. {
  3677. unsigned long val;
  3678. if (dev_priv->info->gen != 5)
  3679. return 0;
  3680. spin_lock_irq(&mchdev_lock);
  3681. val = __i915_gfx_val(dev_priv);
  3682. spin_unlock_irq(&mchdev_lock);
  3683. return val;
  3684. }
  3685. /**
  3686. * i915_read_mch_val - return value for IPS use
  3687. *
  3688. * Calculate and return a value for the IPS driver to use when deciding whether
  3689. * we have thermal and power headroom to increase CPU or GPU power budget.
  3690. */
  3691. unsigned long i915_read_mch_val(void)
  3692. {
  3693. struct drm_i915_private *dev_priv;
  3694. unsigned long chipset_val, graphics_val, ret = 0;
  3695. spin_lock_irq(&mchdev_lock);
  3696. if (!i915_mch_dev)
  3697. goto out_unlock;
  3698. dev_priv = i915_mch_dev;
  3699. chipset_val = __i915_chipset_val(dev_priv);
  3700. graphics_val = __i915_gfx_val(dev_priv);
  3701. ret = chipset_val + graphics_val;
  3702. out_unlock:
  3703. spin_unlock_irq(&mchdev_lock);
  3704. return ret;
  3705. }
  3706. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3707. /**
  3708. * i915_gpu_raise - raise GPU frequency limit
  3709. *
  3710. * Raise the limit; IPS indicates we have thermal headroom.
  3711. */
  3712. bool i915_gpu_raise(void)
  3713. {
  3714. struct drm_i915_private *dev_priv;
  3715. bool ret = true;
  3716. spin_lock_irq(&mchdev_lock);
  3717. if (!i915_mch_dev) {
  3718. ret = false;
  3719. goto out_unlock;
  3720. }
  3721. dev_priv = i915_mch_dev;
  3722. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3723. dev_priv->ips.max_delay--;
  3724. out_unlock:
  3725. spin_unlock_irq(&mchdev_lock);
  3726. return ret;
  3727. }
  3728. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3729. /**
  3730. * i915_gpu_lower - lower GPU frequency limit
  3731. *
  3732. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3733. * frequency maximum.
  3734. */
  3735. bool i915_gpu_lower(void)
  3736. {
  3737. struct drm_i915_private *dev_priv;
  3738. bool ret = true;
  3739. spin_lock_irq(&mchdev_lock);
  3740. if (!i915_mch_dev) {
  3741. ret = false;
  3742. goto out_unlock;
  3743. }
  3744. dev_priv = i915_mch_dev;
  3745. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3746. dev_priv->ips.max_delay++;
  3747. out_unlock:
  3748. spin_unlock_irq(&mchdev_lock);
  3749. return ret;
  3750. }
  3751. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3752. /**
  3753. * i915_gpu_busy - indicate GPU business to IPS
  3754. *
  3755. * Tell the IPS driver whether or not the GPU is busy.
  3756. */
  3757. bool i915_gpu_busy(void)
  3758. {
  3759. struct drm_i915_private *dev_priv;
  3760. struct intel_ring_buffer *ring;
  3761. bool ret = false;
  3762. int i;
  3763. spin_lock_irq(&mchdev_lock);
  3764. if (!i915_mch_dev)
  3765. goto out_unlock;
  3766. dev_priv = i915_mch_dev;
  3767. for_each_ring(ring, dev_priv, i)
  3768. ret |= !list_empty(&ring->request_list);
  3769. out_unlock:
  3770. spin_unlock_irq(&mchdev_lock);
  3771. return ret;
  3772. }
  3773. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3774. /**
  3775. * i915_gpu_turbo_disable - disable graphics turbo
  3776. *
  3777. * Disable graphics turbo by resetting the max frequency and setting the
  3778. * current frequency to the default.
  3779. */
  3780. bool i915_gpu_turbo_disable(void)
  3781. {
  3782. struct drm_i915_private *dev_priv;
  3783. bool ret = true;
  3784. spin_lock_irq(&mchdev_lock);
  3785. if (!i915_mch_dev) {
  3786. ret = false;
  3787. goto out_unlock;
  3788. }
  3789. dev_priv = i915_mch_dev;
  3790. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3791. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3792. ret = false;
  3793. out_unlock:
  3794. spin_unlock_irq(&mchdev_lock);
  3795. return ret;
  3796. }
  3797. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3798. /**
  3799. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3800. * IPS got loaded first.
  3801. *
  3802. * This awkward dance is so that neither module has to depend on the
  3803. * other in order for IPS to do the appropriate communication of
  3804. * GPU turbo limits to i915.
  3805. */
  3806. static void
  3807. ips_ping_for_i915_load(void)
  3808. {
  3809. void (*link)(void);
  3810. link = symbol_get(ips_link_to_i915_driver);
  3811. if (link) {
  3812. link();
  3813. symbol_put(ips_link_to_i915_driver);
  3814. }
  3815. }
  3816. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3817. {
  3818. /* We only register the i915 ips part with intel-ips once everything is
  3819. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3820. spin_lock_irq(&mchdev_lock);
  3821. i915_mch_dev = dev_priv;
  3822. spin_unlock_irq(&mchdev_lock);
  3823. ips_ping_for_i915_load();
  3824. }
  3825. void intel_gpu_ips_teardown(void)
  3826. {
  3827. spin_lock_irq(&mchdev_lock);
  3828. i915_mch_dev = NULL;
  3829. spin_unlock_irq(&mchdev_lock);
  3830. }
  3831. static void intel_init_emon(struct drm_device *dev)
  3832. {
  3833. struct drm_i915_private *dev_priv = dev->dev_private;
  3834. u32 lcfuse;
  3835. u8 pxw[16];
  3836. int i;
  3837. /* Disable to program */
  3838. I915_WRITE(ECR, 0);
  3839. POSTING_READ(ECR);
  3840. /* Program energy weights for various events */
  3841. I915_WRITE(SDEW, 0x15040d00);
  3842. I915_WRITE(CSIEW0, 0x007f0000);
  3843. I915_WRITE(CSIEW1, 0x1e220004);
  3844. I915_WRITE(CSIEW2, 0x04000004);
  3845. for (i = 0; i < 5; i++)
  3846. I915_WRITE(PEW + (i * 4), 0);
  3847. for (i = 0; i < 3; i++)
  3848. I915_WRITE(DEW + (i * 4), 0);
  3849. /* Program P-state weights to account for frequency power adjustment */
  3850. for (i = 0; i < 16; i++) {
  3851. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3852. unsigned long freq = intel_pxfreq(pxvidfreq);
  3853. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3854. PXVFREQ_PX_SHIFT;
  3855. unsigned long val;
  3856. val = vid * vid;
  3857. val *= (freq / 1000);
  3858. val *= 255;
  3859. val /= (127*127*900);
  3860. if (val > 0xff)
  3861. DRM_ERROR("bad pxval: %ld\n", val);
  3862. pxw[i] = val;
  3863. }
  3864. /* Render standby states get 0 weight */
  3865. pxw[14] = 0;
  3866. pxw[15] = 0;
  3867. for (i = 0; i < 4; i++) {
  3868. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  3869. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  3870. I915_WRITE(PXW + (i * 4), val);
  3871. }
  3872. /* Adjust magic regs to magic values (more experimental results) */
  3873. I915_WRITE(OGW0, 0);
  3874. I915_WRITE(OGW1, 0);
  3875. I915_WRITE(EG0, 0x00007f00);
  3876. I915_WRITE(EG1, 0x0000000e);
  3877. I915_WRITE(EG2, 0x000e0000);
  3878. I915_WRITE(EG3, 0x68000300);
  3879. I915_WRITE(EG4, 0x42000000);
  3880. I915_WRITE(EG5, 0x00140031);
  3881. I915_WRITE(EG6, 0);
  3882. I915_WRITE(EG7, 0);
  3883. for (i = 0; i < 8; i++)
  3884. I915_WRITE(PXWL + (i * 4), 0);
  3885. /* Enable PMON + select events */
  3886. I915_WRITE(ECR, 0x80000019);
  3887. lcfuse = I915_READ(LCFUSE02);
  3888. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  3889. }
  3890. void intel_disable_gt_powersave(struct drm_device *dev)
  3891. {
  3892. struct drm_i915_private *dev_priv = dev->dev_private;
  3893. /* Interrupts should be disabled already to avoid re-arming. */
  3894. WARN_ON(dev->irq_enabled);
  3895. if (IS_IRONLAKE_M(dev)) {
  3896. ironlake_disable_drps(dev);
  3897. ironlake_disable_rc6(dev);
  3898. } else if (INTEL_INFO(dev)->gen >= 6) {
  3899. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  3900. cancel_work_sync(&dev_priv->rps.work);
  3901. if (IS_VALLEYVIEW(dev))
  3902. cancel_delayed_work_sync(&dev_priv->rps.vlv_work);
  3903. mutex_lock(&dev_priv->rps.hw_lock);
  3904. if (IS_VALLEYVIEW(dev))
  3905. valleyview_disable_rps(dev);
  3906. else
  3907. gen6_disable_rps(dev);
  3908. mutex_unlock(&dev_priv->rps.hw_lock);
  3909. }
  3910. }
  3911. static void intel_gen6_powersave_work(struct work_struct *work)
  3912. {
  3913. struct drm_i915_private *dev_priv =
  3914. container_of(work, struct drm_i915_private,
  3915. rps.delayed_resume_work.work);
  3916. struct drm_device *dev = dev_priv->dev;
  3917. mutex_lock(&dev_priv->rps.hw_lock);
  3918. if (IS_VALLEYVIEW(dev)) {
  3919. valleyview_enable_rps(dev);
  3920. } else {
  3921. gen6_enable_rps(dev);
  3922. gen6_update_ring_freq(dev);
  3923. }
  3924. mutex_unlock(&dev_priv->rps.hw_lock);
  3925. }
  3926. void intel_enable_gt_powersave(struct drm_device *dev)
  3927. {
  3928. struct drm_i915_private *dev_priv = dev->dev_private;
  3929. if (IS_IRONLAKE_M(dev)) {
  3930. ironlake_enable_drps(dev);
  3931. ironlake_enable_rc6(dev);
  3932. intel_init_emon(dev);
  3933. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  3934. /*
  3935. * PCU communication is slow and this doesn't need to be
  3936. * done at any specific time, so do this out of our fast path
  3937. * to make resume and init faster.
  3938. */
  3939. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  3940. round_jiffies_up_relative(HZ));
  3941. }
  3942. }
  3943. static void ibx_init_clock_gating(struct drm_device *dev)
  3944. {
  3945. struct drm_i915_private *dev_priv = dev->dev_private;
  3946. /*
  3947. * On Ibex Peak and Cougar Point, we need to disable clock
  3948. * gating for the panel power sequencer or it will fail to
  3949. * start up when no ports are active.
  3950. */
  3951. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3952. }
  3953. static void g4x_disable_trickle_feed(struct drm_device *dev)
  3954. {
  3955. struct drm_i915_private *dev_priv = dev->dev_private;
  3956. int pipe;
  3957. for_each_pipe(pipe) {
  3958. I915_WRITE(DSPCNTR(pipe),
  3959. I915_READ(DSPCNTR(pipe)) |
  3960. DISPPLANE_TRICKLE_FEED_DISABLE);
  3961. intel_flush_display_plane(dev_priv, pipe);
  3962. }
  3963. }
  3964. static void ironlake_init_clock_gating(struct drm_device *dev)
  3965. {
  3966. struct drm_i915_private *dev_priv = dev->dev_private;
  3967. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3968. /*
  3969. * Required for FBC
  3970. * WaFbcDisableDpfcClockGating:ilk
  3971. */
  3972. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  3973. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  3974. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  3975. I915_WRITE(PCH_3DCGDIS0,
  3976. MARIUNIT_CLOCK_GATE_DISABLE |
  3977. SVSMUNIT_CLOCK_GATE_DISABLE);
  3978. I915_WRITE(PCH_3DCGDIS1,
  3979. VFMUNIT_CLOCK_GATE_DISABLE);
  3980. /*
  3981. * According to the spec the following bits should be set in
  3982. * order to enable memory self-refresh
  3983. * The bit 22/21 of 0x42004
  3984. * The bit 5 of 0x42020
  3985. * The bit 15 of 0x45000
  3986. */
  3987. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3988. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  3989. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  3990. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  3991. I915_WRITE(DISP_ARB_CTL,
  3992. (I915_READ(DISP_ARB_CTL) |
  3993. DISP_FBC_WM_DIS));
  3994. I915_WRITE(WM3_LP_ILK, 0);
  3995. I915_WRITE(WM2_LP_ILK, 0);
  3996. I915_WRITE(WM1_LP_ILK, 0);
  3997. /*
  3998. * Based on the document from hardware guys the following bits
  3999. * should be set unconditionally in order to enable FBC.
  4000. * The bit 22 of 0x42000
  4001. * The bit 22 of 0x42004
  4002. * The bit 7,8,9 of 0x42020.
  4003. */
  4004. if (IS_IRONLAKE_M(dev)) {
  4005. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  4006. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4007. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4008. ILK_FBCQ_DIS);
  4009. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4010. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4011. ILK_DPARB_GATE);
  4012. }
  4013. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4014. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4015. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4016. ILK_ELPIN_409_SELECT);
  4017. I915_WRITE(_3D_CHICKEN2,
  4018. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  4019. _3D_CHICKEN2_WM_READ_PIPELINED);
  4020. /* WaDisableRenderCachePipelinedFlush:ilk */
  4021. I915_WRITE(CACHE_MODE_0,
  4022. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4023. g4x_disable_trickle_feed(dev);
  4024. ibx_init_clock_gating(dev);
  4025. }
  4026. static void cpt_init_clock_gating(struct drm_device *dev)
  4027. {
  4028. struct drm_i915_private *dev_priv = dev->dev_private;
  4029. int pipe;
  4030. uint32_t val;
  4031. /*
  4032. * On Ibex Peak and Cougar Point, we need to disable clock
  4033. * gating for the panel power sequencer or it will fail to
  4034. * start up when no ports are active.
  4035. */
  4036. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  4037. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  4038. DPLS_EDP_PPS_FIX_DIS);
  4039. /* The below fixes the weird display corruption, a few pixels shifted
  4040. * downward, on (only) LVDS of some HP laptops with IVY.
  4041. */
  4042. for_each_pipe(pipe) {
  4043. val = I915_READ(TRANS_CHICKEN2(pipe));
  4044. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  4045. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4046. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  4047. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4048. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  4049. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  4050. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  4051. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  4052. }
  4053. /* WADP0ClockGatingDisable */
  4054. for_each_pipe(pipe) {
  4055. I915_WRITE(TRANS_CHICKEN1(pipe),
  4056. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4057. }
  4058. }
  4059. static void gen6_check_mch_setup(struct drm_device *dev)
  4060. {
  4061. struct drm_i915_private *dev_priv = dev->dev_private;
  4062. uint32_t tmp;
  4063. tmp = I915_READ(MCH_SSKPD);
  4064. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  4065. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  4066. DRM_INFO("This can cause pipe underruns and display issues.\n");
  4067. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  4068. }
  4069. }
  4070. static void gen6_init_clock_gating(struct drm_device *dev)
  4071. {
  4072. struct drm_i915_private *dev_priv = dev->dev_private;
  4073. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4074. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4075. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4076. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4077. ILK_ELPIN_409_SELECT);
  4078. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  4079. I915_WRITE(_3D_CHICKEN,
  4080. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  4081. /* WaSetupGtModeTdRowDispatch:snb */
  4082. if (IS_SNB_GT1(dev))
  4083. I915_WRITE(GEN6_GT_MODE,
  4084. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  4085. I915_WRITE(WM3_LP_ILK, 0);
  4086. I915_WRITE(WM2_LP_ILK, 0);
  4087. I915_WRITE(WM1_LP_ILK, 0);
  4088. I915_WRITE(CACHE_MODE_0,
  4089. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  4090. I915_WRITE(GEN6_UCGCTL1,
  4091. I915_READ(GEN6_UCGCTL1) |
  4092. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  4093. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4094. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4095. * gating disable must be set. Failure to set it results in
  4096. * flickering pixels due to Z write ordering failures after
  4097. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4098. * Sanctuary and Tropics, and apparently anything else with
  4099. * alpha test or pixel discard.
  4100. *
  4101. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4102. * but we didn't debug actual testcases to find it out.
  4103. *
  4104. * Also apply WaDisableVDSUnitClockGating:snb and
  4105. * WaDisableRCPBUnitClockGating:snb.
  4106. */
  4107. I915_WRITE(GEN6_UCGCTL2,
  4108. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  4109. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4110. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4111. /* Bspec says we need to always set all mask bits. */
  4112. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  4113. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  4114. /*
  4115. * According to the spec the following bits should be
  4116. * set in order to enable memory self-refresh and fbc:
  4117. * The bit21 and bit22 of 0x42000
  4118. * The bit21 and bit22 of 0x42004
  4119. * The bit5 and bit7 of 0x42020
  4120. * The bit14 of 0x70180
  4121. * The bit14 of 0x71180
  4122. *
  4123. * WaFbcAsynchFlipDisableFbcQueue:snb
  4124. */
  4125. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4126. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4127. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  4128. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4129. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4130. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  4131. I915_WRITE(ILK_DSPCLK_GATE_D,
  4132. I915_READ(ILK_DSPCLK_GATE_D) |
  4133. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  4134. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  4135. g4x_disable_trickle_feed(dev);
  4136. /* The default value should be 0x200 according to docs, but the two
  4137. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  4138. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  4139. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  4140. cpt_init_clock_gating(dev);
  4141. gen6_check_mch_setup(dev);
  4142. }
  4143. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  4144. {
  4145. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  4146. reg &= ~GEN7_FF_SCHED_MASK;
  4147. reg |= GEN7_FF_TS_SCHED_HW;
  4148. reg |= GEN7_FF_VS_SCHED_HW;
  4149. reg |= GEN7_FF_DS_SCHED_HW;
  4150. if (IS_HASWELL(dev_priv->dev))
  4151. reg &= ~GEN7_FF_VS_REF_CNT_FFME;
  4152. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  4153. }
  4154. static void lpt_init_clock_gating(struct drm_device *dev)
  4155. {
  4156. struct drm_i915_private *dev_priv = dev->dev_private;
  4157. /*
  4158. * TODO: this bit should only be enabled when really needed, then
  4159. * disabled when not needed anymore in order to save power.
  4160. */
  4161. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  4162. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  4163. I915_READ(SOUTH_DSPCLK_GATE_D) |
  4164. PCH_LP_PARTITION_LEVEL_DISABLE);
  4165. /* WADPOClockGatingDisable:hsw */
  4166. I915_WRITE(_TRANSA_CHICKEN1,
  4167. I915_READ(_TRANSA_CHICKEN1) |
  4168. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4169. }
  4170. static void lpt_suspend_hw(struct drm_device *dev)
  4171. {
  4172. struct drm_i915_private *dev_priv = dev->dev_private;
  4173. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4174. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4175. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4176. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4177. }
  4178. }
  4179. static void haswell_init_clock_gating(struct drm_device *dev)
  4180. {
  4181. struct drm_i915_private *dev_priv = dev->dev_private;
  4182. I915_WRITE(WM3_LP_ILK, 0);
  4183. I915_WRITE(WM2_LP_ILK, 0);
  4184. I915_WRITE(WM1_LP_ILK, 0);
  4185. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4186. * This implements the WaDisableRCZUnitClockGating:hsw workaround.
  4187. */
  4188. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4189. /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
  4190. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4191. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4192. /* WaApplyL3ControlAndL3ChickenMode:hsw */
  4193. I915_WRITE(GEN7_L3CNTLREG1,
  4194. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4195. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4196. GEN7_WA_L3_CHICKEN_MODE);
  4197. /* This is required by WaCatErrorRejectionIssue:hsw */
  4198. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4199. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4200. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4201. /* WaVSRefCountFullforceMissDisable:hsw */
  4202. gen7_setup_fixed_func_scheduler(dev_priv);
  4203. /* WaDisable4x2SubspanOptimization:hsw */
  4204. I915_WRITE(CACHE_MODE_1,
  4205. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4206. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4207. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4208. /* WaRsPkgCStateDisplayPMReq:hsw */
  4209. I915_WRITE(CHICKEN_PAR1_1,
  4210. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4211. lpt_init_clock_gating(dev);
  4212. }
  4213. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4214. {
  4215. struct drm_i915_private *dev_priv = dev->dev_private;
  4216. uint32_t snpcr;
  4217. I915_WRITE(WM3_LP_ILK, 0);
  4218. I915_WRITE(WM2_LP_ILK, 0);
  4219. I915_WRITE(WM1_LP_ILK, 0);
  4220. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4221. /* WaDisableEarlyCull:ivb */
  4222. I915_WRITE(_3D_CHICKEN3,
  4223. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4224. /* WaDisableBackToBackFlipFix:ivb */
  4225. I915_WRITE(IVB_CHICKEN3,
  4226. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4227. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4228. /* WaDisablePSDDualDispatchEnable:ivb */
  4229. if (IS_IVB_GT1(dev))
  4230. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4231. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4232. else
  4233. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  4234. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4235. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4236. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4237. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4238. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4239. I915_WRITE(GEN7_L3CNTLREG1,
  4240. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4241. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4242. GEN7_WA_L3_CHICKEN_MODE);
  4243. if (IS_IVB_GT1(dev))
  4244. I915_WRITE(GEN7_ROW_CHICKEN2,
  4245. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4246. else
  4247. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4248. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4249. /* WaForceL3Serialization:ivb */
  4250. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4251. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4252. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4253. * gating disable must be set. Failure to set it results in
  4254. * flickering pixels due to Z write ordering failures after
  4255. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4256. * Sanctuary and Tropics, and apparently anything else with
  4257. * alpha test or pixel discard.
  4258. *
  4259. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4260. * but we didn't debug actual testcases to find it out.
  4261. *
  4262. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4263. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4264. */
  4265. I915_WRITE(GEN6_UCGCTL2,
  4266. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4267. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4268. /* This is required by WaCatErrorRejectionIssue:ivb */
  4269. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4270. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4271. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4272. g4x_disable_trickle_feed(dev);
  4273. /* WaVSRefCountFullforceMissDisable:ivb */
  4274. gen7_setup_fixed_func_scheduler(dev_priv);
  4275. /* WaDisable4x2SubspanOptimization:ivb */
  4276. I915_WRITE(CACHE_MODE_1,
  4277. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4278. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4279. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4280. snpcr |= GEN6_MBC_SNPCR_MED;
  4281. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4282. if (!HAS_PCH_NOP(dev))
  4283. cpt_init_clock_gating(dev);
  4284. gen6_check_mch_setup(dev);
  4285. }
  4286. static void valleyview_init_clock_gating(struct drm_device *dev)
  4287. {
  4288. struct drm_i915_private *dev_priv = dev->dev_private;
  4289. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4290. /* WaDisableEarlyCull:vlv */
  4291. I915_WRITE(_3D_CHICKEN3,
  4292. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4293. /* WaDisableBackToBackFlipFix:vlv */
  4294. I915_WRITE(IVB_CHICKEN3,
  4295. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4296. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4297. /* WaDisablePSDDualDispatchEnable:vlv */
  4298. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4299. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4300. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4301. /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
  4302. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4303. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4304. /* WaApplyL3ControlAndL3ChickenMode:vlv */
  4305. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  4306. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  4307. /* WaForceL3Serialization:vlv */
  4308. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4309. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4310. /* WaDisableDopClockGating:vlv */
  4311. I915_WRITE(GEN7_ROW_CHICKEN2,
  4312. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4313. /* This is required by WaCatErrorRejectionIssue:vlv */
  4314. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4315. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4316. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4317. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4318. * gating disable must be set. Failure to set it results in
  4319. * flickering pixels due to Z write ordering failures after
  4320. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4321. * Sanctuary and Tropics, and apparently anything else with
  4322. * alpha test or pixel discard.
  4323. *
  4324. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4325. * but we didn't debug actual testcases to find it out.
  4326. *
  4327. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4328. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4329. *
  4330. * Also apply WaDisableVDSUnitClockGating:vlv and
  4331. * WaDisableRCPBUnitClockGating:vlv.
  4332. */
  4333. I915_WRITE(GEN6_UCGCTL2,
  4334. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  4335. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  4336. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  4337. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4338. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4339. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4340. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4341. I915_WRITE(CACHE_MODE_1,
  4342. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4343. /*
  4344. * WaDisableVLVClockGating_VBIIssue:vlv
  4345. * Disable clock gating on th GCFG unit to prevent a delay
  4346. * in the reporting of vblank events.
  4347. */
  4348. I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
  4349. /* Conservative clock gating settings for now */
  4350. I915_WRITE(0x9400, 0xffffffff);
  4351. I915_WRITE(0x9404, 0xffffffff);
  4352. I915_WRITE(0x9408, 0xffffffff);
  4353. I915_WRITE(0x940c, 0xffffffff);
  4354. I915_WRITE(0x9410, 0xffffffff);
  4355. I915_WRITE(0x9414, 0xffffffff);
  4356. I915_WRITE(0x9418, 0xffffffff);
  4357. }
  4358. static void g4x_init_clock_gating(struct drm_device *dev)
  4359. {
  4360. struct drm_i915_private *dev_priv = dev->dev_private;
  4361. uint32_t dspclk_gate;
  4362. I915_WRITE(RENCLK_GATE_D1, 0);
  4363. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4364. GS_UNIT_CLOCK_GATE_DISABLE |
  4365. CL_UNIT_CLOCK_GATE_DISABLE);
  4366. I915_WRITE(RAMCLK_GATE_D, 0);
  4367. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4368. OVRUNIT_CLOCK_GATE_DISABLE |
  4369. OVCUNIT_CLOCK_GATE_DISABLE;
  4370. if (IS_GM45(dev))
  4371. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4372. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4373. /* WaDisableRenderCachePipelinedFlush */
  4374. I915_WRITE(CACHE_MODE_0,
  4375. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4376. g4x_disable_trickle_feed(dev);
  4377. }
  4378. static void crestline_init_clock_gating(struct drm_device *dev)
  4379. {
  4380. struct drm_i915_private *dev_priv = dev->dev_private;
  4381. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4382. I915_WRITE(RENCLK_GATE_D2, 0);
  4383. I915_WRITE(DSPCLK_GATE_D, 0);
  4384. I915_WRITE(RAMCLK_GATE_D, 0);
  4385. I915_WRITE16(DEUC, 0);
  4386. I915_WRITE(MI_ARB_STATE,
  4387. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4388. }
  4389. static void broadwater_init_clock_gating(struct drm_device *dev)
  4390. {
  4391. struct drm_i915_private *dev_priv = dev->dev_private;
  4392. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4393. I965_RCC_CLOCK_GATE_DISABLE |
  4394. I965_RCPB_CLOCK_GATE_DISABLE |
  4395. I965_ISC_CLOCK_GATE_DISABLE |
  4396. I965_FBC_CLOCK_GATE_DISABLE);
  4397. I915_WRITE(RENCLK_GATE_D2, 0);
  4398. I915_WRITE(MI_ARB_STATE,
  4399. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4400. }
  4401. static void gen3_init_clock_gating(struct drm_device *dev)
  4402. {
  4403. struct drm_i915_private *dev_priv = dev->dev_private;
  4404. u32 dstate = I915_READ(D_STATE);
  4405. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4406. DSTATE_DOT_CLOCK_GATING;
  4407. I915_WRITE(D_STATE, dstate);
  4408. if (IS_PINEVIEW(dev))
  4409. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4410. /* IIR "flip pending" means done if this bit is set */
  4411. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4412. }
  4413. static void i85x_init_clock_gating(struct drm_device *dev)
  4414. {
  4415. struct drm_i915_private *dev_priv = dev->dev_private;
  4416. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4417. }
  4418. static void i830_init_clock_gating(struct drm_device *dev)
  4419. {
  4420. struct drm_i915_private *dev_priv = dev->dev_private;
  4421. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4422. }
  4423. void intel_init_clock_gating(struct drm_device *dev)
  4424. {
  4425. struct drm_i915_private *dev_priv = dev->dev_private;
  4426. dev_priv->display.init_clock_gating(dev);
  4427. }
  4428. void intel_suspend_hw(struct drm_device *dev)
  4429. {
  4430. if (HAS_PCH_LPT(dev))
  4431. lpt_suspend_hw(dev);
  4432. }
  4433. /**
  4434. * We should only use the power well if we explicitly asked the hardware to
  4435. * enable it, so check if it's enabled and also check if we've requested it to
  4436. * be enabled.
  4437. */
  4438. bool intel_display_power_enabled(struct drm_device *dev,
  4439. enum intel_display_power_domain domain)
  4440. {
  4441. struct drm_i915_private *dev_priv = dev->dev_private;
  4442. if (!HAS_POWER_WELL(dev))
  4443. return true;
  4444. switch (domain) {
  4445. case POWER_DOMAIN_PIPE_A:
  4446. case POWER_DOMAIN_TRANSCODER_EDP:
  4447. return true;
  4448. case POWER_DOMAIN_PIPE_B:
  4449. case POWER_DOMAIN_PIPE_C:
  4450. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  4451. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  4452. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  4453. case POWER_DOMAIN_TRANSCODER_A:
  4454. case POWER_DOMAIN_TRANSCODER_B:
  4455. case POWER_DOMAIN_TRANSCODER_C:
  4456. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4457. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4458. default:
  4459. BUG();
  4460. }
  4461. }
  4462. static void __intel_set_power_well(struct drm_device *dev, bool enable)
  4463. {
  4464. struct drm_i915_private *dev_priv = dev->dev_private;
  4465. bool is_enabled, enable_requested;
  4466. uint32_t tmp;
  4467. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4468. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4469. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4470. if (enable) {
  4471. if (!enable_requested)
  4472. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4473. HSW_PWR_WELL_ENABLE_REQUEST);
  4474. if (!is_enabled) {
  4475. DRM_DEBUG_KMS("Enabling power well\n");
  4476. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4477. HSW_PWR_WELL_STATE_ENABLED), 20))
  4478. DRM_ERROR("Timeout enabling power well\n");
  4479. }
  4480. } else {
  4481. if (enable_requested) {
  4482. unsigned long irqflags;
  4483. enum pipe p;
  4484. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  4485. POSTING_READ(HSW_PWR_WELL_DRIVER);
  4486. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  4487. /*
  4488. * After this, the registers on the pipes that are part
  4489. * of the power well will become zero, so we have to
  4490. * adjust our counters according to that.
  4491. *
  4492. * FIXME: Should we do this in general in
  4493. * drm_vblank_post_modeset?
  4494. */
  4495. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  4496. for_each_pipe(p)
  4497. if (p != PIPE_A)
  4498. dev->last_vblank[p] = 0;
  4499. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  4500. }
  4501. }
  4502. }
  4503. static struct i915_power_well *hsw_pwr;
  4504. /* Display audio driver power well request */
  4505. void i915_request_power_well(void)
  4506. {
  4507. if (WARN_ON(!hsw_pwr))
  4508. return;
  4509. spin_lock_irq(&hsw_pwr->lock);
  4510. if (!hsw_pwr->count++ &&
  4511. !hsw_pwr->i915_request)
  4512. __intel_set_power_well(hsw_pwr->device, true);
  4513. spin_unlock_irq(&hsw_pwr->lock);
  4514. }
  4515. EXPORT_SYMBOL_GPL(i915_request_power_well);
  4516. /* Display audio driver power well release */
  4517. void i915_release_power_well(void)
  4518. {
  4519. if (WARN_ON(!hsw_pwr))
  4520. return;
  4521. spin_lock_irq(&hsw_pwr->lock);
  4522. WARN_ON(!hsw_pwr->count);
  4523. if (!--hsw_pwr->count &&
  4524. !hsw_pwr->i915_request)
  4525. __intel_set_power_well(hsw_pwr->device, false);
  4526. spin_unlock_irq(&hsw_pwr->lock);
  4527. }
  4528. EXPORT_SYMBOL_GPL(i915_release_power_well);
  4529. int i915_init_power_well(struct drm_device *dev)
  4530. {
  4531. struct drm_i915_private *dev_priv = dev->dev_private;
  4532. hsw_pwr = &dev_priv->power_well;
  4533. hsw_pwr->device = dev;
  4534. spin_lock_init(&hsw_pwr->lock);
  4535. hsw_pwr->count = 0;
  4536. return 0;
  4537. }
  4538. void i915_remove_power_well(struct drm_device *dev)
  4539. {
  4540. hsw_pwr = NULL;
  4541. }
  4542. void intel_set_power_well(struct drm_device *dev, bool enable)
  4543. {
  4544. struct drm_i915_private *dev_priv = dev->dev_private;
  4545. struct i915_power_well *power_well = &dev_priv->power_well;
  4546. if (!HAS_POWER_WELL(dev))
  4547. return;
  4548. if (!i915_disable_power_well && !enable)
  4549. return;
  4550. spin_lock_irq(&power_well->lock);
  4551. power_well->i915_request = enable;
  4552. /* only reject "disable" power well request */
  4553. if (power_well->count && !enable) {
  4554. spin_unlock_irq(&power_well->lock);
  4555. return;
  4556. }
  4557. __intel_set_power_well(dev, enable);
  4558. spin_unlock_irq(&power_well->lock);
  4559. }
  4560. /*
  4561. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4562. * when not needed anymore. We have 4 registers that can request the power well
  4563. * to be enabled, and it will only be disabled if none of the registers is
  4564. * requesting it to be enabled.
  4565. */
  4566. void intel_init_power_well(struct drm_device *dev)
  4567. {
  4568. struct drm_i915_private *dev_priv = dev->dev_private;
  4569. if (!HAS_POWER_WELL(dev))
  4570. return;
  4571. /* For now, we need the power well to be always enabled. */
  4572. intel_set_power_well(dev, true);
  4573. /* We're taking over the BIOS, so clear any requests made by it since
  4574. * the driver is in charge now. */
  4575. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  4576. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  4577. }
  4578. /* Disables PC8 so we can use the GMBUS and DP AUX interrupts. */
  4579. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  4580. {
  4581. hsw_disable_package_c8(dev_priv);
  4582. }
  4583. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  4584. {
  4585. hsw_enable_package_c8(dev_priv);
  4586. }
  4587. /* Set up chip specific power management-related functions */
  4588. void intel_init_pm(struct drm_device *dev)
  4589. {
  4590. struct drm_i915_private *dev_priv = dev->dev_private;
  4591. if (I915_HAS_FBC(dev)) {
  4592. if (HAS_PCH_SPLIT(dev)) {
  4593. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4594. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  4595. dev_priv->display.enable_fbc =
  4596. gen7_enable_fbc;
  4597. else
  4598. dev_priv->display.enable_fbc =
  4599. ironlake_enable_fbc;
  4600. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4601. } else if (IS_GM45(dev)) {
  4602. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  4603. dev_priv->display.enable_fbc = g4x_enable_fbc;
  4604. dev_priv->display.disable_fbc = g4x_disable_fbc;
  4605. } else if (IS_CRESTLINE(dev)) {
  4606. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  4607. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  4608. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  4609. }
  4610. /* 855GM needs testing */
  4611. }
  4612. /* For cxsr */
  4613. if (IS_PINEVIEW(dev))
  4614. i915_pineview_get_mem_freq(dev);
  4615. else if (IS_GEN5(dev))
  4616. i915_ironlake_get_mem_freq(dev);
  4617. /* For FIFO watermark updates */
  4618. if (HAS_PCH_SPLIT(dev)) {
  4619. intel_setup_wm_latency(dev);
  4620. if (IS_GEN5(dev)) {
  4621. if (dev_priv->wm.pri_latency[1] &&
  4622. dev_priv->wm.spr_latency[1] &&
  4623. dev_priv->wm.cur_latency[1])
  4624. dev_priv->display.update_wm = ironlake_update_wm;
  4625. else {
  4626. DRM_DEBUG_KMS("Failed to get proper latency. "
  4627. "Disable CxSR\n");
  4628. dev_priv->display.update_wm = NULL;
  4629. }
  4630. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  4631. } else if (IS_GEN6(dev)) {
  4632. if (dev_priv->wm.pri_latency[0] &&
  4633. dev_priv->wm.spr_latency[0] &&
  4634. dev_priv->wm.cur_latency[0]) {
  4635. dev_priv->display.update_wm = sandybridge_update_wm;
  4636. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  4637. } else {
  4638. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4639. "Disable CxSR\n");
  4640. dev_priv->display.update_wm = NULL;
  4641. }
  4642. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  4643. } else if (IS_IVYBRIDGE(dev)) {
  4644. if (dev_priv->wm.pri_latency[0] &&
  4645. dev_priv->wm.spr_latency[0] &&
  4646. dev_priv->wm.cur_latency[0]) {
  4647. dev_priv->display.update_wm = ivybridge_update_wm;
  4648. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  4649. } else {
  4650. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4651. "Disable CxSR\n");
  4652. dev_priv->display.update_wm = NULL;
  4653. }
  4654. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  4655. } else if (IS_HASWELL(dev)) {
  4656. if (dev_priv->wm.pri_latency[0] &&
  4657. dev_priv->wm.spr_latency[0] &&
  4658. dev_priv->wm.cur_latency[0]) {
  4659. dev_priv->display.update_wm = haswell_update_wm;
  4660. dev_priv->display.update_sprite_wm =
  4661. haswell_update_sprite_wm;
  4662. } else {
  4663. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4664. "Disable CxSR\n");
  4665. dev_priv->display.update_wm = NULL;
  4666. }
  4667. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  4668. } else
  4669. dev_priv->display.update_wm = NULL;
  4670. } else if (IS_VALLEYVIEW(dev)) {
  4671. dev_priv->display.update_wm = valleyview_update_wm;
  4672. dev_priv->display.init_clock_gating =
  4673. valleyview_init_clock_gating;
  4674. } else if (IS_PINEVIEW(dev)) {
  4675. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  4676. dev_priv->is_ddr3,
  4677. dev_priv->fsb_freq,
  4678. dev_priv->mem_freq)) {
  4679. DRM_INFO("failed to find known CxSR latency "
  4680. "(found ddr%s fsb freq %d, mem freq %d), "
  4681. "disabling CxSR\n",
  4682. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  4683. dev_priv->fsb_freq, dev_priv->mem_freq);
  4684. /* Disable CxSR and never update its watermark again */
  4685. pineview_disable_cxsr(dev);
  4686. dev_priv->display.update_wm = NULL;
  4687. } else
  4688. dev_priv->display.update_wm = pineview_update_wm;
  4689. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4690. } else if (IS_G4X(dev)) {
  4691. dev_priv->display.update_wm = g4x_update_wm;
  4692. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  4693. } else if (IS_GEN4(dev)) {
  4694. dev_priv->display.update_wm = i965_update_wm;
  4695. if (IS_CRESTLINE(dev))
  4696. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  4697. else if (IS_BROADWATER(dev))
  4698. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  4699. } else if (IS_GEN3(dev)) {
  4700. dev_priv->display.update_wm = i9xx_update_wm;
  4701. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  4702. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4703. } else if (IS_I865G(dev)) {
  4704. dev_priv->display.update_wm = i830_update_wm;
  4705. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4706. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4707. } else if (IS_I85X(dev)) {
  4708. dev_priv->display.update_wm = i9xx_update_wm;
  4709. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  4710. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4711. } else {
  4712. dev_priv->display.update_wm = i830_update_wm;
  4713. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  4714. if (IS_845G(dev))
  4715. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  4716. else
  4717. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4718. }
  4719. }
  4720. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  4721. {
  4722. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4723. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4724. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  4725. return -EAGAIN;
  4726. }
  4727. I915_WRITE(GEN6_PCODE_DATA, *val);
  4728. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4729. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4730. 500)) {
  4731. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  4732. return -ETIMEDOUT;
  4733. }
  4734. *val = I915_READ(GEN6_PCODE_DATA);
  4735. I915_WRITE(GEN6_PCODE_DATA, 0);
  4736. return 0;
  4737. }
  4738. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  4739. {
  4740. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4741. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4742. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  4743. return -EAGAIN;
  4744. }
  4745. I915_WRITE(GEN6_PCODE_DATA, val);
  4746. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4747. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4748. 500)) {
  4749. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  4750. return -ETIMEDOUT;
  4751. }
  4752. I915_WRITE(GEN6_PCODE_DATA, 0);
  4753. return 0;
  4754. }
  4755. int vlv_gpu_freq(int ddr_freq, int val)
  4756. {
  4757. int mult, base;
  4758. switch (ddr_freq) {
  4759. case 800:
  4760. mult = 20;
  4761. base = 120;
  4762. break;
  4763. case 1066:
  4764. mult = 22;
  4765. base = 133;
  4766. break;
  4767. case 1333:
  4768. mult = 21;
  4769. base = 125;
  4770. break;
  4771. default:
  4772. return -1;
  4773. }
  4774. return ((val - 0xbd) * mult) + base;
  4775. }
  4776. int vlv_freq_opcode(int ddr_freq, int val)
  4777. {
  4778. int mult, base;
  4779. switch (ddr_freq) {
  4780. case 800:
  4781. mult = 20;
  4782. base = 120;
  4783. break;
  4784. case 1066:
  4785. mult = 22;
  4786. base = 133;
  4787. break;
  4788. case 1333:
  4789. mult = 21;
  4790. base = 125;
  4791. break;
  4792. default:
  4793. return -1;
  4794. }
  4795. val /= mult;
  4796. val -= base / mult;
  4797. val += 0xbd;
  4798. if (val > 0xea)
  4799. val = 0xea;
  4800. return val;
  4801. }
  4802. void intel_pm_init(struct drm_device *dev)
  4803. {
  4804. struct drm_i915_private *dev_priv = dev->dev_private;
  4805. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  4806. intel_gen6_powersave_work);
  4807. }