hw.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #ifndef __HW_H__
  19. #define __HW_H__
  20. #include <linux/seq_file.h>
  21. #include "viamode.h"
  22. #include "global.h"
  23. #include "via_modesetting.h"
  24. #define viafb_read_reg(p, i) via_read_reg(p, i)
  25. #define viafb_write_reg(i, p, d) via_write_reg(p, i, d)
  26. #define viafb_write_reg_mask(i, p, d, m) via_write_reg_mask(p, i, d, m)
  27. /* VIA output devices */
  28. #define VIA_LDVP0 0x00000001
  29. #define VIA_LDVP1 0x00000002
  30. #define VIA_DVP0 0x00000004
  31. #define VIA_CRT 0x00000010
  32. #define VIA_DVP1 0x00000020
  33. #define VIA_LVDS1 0x00000040
  34. #define VIA_LVDS2 0x00000080
  35. /* VIA output device power states */
  36. #define VIA_STATE_ON 0
  37. #define VIA_STATE_STANDBY 1
  38. #define VIA_STATE_SUSPEND 2
  39. #define VIA_STATE_OFF 3
  40. /* VIA output device sync polarity */
  41. #define VIA_HSYNC_NEGATIVE 0x01
  42. #define VIA_VSYNC_NEGATIVE 0x02
  43. /***************************************************
  44. * Definition IGA1 Design Method of CRTC Registers *
  45. ****************************************************/
  46. #define IGA1_HOR_TOTAL_FORMULA(x) (((x)/8)-5)
  47. #define IGA1_HOR_ADDR_FORMULA(x) (((x)/8)-1)
  48. #define IGA1_HOR_BLANK_START_FORMULA(x) (((x)/8)-1)
  49. #define IGA1_HOR_BLANK_END_FORMULA(x, y) (((x+y)/8)-1)
  50. #define IGA1_HOR_SYNC_START_FORMULA(x) ((x)/8)
  51. #define IGA1_HOR_SYNC_END_FORMULA(x, y) ((x+y)/8)
  52. #define IGA1_VER_TOTAL_FORMULA(x) ((x)-2)
  53. #define IGA1_VER_ADDR_FORMULA(x) ((x)-1)
  54. #define IGA1_VER_BLANK_START_FORMULA(x) ((x)-1)
  55. #define IGA1_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  56. #define IGA1_VER_SYNC_START_FORMULA(x) ((x)-1)
  57. #define IGA1_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  58. /***************************************************
  59. ** Definition IGA2 Design Method of CRTC Registers *
  60. ****************************************************/
  61. #define IGA2_HOR_TOTAL_FORMULA(x) ((x)-1)
  62. #define IGA2_HOR_ADDR_FORMULA(x) ((x)-1)
  63. #define IGA2_HOR_BLANK_START_FORMULA(x) ((x)-1)
  64. #define IGA2_HOR_BLANK_END_FORMULA(x, y) ((x+y)-1)
  65. #define IGA2_HOR_SYNC_START_FORMULA(x) ((x)-1)
  66. #define IGA2_HOR_SYNC_END_FORMULA(x, y) ((x+y)-1)
  67. #define IGA2_VER_TOTAL_FORMULA(x) ((x)-1)
  68. #define IGA2_VER_ADDR_FORMULA(x) ((x)-1)
  69. #define IGA2_VER_BLANK_START_FORMULA(x) ((x)-1)
  70. #define IGA2_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  71. #define IGA2_VER_SYNC_START_FORMULA(x) ((x)-1)
  72. #define IGA2_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  73. /**********************************************************/
  74. /* Definition IGA2 Design Method of CRTC Shadow Registers */
  75. /**********************************************************/
  76. #define IGA2_HOR_TOTAL_SHADOW_FORMULA(x) ((x/8)-5)
  77. #define IGA2_HOR_BLANK_END_SHADOW_FORMULA(x, y) (((x+y)/8)-1)
  78. #define IGA2_VER_TOTAL_SHADOW_FORMULA(x) ((x)-2)
  79. #define IGA2_VER_ADDR_SHADOW_FORMULA(x) ((x)-1)
  80. #define IGA2_VER_BLANK_START_SHADOW_FORMULA(x) ((x)-1)
  81. #define IGA2_VER_BLANK_END_SHADOW_FORMULA(x, y) ((x+y)-1)
  82. #define IGA2_VER_SYNC_START_SHADOW_FORMULA(x) (x)
  83. #define IGA2_VER_SYNC_END_SHADOW_FORMULA(x, y) (x+y)
  84. /* Define Register Number for IGA1 CRTC Timing */
  85. /* location: {CR00,0,7},{CR36,3,3} */
  86. #define IGA1_HOR_TOTAL_REG_NUM 2
  87. /* location: {CR01,0,7} */
  88. #define IGA1_HOR_ADDR_REG_NUM 1
  89. /* location: {CR02,0,7} */
  90. #define IGA1_HOR_BLANK_START_REG_NUM 1
  91. /* location: {CR03,0,4},{CR05,7,7},{CR33,5,5} */
  92. #define IGA1_HOR_BLANK_END_REG_NUM 3
  93. /* location: {CR04,0,7},{CR33,4,4} */
  94. #define IGA1_HOR_SYNC_START_REG_NUM 2
  95. /* location: {CR05,0,4} */
  96. #define IGA1_HOR_SYNC_END_REG_NUM 1
  97. /* location: {CR06,0,7},{CR07,0,0},{CR07,5,5},{CR35,0,0} */
  98. #define IGA1_VER_TOTAL_REG_NUM 4
  99. /* location: {CR12,0,7},{CR07,1,1},{CR07,6,6},{CR35,2,2} */
  100. #define IGA1_VER_ADDR_REG_NUM 4
  101. /* location: {CR15,0,7},{CR07,3,3},{CR09,5,5},{CR35,3,3} */
  102. #define IGA1_VER_BLANK_START_REG_NUM 4
  103. /* location: {CR16,0,7} */
  104. #define IGA1_VER_BLANK_END_REG_NUM 1
  105. /* location: {CR10,0,7},{CR07,2,2},{CR07,7,7},{CR35,1,1} */
  106. #define IGA1_VER_SYNC_START_REG_NUM 4
  107. /* location: {CR11,0,3} */
  108. #define IGA1_VER_SYNC_END_REG_NUM 1
  109. /* Define Register Number for IGA2 Shadow CRTC Timing */
  110. /* location: {CR6D,0,7},{CR71,3,3} */
  111. #define IGA2_SHADOW_HOR_TOTAL_REG_NUM 2
  112. /* location: {CR6E,0,7} */
  113. #define IGA2_SHADOW_HOR_BLANK_END_REG_NUM 1
  114. /* location: {CR6F,0,7},{CR71,0,2} */
  115. #define IGA2_SHADOW_VER_TOTAL_REG_NUM 2
  116. /* location: {CR70,0,7},{CR71,4,6} */
  117. #define IGA2_SHADOW_VER_ADDR_REG_NUM 2
  118. /* location: {CR72,0,7},{CR74,4,6} */
  119. #define IGA2_SHADOW_VER_BLANK_START_REG_NUM 2
  120. /* location: {CR73,0,7},{CR74,0,2} */
  121. #define IGA2_SHADOW_VER_BLANK_END_REG_NUM 2
  122. /* location: {CR75,0,7},{CR76,4,6} */
  123. #define IGA2_SHADOW_VER_SYNC_START_REG_NUM 2
  124. /* location: {CR76,0,3} */
  125. #define IGA2_SHADOW_VER_SYNC_END_REG_NUM 1
  126. /* Define Register Number for IGA2 CRTC Timing */
  127. /* location: {CR50,0,7},{CR55,0,3} */
  128. #define IGA2_HOR_TOTAL_REG_NUM 2
  129. /* location: {CR51,0,7},{CR55,4,6} */
  130. #define IGA2_HOR_ADDR_REG_NUM 2
  131. /* location: {CR52,0,7},{CR54,0,2} */
  132. #define IGA2_HOR_BLANK_START_REG_NUM 2
  133. /* location: CLE266: {CR53,0,7},{CR54,3,5} => CLE266's CR5D[6]
  134. is reserved, so it may have problem to set 1600x1200 on IGA2. */
  135. /* Others: {CR53,0,7},{CR54,3,5},{CR5D,6,6} */
  136. #define IGA2_HOR_BLANK_END_REG_NUM 3
  137. /* location: {CR56,0,7},{CR54,6,7},{CR5C,7,7} */
  138. /* VT3314 and Later: {CR56,0,7},{CR54,6,7},{CR5C,7,7}, {CR5D,7,7} */
  139. #define IGA2_HOR_SYNC_START_REG_NUM 4
  140. /* location: {CR57,0,7},{CR5C,6,6} */
  141. #define IGA2_HOR_SYNC_END_REG_NUM 2
  142. /* location: {CR58,0,7},{CR5D,0,2} */
  143. #define IGA2_VER_TOTAL_REG_NUM 2
  144. /* location: {CR59,0,7},{CR5D,3,5} */
  145. #define IGA2_VER_ADDR_REG_NUM 2
  146. /* location: {CR5A,0,7},{CR5C,0,2} */
  147. #define IGA2_VER_BLANK_START_REG_NUM 2
  148. /* location: {CR5E,0,7},{CR5C,3,5} */
  149. #define IGA2_VER_BLANK_END_REG_NUM 2
  150. /* location: {CR5E,0,7},{CR5F,5,7} */
  151. #define IGA2_VER_SYNC_START_REG_NUM 2
  152. /* location: {CR5F,0,4} */
  153. #define IGA2_VER_SYNC_END_REG_NUM 1
  154. /* Define Fetch Count Register*/
  155. /* location: {SR1C,0,7},{SR1D,0,1} */
  156. #define IGA1_FETCH_COUNT_REG_NUM 2
  157. /* 16 bytes alignment. */
  158. #define IGA1_FETCH_COUNT_ALIGN_BYTE 16
  159. /* x: H resolution, y: color depth */
  160. #define IGA1_FETCH_COUNT_PATCH_VALUE 4
  161. #define IGA1_FETCH_COUNT_FORMULA(x, y) \
  162. (((x*y)/IGA1_FETCH_COUNT_ALIGN_BYTE) + IGA1_FETCH_COUNT_PATCH_VALUE)
  163. /* location: {CR65,0,7},{CR67,2,3} */
  164. #define IGA2_FETCH_COUNT_REG_NUM 2
  165. #define IGA2_FETCH_COUNT_ALIGN_BYTE 16
  166. #define IGA2_FETCH_COUNT_PATCH_VALUE 0
  167. #define IGA2_FETCH_COUNT_FORMULA(x, y) \
  168. (((x*y)/IGA2_FETCH_COUNT_ALIGN_BYTE) + IGA2_FETCH_COUNT_PATCH_VALUE)
  169. /* Staring Address*/
  170. /* location: {CR0C,0,7},{CR0D,0,7},{CR34,0,7},{CR48,0,1} */
  171. #define IGA1_STARTING_ADDR_REG_NUM 4
  172. /* location: {CR62,1,7},{CR63,0,7},{CR64,0,7} */
  173. #define IGA2_STARTING_ADDR_REG_NUM 3
  174. /* Define Display OFFSET*/
  175. /* These value are by HW suggested value*/
  176. /* location: {SR17,0,7} */
  177. #define K800_IGA1_FIFO_MAX_DEPTH 384
  178. /* location: {SR16,0,5},{SR16,7,7} */
  179. #define K800_IGA1_FIFO_THRESHOLD 328
  180. /* location: {SR18,0,5},{SR18,7,7} */
  181. #define K800_IGA1_FIFO_HIGH_THRESHOLD 296
  182. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  183. /* because HW only 5 bits */
  184. #define K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  185. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  186. #define K800_IGA2_FIFO_MAX_DEPTH 384
  187. /* location: {CR68,0,3},{CR95,4,6} */
  188. #define K800_IGA2_FIFO_THRESHOLD 328
  189. /* location: {CR92,0,3},{CR95,0,2} */
  190. #define K800_IGA2_FIFO_HIGH_THRESHOLD 296
  191. /* location: {CR94,0,6} */
  192. #define K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  193. /* location: {SR17,0,7} */
  194. #define P880_IGA1_FIFO_MAX_DEPTH 192
  195. /* location: {SR16,0,5},{SR16,7,7} */
  196. #define P880_IGA1_FIFO_THRESHOLD 128
  197. /* location: {SR18,0,5},{SR18,7,7} */
  198. #define P880_IGA1_FIFO_HIGH_THRESHOLD 64
  199. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  200. /* because HW only 5 bits */
  201. #define P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  202. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  203. #define P880_IGA2_FIFO_MAX_DEPTH 96
  204. /* location: {CR68,0,3},{CR95,4,6} */
  205. #define P880_IGA2_FIFO_THRESHOLD 64
  206. /* location: {CR92,0,3},{CR95,0,2} */
  207. #define P880_IGA2_FIFO_HIGH_THRESHOLD 32
  208. /* location: {CR94,0,6} */
  209. #define P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  210. /* VT3314 chipset*/
  211. /* location: {SR17,0,7} */
  212. #define CN700_IGA1_FIFO_MAX_DEPTH 96
  213. /* location: {SR16,0,5},{SR16,7,7} */
  214. #define CN700_IGA1_FIFO_THRESHOLD 80
  215. /* location: {SR18,0,5},{SR18,7,7} */
  216. #define CN700_IGA1_FIFO_HIGH_THRESHOLD 64
  217. /* location: {SR22,0,4}. (128/4) =64, P800 must be set zero,
  218. because HW only 5 bits */
  219. #define CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  220. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  221. #define CN700_IGA2_FIFO_MAX_DEPTH 96
  222. /* location: {CR68,0,3},{CR95,4,6} */
  223. #define CN700_IGA2_FIFO_THRESHOLD 80
  224. /* location: {CR92,0,3},{CR95,0,2} */
  225. #define CN700_IGA2_FIFO_HIGH_THRESHOLD 32
  226. /* location: {CR94,0,6} */
  227. #define CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  228. /* For VT3324, these values are suggested by HW */
  229. /* location: {SR17,0,7} */
  230. #define CX700_IGA1_FIFO_MAX_DEPTH 192
  231. /* location: {SR16,0,5},{SR16,7,7} */
  232. #define CX700_IGA1_FIFO_THRESHOLD 128
  233. /* location: {SR18,0,5},{SR18,7,7} */
  234. #define CX700_IGA1_FIFO_HIGH_THRESHOLD 128
  235. /* location: {SR22,0,4} */
  236. #define CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  237. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  238. #define CX700_IGA2_FIFO_MAX_DEPTH 96
  239. /* location: {CR68,0,3},{CR95,4,6} */
  240. #define CX700_IGA2_FIFO_THRESHOLD 64
  241. /* location: {CR92,0,3},{CR95,0,2} */
  242. #define CX700_IGA2_FIFO_HIGH_THRESHOLD 32
  243. /* location: {CR94,0,6} */
  244. #define CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  245. /* VT3336 chipset*/
  246. /* location: {SR17,0,7} */
  247. #define K8M890_IGA1_FIFO_MAX_DEPTH 360
  248. /* location: {SR16,0,5},{SR16,7,7} */
  249. #define K8M890_IGA1_FIFO_THRESHOLD 328
  250. /* location: {SR18,0,5},{SR18,7,7} */
  251. #define K8M890_IGA1_FIFO_HIGH_THRESHOLD 296
  252. /* location: {SR22,0,4}. */
  253. #define K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  254. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  255. #define K8M890_IGA2_FIFO_MAX_DEPTH 360
  256. /* location: {CR68,0,3},{CR95,4,6} */
  257. #define K8M890_IGA2_FIFO_THRESHOLD 328
  258. /* location: {CR92,0,3},{CR95,0,2} */
  259. #define K8M890_IGA2_FIFO_HIGH_THRESHOLD 296
  260. /* location: {CR94,0,6} */
  261. #define K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 124
  262. /* VT3327 chipset*/
  263. /* location: {SR17,0,7} */
  264. #define P4M890_IGA1_FIFO_MAX_DEPTH 96
  265. /* location: {SR16,0,5},{SR16,7,7} */
  266. #define P4M890_IGA1_FIFO_THRESHOLD 76
  267. /* location: {SR18,0,5},{SR18,7,7} */
  268. #define P4M890_IGA1_FIFO_HIGH_THRESHOLD 64
  269. /* location: {SR22,0,4}. (32/4) =8 */
  270. #define P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  271. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  272. #define P4M890_IGA2_FIFO_MAX_DEPTH 96
  273. /* location: {CR68,0,3},{CR95,4,6} */
  274. #define P4M890_IGA2_FIFO_THRESHOLD 76
  275. /* location: {CR92,0,3},{CR95,0,2} */
  276. #define P4M890_IGA2_FIFO_HIGH_THRESHOLD 64
  277. /* location: {CR94,0,6} */
  278. #define P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  279. /* VT3364 chipset*/
  280. /* location: {SR17,0,7} */
  281. #define P4M900_IGA1_FIFO_MAX_DEPTH 96
  282. /* location: {SR16,0,5},{SR16,7,7} */
  283. #define P4M900_IGA1_FIFO_THRESHOLD 76
  284. /* location: {SR18,0,5},{SR18,7,7} */
  285. #define P4M900_IGA1_FIFO_HIGH_THRESHOLD 76
  286. /* location: {SR22,0,4}. */
  287. #define P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  288. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  289. #define P4M900_IGA2_FIFO_MAX_DEPTH 96
  290. /* location: {CR68,0,3},{CR95,4,6} */
  291. #define P4M900_IGA2_FIFO_THRESHOLD 76
  292. /* location: {CR92,0,3},{CR95,0,2} */
  293. #define P4M900_IGA2_FIFO_HIGH_THRESHOLD 76
  294. /* location: {CR94,0,6} */
  295. #define P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  296. /* For VT3353, these values are suggested by HW */
  297. /* location: {SR17,0,7} */
  298. #define VX800_IGA1_FIFO_MAX_DEPTH 192
  299. /* location: {SR16,0,5},{SR16,7,7} */
  300. #define VX800_IGA1_FIFO_THRESHOLD 152
  301. /* location: {SR18,0,5},{SR18,7,7} */
  302. #define VX800_IGA1_FIFO_HIGH_THRESHOLD 152
  303. /* location: {SR22,0,4} */
  304. #define VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 64
  305. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  306. #define VX800_IGA2_FIFO_MAX_DEPTH 96
  307. /* location: {CR68,0,3},{CR95,4,6} */
  308. #define VX800_IGA2_FIFO_THRESHOLD 64
  309. /* location: {CR92,0,3},{CR95,0,2} */
  310. #define VX800_IGA2_FIFO_HIGH_THRESHOLD 32
  311. /* location: {CR94,0,6} */
  312. #define VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  313. /* For VT3409 */
  314. #define VX855_IGA1_FIFO_MAX_DEPTH 400
  315. #define VX855_IGA1_FIFO_THRESHOLD 320
  316. #define VX855_IGA1_FIFO_HIGH_THRESHOLD 320
  317. #define VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 160
  318. #define VX855_IGA2_FIFO_MAX_DEPTH 200
  319. #define VX855_IGA2_FIFO_THRESHOLD 160
  320. #define VX855_IGA2_FIFO_HIGH_THRESHOLD 160
  321. #define VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 320
  322. #define IGA1_FIFO_DEPTH_SELECT_REG_NUM 1
  323. #define IGA1_FIFO_THRESHOLD_REG_NUM 2
  324. #define IGA1_FIFO_HIGH_THRESHOLD_REG_NUM 2
  325. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  326. #define IGA2_FIFO_DEPTH_SELECT_REG_NUM 3
  327. #define IGA2_FIFO_THRESHOLD_REG_NUM 2
  328. #define IGA2_FIFO_HIGH_THRESHOLD_REG_NUM 2
  329. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  330. #define IGA1_FIFO_DEPTH_SELECT_FORMULA(x) ((x/2)-1)
  331. #define IGA1_FIFO_THRESHOLD_FORMULA(x) (x/4)
  332. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  333. #define IGA1_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  334. #define IGA2_FIFO_DEPTH_SELECT_FORMULA(x) (((x/2)/4)-1)
  335. #define IGA2_FIFO_THRESHOLD_FORMULA(x) (x/4)
  336. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  337. #define IGA2_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  338. /************************************************************************/
  339. /* LCD Timing */
  340. /************************************************************************/
  341. /* 500 ms = 500000 us */
  342. #define LCD_POWER_SEQ_TD0 500000
  343. /* 50 ms = 50000 us */
  344. #define LCD_POWER_SEQ_TD1 50000
  345. /* 0 us */
  346. #define LCD_POWER_SEQ_TD2 0
  347. /* 210 ms = 210000 us */
  348. #define LCD_POWER_SEQ_TD3 210000
  349. /* 2^10 * (1/14.31818M) = 71.475 us (K400.revA) */
  350. #define CLE266_POWER_SEQ_UNIT 71
  351. /* 2^11 * (1/14.31818M) = 142.95 us (K400.revB) */
  352. #define K800_POWER_SEQ_UNIT 142
  353. /* 2^13 * (1/14.31818M) = 572.1 us */
  354. #define P880_POWER_SEQ_UNIT 572
  355. #define CLE266_POWER_SEQ_FORMULA(x) ((x)/CLE266_POWER_SEQ_UNIT)
  356. #define K800_POWER_SEQ_FORMULA(x) ((x)/K800_POWER_SEQ_UNIT)
  357. #define P880_POWER_SEQ_FORMULA(x) ((x)/P880_POWER_SEQ_UNIT)
  358. /* location: {CR8B,0,7},{CR8F,0,3} */
  359. #define LCD_POWER_SEQ_TD0_REG_NUM 2
  360. /* location: {CR8C,0,7},{CR8F,4,7} */
  361. #define LCD_POWER_SEQ_TD1_REG_NUM 2
  362. /* location: {CR8D,0,7},{CR90,0,3} */
  363. #define LCD_POWER_SEQ_TD2_REG_NUM 2
  364. /* location: {CR8E,0,7},{CR90,4,7} */
  365. #define LCD_POWER_SEQ_TD3_REG_NUM 2
  366. /* LCD Scaling factor*/
  367. /* x: indicate setting horizontal size*/
  368. /* y: indicate panel horizontal size*/
  369. /* Horizontal scaling factor 10 bits (2^10) */
  370. #define CLE266_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  371. /* Vertical scaling factor 10 bits (2^10) */
  372. #define CLE266_LCD_VER_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  373. /* Horizontal scaling factor 10 bits (2^12) */
  374. #define K800_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*4096)/(y-1))
  375. /* Vertical scaling factor 10 bits (2^11) */
  376. #define K800_LCD_VER_SCF_FORMULA(x, y) (((x-1)*2048)/(y-1))
  377. /* location: {CR9F,0,1},{CR77,0,7},{CR79,4,5} */
  378. #define LCD_HOR_SCALING_FACTOR_REG_NUM 3
  379. /* location: {CR79,3,3},{CR78,0,7},{CR79,6,7} */
  380. #define LCD_VER_SCALING_FACTOR_REG_NUM 3
  381. /* location: {CR77,0,7},{CR79,4,5} */
  382. #define LCD_HOR_SCALING_FACTOR_REG_NUM_CLE 2
  383. /* location: {CR78,0,7},{CR79,6,7} */
  384. #define LCD_VER_SCALING_FACTOR_REG_NUM_CLE 2
  385. /************************************************
  386. ***** Define IGA1 Display Timing *****
  387. ************************************************/
  388. struct io_register {
  389. u8 io_addr;
  390. u8 start_bit;
  391. u8 end_bit;
  392. };
  393. /* IGA1 Horizontal Total */
  394. struct iga1_hor_total {
  395. int reg_num;
  396. struct io_register reg[IGA1_HOR_TOTAL_REG_NUM];
  397. };
  398. /* IGA1 Horizontal Addressable Video */
  399. struct iga1_hor_addr {
  400. int reg_num;
  401. struct io_register reg[IGA1_HOR_ADDR_REG_NUM];
  402. };
  403. /* IGA1 Horizontal Blank Start */
  404. struct iga1_hor_blank_start {
  405. int reg_num;
  406. struct io_register reg[IGA1_HOR_BLANK_START_REG_NUM];
  407. };
  408. /* IGA1 Horizontal Blank End */
  409. struct iga1_hor_blank_end {
  410. int reg_num;
  411. struct io_register reg[IGA1_HOR_BLANK_END_REG_NUM];
  412. };
  413. /* IGA1 Horizontal Sync Start */
  414. struct iga1_hor_sync_start {
  415. int reg_num;
  416. struct io_register reg[IGA1_HOR_SYNC_START_REG_NUM];
  417. };
  418. /* IGA1 Horizontal Sync End */
  419. struct iga1_hor_sync_end {
  420. int reg_num;
  421. struct io_register reg[IGA1_HOR_SYNC_END_REG_NUM];
  422. };
  423. /* IGA1 Vertical Total */
  424. struct iga1_ver_total {
  425. int reg_num;
  426. struct io_register reg[IGA1_VER_TOTAL_REG_NUM];
  427. };
  428. /* IGA1 Vertical Addressable Video */
  429. struct iga1_ver_addr {
  430. int reg_num;
  431. struct io_register reg[IGA1_VER_ADDR_REG_NUM];
  432. };
  433. /* IGA1 Vertical Blank Start */
  434. struct iga1_ver_blank_start {
  435. int reg_num;
  436. struct io_register reg[IGA1_VER_BLANK_START_REG_NUM];
  437. };
  438. /* IGA1 Vertical Blank End */
  439. struct iga1_ver_blank_end {
  440. int reg_num;
  441. struct io_register reg[IGA1_VER_BLANK_END_REG_NUM];
  442. };
  443. /* IGA1 Vertical Sync Start */
  444. struct iga1_ver_sync_start {
  445. int reg_num;
  446. struct io_register reg[IGA1_VER_SYNC_START_REG_NUM];
  447. };
  448. /* IGA1 Vertical Sync End */
  449. struct iga1_ver_sync_end {
  450. int reg_num;
  451. struct io_register reg[IGA1_VER_SYNC_END_REG_NUM];
  452. };
  453. /*****************************************************
  454. ** Define IGA2 Shadow Display Timing ****
  455. *****************************************************/
  456. /* IGA2 Shadow Horizontal Total */
  457. struct iga2_shadow_hor_total {
  458. int reg_num;
  459. struct io_register reg[IGA2_SHADOW_HOR_TOTAL_REG_NUM];
  460. };
  461. /* IGA2 Shadow Horizontal Blank End */
  462. struct iga2_shadow_hor_blank_end {
  463. int reg_num;
  464. struct io_register reg[IGA2_SHADOW_HOR_BLANK_END_REG_NUM];
  465. };
  466. /* IGA2 Shadow Vertical Total */
  467. struct iga2_shadow_ver_total {
  468. int reg_num;
  469. struct io_register reg[IGA2_SHADOW_VER_TOTAL_REG_NUM];
  470. };
  471. /* IGA2 Shadow Vertical Addressable Video */
  472. struct iga2_shadow_ver_addr {
  473. int reg_num;
  474. struct io_register reg[IGA2_SHADOW_VER_ADDR_REG_NUM];
  475. };
  476. /* IGA2 Shadow Vertical Blank Start */
  477. struct iga2_shadow_ver_blank_start {
  478. int reg_num;
  479. struct io_register reg[IGA2_SHADOW_VER_BLANK_START_REG_NUM];
  480. };
  481. /* IGA2 Shadow Vertical Blank End */
  482. struct iga2_shadow_ver_blank_end {
  483. int reg_num;
  484. struct io_register reg[IGA2_SHADOW_VER_BLANK_END_REG_NUM];
  485. };
  486. /* IGA2 Shadow Vertical Sync Start */
  487. struct iga2_shadow_ver_sync_start {
  488. int reg_num;
  489. struct io_register reg[IGA2_SHADOW_VER_SYNC_START_REG_NUM];
  490. };
  491. /* IGA2 Shadow Vertical Sync End */
  492. struct iga2_shadow_ver_sync_end {
  493. int reg_num;
  494. struct io_register reg[IGA2_SHADOW_VER_SYNC_END_REG_NUM];
  495. };
  496. /*****************************************************
  497. ** Define IGA2 Display Timing ****
  498. ******************************************************/
  499. /* IGA2 Horizontal Total */
  500. struct iga2_hor_total {
  501. int reg_num;
  502. struct io_register reg[IGA2_HOR_TOTAL_REG_NUM];
  503. };
  504. /* IGA2 Horizontal Addressable Video */
  505. struct iga2_hor_addr {
  506. int reg_num;
  507. struct io_register reg[IGA2_HOR_ADDR_REG_NUM];
  508. };
  509. /* IGA2 Horizontal Blank Start */
  510. struct iga2_hor_blank_start {
  511. int reg_num;
  512. struct io_register reg[IGA2_HOR_BLANK_START_REG_NUM];
  513. };
  514. /* IGA2 Horizontal Blank End */
  515. struct iga2_hor_blank_end {
  516. int reg_num;
  517. struct io_register reg[IGA2_HOR_BLANK_END_REG_NUM];
  518. };
  519. /* IGA2 Horizontal Sync Start */
  520. struct iga2_hor_sync_start {
  521. int reg_num;
  522. struct io_register reg[IGA2_HOR_SYNC_START_REG_NUM];
  523. };
  524. /* IGA2 Horizontal Sync End */
  525. struct iga2_hor_sync_end {
  526. int reg_num;
  527. struct io_register reg[IGA2_HOR_SYNC_END_REG_NUM];
  528. };
  529. /* IGA2 Vertical Total */
  530. struct iga2_ver_total {
  531. int reg_num;
  532. struct io_register reg[IGA2_VER_TOTAL_REG_NUM];
  533. };
  534. /* IGA2 Vertical Addressable Video */
  535. struct iga2_ver_addr {
  536. int reg_num;
  537. struct io_register reg[IGA2_VER_ADDR_REG_NUM];
  538. };
  539. /* IGA2 Vertical Blank Start */
  540. struct iga2_ver_blank_start {
  541. int reg_num;
  542. struct io_register reg[IGA2_VER_BLANK_START_REG_NUM];
  543. };
  544. /* IGA2 Vertical Blank End */
  545. struct iga2_ver_blank_end {
  546. int reg_num;
  547. struct io_register reg[IGA2_VER_BLANK_END_REG_NUM];
  548. };
  549. /* IGA2 Vertical Sync Start */
  550. struct iga2_ver_sync_start {
  551. int reg_num;
  552. struct io_register reg[IGA2_VER_SYNC_START_REG_NUM];
  553. };
  554. /* IGA2 Vertical Sync End */
  555. struct iga2_ver_sync_end {
  556. int reg_num;
  557. struct io_register reg[IGA2_VER_SYNC_END_REG_NUM];
  558. };
  559. /* IGA1 Fetch Count Register */
  560. struct iga1_fetch_count {
  561. int reg_num;
  562. struct io_register reg[IGA1_FETCH_COUNT_REG_NUM];
  563. };
  564. /* IGA2 Fetch Count Register */
  565. struct iga2_fetch_count {
  566. int reg_num;
  567. struct io_register reg[IGA2_FETCH_COUNT_REG_NUM];
  568. };
  569. struct fetch_count {
  570. struct iga1_fetch_count iga1_fetch_count_reg;
  571. struct iga2_fetch_count iga2_fetch_count_reg;
  572. };
  573. /* Starting Address Register */
  574. struct iga1_starting_addr {
  575. int reg_num;
  576. struct io_register reg[IGA1_STARTING_ADDR_REG_NUM];
  577. };
  578. struct iga2_starting_addr {
  579. int reg_num;
  580. struct io_register reg[IGA2_STARTING_ADDR_REG_NUM];
  581. };
  582. struct starting_addr {
  583. struct iga1_starting_addr iga1_starting_addr_reg;
  584. struct iga2_starting_addr iga2_starting_addr_reg;
  585. };
  586. /* LCD Power Sequence Timer */
  587. struct lcd_pwd_seq_td0 {
  588. int reg_num;
  589. struct io_register reg[LCD_POWER_SEQ_TD0_REG_NUM];
  590. };
  591. struct lcd_pwd_seq_td1 {
  592. int reg_num;
  593. struct io_register reg[LCD_POWER_SEQ_TD1_REG_NUM];
  594. };
  595. struct lcd_pwd_seq_td2 {
  596. int reg_num;
  597. struct io_register reg[LCD_POWER_SEQ_TD2_REG_NUM];
  598. };
  599. struct lcd_pwd_seq_td3 {
  600. int reg_num;
  601. struct io_register reg[LCD_POWER_SEQ_TD3_REG_NUM];
  602. };
  603. struct _lcd_pwd_seq_timer {
  604. struct lcd_pwd_seq_td0 td0;
  605. struct lcd_pwd_seq_td1 td1;
  606. struct lcd_pwd_seq_td2 td2;
  607. struct lcd_pwd_seq_td3 td3;
  608. };
  609. /* LCD Scaling Factor */
  610. struct _lcd_hor_scaling_factor {
  611. int reg_num;
  612. struct io_register reg[LCD_HOR_SCALING_FACTOR_REG_NUM];
  613. };
  614. struct _lcd_ver_scaling_factor {
  615. int reg_num;
  616. struct io_register reg[LCD_VER_SCALING_FACTOR_REG_NUM];
  617. };
  618. struct _lcd_scaling_factor {
  619. struct _lcd_hor_scaling_factor lcd_hor_scaling_factor;
  620. struct _lcd_ver_scaling_factor lcd_ver_scaling_factor;
  621. };
  622. struct pll_config {
  623. u16 multiplier;
  624. u8 divisor;
  625. u8 rshift;
  626. };
  627. struct pll_map {
  628. u32 clk;
  629. struct pll_config cle266_pll;
  630. struct pll_config k800_pll;
  631. struct pll_config cx700_pll;
  632. struct pll_config vx855_pll;
  633. };
  634. struct rgbLUT {
  635. u8 red;
  636. u8 green;
  637. u8 blue;
  638. };
  639. struct lcd_pwd_seq_timer {
  640. u16 td0;
  641. u16 td1;
  642. u16 td2;
  643. u16 td3;
  644. };
  645. /* Display FIFO Relation Registers*/
  646. struct iga1_fifo_depth_select {
  647. int reg_num;
  648. struct io_register reg[IGA1_FIFO_DEPTH_SELECT_REG_NUM];
  649. };
  650. struct iga1_fifo_threshold_select {
  651. int reg_num;
  652. struct io_register reg[IGA1_FIFO_THRESHOLD_REG_NUM];
  653. };
  654. struct iga1_fifo_high_threshold_select {
  655. int reg_num;
  656. struct io_register reg[IGA1_FIFO_HIGH_THRESHOLD_REG_NUM];
  657. };
  658. struct iga1_display_queue_expire_num {
  659. int reg_num;
  660. struct io_register reg[IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  661. };
  662. struct iga2_fifo_depth_select {
  663. int reg_num;
  664. struct io_register reg[IGA2_FIFO_DEPTH_SELECT_REG_NUM];
  665. };
  666. struct iga2_fifo_threshold_select {
  667. int reg_num;
  668. struct io_register reg[IGA2_FIFO_THRESHOLD_REG_NUM];
  669. };
  670. struct iga2_fifo_high_threshold_select {
  671. int reg_num;
  672. struct io_register reg[IGA2_FIFO_HIGH_THRESHOLD_REG_NUM];
  673. };
  674. struct iga2_display_queue_expire_num {
  675. int reg_num;
  676. struct io_register reg[IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  677. };
  678. struct fifo_depth_select {
  679. struct iga1_fifo_depth_select iga1_fifo_depth_select_reg;
  680. struct iga2_fifo_depth_select iga2_fifo_depth_select_reg;
  681. };
  682. struct fifo_threshold_select {
  683. struct iga1_fifo_threshold_select iga1_fifo_threshold_select_reg;
  684. struct iga2_fifo_threshold_select iga2_fifo_threshold_select_reg;
  685. };
  686. struct fifo_high_threshold_select {
  687. struct iga1_fifo_high_threshold_select
  688. iga1_fifo_high_threshold_select_reg;
  689. struct iga2_fifo_high_threshold_select
  690. iga2_fifo_high_threshold_select_reg;
  691. };
  692. struct display_queue_expire_num {
  693. struct iga1_display_queue_expire_num
  694. iga1_display_queue_expire_num_reg;
  695. struct iga2_display_queue_expire_num
  696. iga2_display_queue_expire_num_reg;
  697. };
  698. struct iga1_crtc_timing {
  699. struct iga1_hor_total hor_total;
  700. struct iga1_hor_addr hor_addr;
  701. struct iga1_hor_blank_start hor_blank_start;
  702. struct iga1_hor_blank_end hor_blank_end;
  703. struct iga1_hor_sync_start hor_sync_start;
  704. struct iga1_hor_sync_end hor_sync_end;
  705. struct iga1_ver_total ver_total;
  706. struct iga1_ver_addr ver_addr;
  707. struct iga1_ver_blank_start ver_blank_start;
  708. struct iga1_ver_blank_end ver_blank_end;
  709. struct iga1_ver_sync_start ver_sync_start;
  710. struct iga1_ver_sync_end ver_sync_end;
  711. };
  712. struct iga2_shadow_crtc_timing {
  713. struct iga2_shadow_hor_total hor_total_shadow;
  714. struct iga2_shadow_hor_blank_end hor_blank_end_shadow;
  715. struct iga2_shadow_ver_total ver_total_shadow;
  716. struct iga2_shadow_ver_addr ver_addr_shadow;
  717. struct iga2_shadow_ver_blank_start ver_blank_start_shadow;
  718. struct iga2_shadow_ver_blank_end ver_blank_end_shadow;
  719. struct iga2_shadow_ver_sync_start ver_sync_start_shadow;
  720. struct iga2_shadow_ver_sync_end ver_sync_end_shadow;
  721. };
  722. struct iga2_crtc_timing {
  723. struct iga2_hor_total hor_total;
  724. struct iga2_hor_addr hor_addr;
  725. struct iga2_hor_blank_start hor_blank_start;
  726. struct iga2_hor_blank_end hor_blank_end;
  727. struct iga2_hor_sync_start hor_sync_start;
  728. struct iga2_hor_sync_end hor_sync_end;
  729. struct iga2_ver_total ver_total;
  730. struct iga2_ver_addr ver_addr;
  731. struct iga2_ver_blank_start ver_blank_start;
  732. struct iga2_ver_blank_end ver_blank_end;
  733. struct iga2_ver_sync_start ver_sync_start;
  734. struct iga2_ver_sync_end ver_sync_end;
  735. };
  736. /* device ID */
  737. #define CLE266_FUNCTION3 0x3123
  738. #define KM400_FUNCTION3 0x3205
  739. #define CN400_FUNCTION2 0x2259
  740. #define CN400_FUNCTION3 0x3259
  741. /* support VT3314 chipset */
  742. #define CN700_FUNCTION2 0x2314
  743. #define CN700_FUNCTION3 0x3208
  744. /* VT3324 chipset */
  745. #define CX700_FUNCTION2 0x2324
  746. #define CX700_FUNCTION3 0x3324
  747. /* VT3204 chipset*/
  748. #define KM800_FUNCTION3 0x3204
  749. /* VT3336 chipset*/
  750. #define KM890_FUNCTION3 0x3336
  751. /* VT3327 chipset*/
  752. #define P4M890_FUNCTION3 0x3327
  753. /* VT3293 chipset*/
  754. #define CN750_FUNCTION3 0x3208
  755. /* VT3364 chipset*/
  756. #define P4M900_FUNCTION3 0x3364
  757. /* VT3353 chipset*/
  758. #define VX800_FUNCTION3 0x3353
  759. /* VT3409 chipset*/
  760. #define VX855_FUNCTION3 0x3409
  761. #define NUM_TOTAL_PLL_TABLE ARRAY_SIZE(pll_value)
  762. struct IODATA {
  763. u8 Index;
  764. u8 Mask;
  765. u8 Data;
  766. };
  767. struct pci_device_id_info {
  768. u32 vendor;
  769. u32 device;
  770. u32 chip_index;
  771. };
  772. struct via_device_mapping {
  773. u32 device;
  774. const char *name;
  775. };
  776. extern unsigned int viafb_second_virtual_xres;
  777. extern int viafb_SAMM_ON;
  778. extern int viafb_dual_fb;
  779. extern int viafb_LCD2_ON;
  780. extern int viafb_LCD_ON;
  781. extern int viafb_DVI_ON;
  782. extern int viafb_hotplug;
  783. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  784. struct VideoModeTable *video_mode, int bpp_byte, int set_iga);
  785. void viafb_set_vclock(u32 CLK, int set_iga);
  786. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  787. struct io_register *reg,
  788. int io_type);
  789. void via_set_source(u32 devices, u8 iga);
  790. void via_set_state(u32 devices, u8 state);
  791. void via_set_sync_polarity(u32 devices, u8 polarity);
  792. u32 via_parse_odev(char *input, char **end);
  793. void via_odev_to_seq(struct seq_file *m, u32 odev);
  794. void init_ad9389(void);
  795. /* Access I/O Function */
  796. void viafb_lock_crt(void);
  797. void viafb_unlock_crt(void);
  798. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga);
  799. void viafb_write_regx(struct io_reg RegTable[], int ItemNum);
  800. u32 viafb_get_clk_value(int clk);
  801. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active);
  802. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  803. *p_gfx_dpa_setting);
  804. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  805. struct VideoModeTable *vmode_tbl1, int video_bpp1);
  806. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  807. struct VideoModeTable *vmode_tbl);
  808. void __devinit viafb_init_chip_info(int chip_type);
  809. void __devinit viafb_init_dac(int set_iga);
  810. int viafb_get_pixclock(int hres, int vres, int vmode_refresh);
  811. int viafb_get_refresh(int hres, int vres, u32 float_refresh);
  812. void viafb_update_device_setting(int hres, int vres, int bpp,
  813. int vmode_refresh, int flag);
  814. void viafb_set_iga_path(void);
  815. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue);
  816. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue);
  817. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len);
  818. #endif /* __HW_H__ */