sdrc.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. #ifndef ____ASM_ARCH_SDRC_H
  2. #define ____ASM_ARCH_SDRC_H
  3. /*
  4. * OMAP2/3 SDRC/SMS register definitions
  5. *
  6. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Tony Lindgren
  10. * Paul Walmsley
  11. * Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <mach/io.h>
  18. /* SDRC register offsets - read/write with sdrc_{read,write}_reg() */
  19. #define SDRC_SYSCONFIG 0x010
  20. #define SDRC_DLLA_CTRL 0x060
  21. #define SDRC_DLLA_STATUS 0x064
  22. #define SDRC_DLLB_CTRL 0x068
  23. #define SDRC_DLLB_STATUS 0x06C
  24. #define SDRC_POWER 0x070
  25. #define SDRC_MR_0 0x084
  26. #define SDRC_ACTIM_CTRL_A_0 0x09c
  27. #define SDRC_ACTIM_CTRL_B_0 0x0a0
  28. #define SDRC_RFR_CTRL_0 0x0a4
  29. #define SDRC_MR_1 0x0B4
  30. #define SDRC_ACTIM_CTRL_A_1 0x0C4
  31. #define SDRC_ACTIM_CTRL_B_1 0x0C8
  32. #define SDRC_RFR_CTRL_1 0x0D4
  33. /*
  34. * These values represent the number of memory clock cycles between
  35. * autorefresh initiation. They assume 1 refresh per 64 ms (JEDEC), 8192
  36. * rows per device, and include a subtraction of a 50 cycle window in the
  37. * event that the autorefresh command is delayed due to other SDRC activity.
  38. * The '| 1' sets the ARE field to send one autorefresh when the autorefresh
  39. * counter reaches 0.
  40. *
  41. * These represent optimal values for common parts, it won't work for all.
  42. * As long as you scale down, most parameters are still work, they just
  43. * become sub-optimal. The RFR value goes in the opposite direction. If you
  44. * don't adjust it down as your clock period increases the refresh interval
  45. * will not be met. Setting all parameters for complete worst case may work,
  46. * but may cut memory performance by 2x. Due to errata the DLLs need to be
  47. * unlocked and their value needs run time calibration. A dynamic call is
  48. * need for that as no single right value exists acorss production samples.
  49. *
  50. * Only the FULL speed values are given. Current code is such that rate
  51. * changes must be made at DPLLoutx2. The actual value adjustment for low
  52. * frequency operation will be handled by omap_set_performance()
  53. *
  54. * By having the boot loader boot up in the fastest L4 speed available likely
  55. * will result in something which you can switch between.
  56. */
  57. #define SDRC_RFR_CTRL_165MHz (0x00044c00 | 1)
  58. #define SDRC_RFR_CTRL_133MHz (0x0003de00 | 1)
  59. #define SDRC_RFR_CTRL_100MHz (0x0002da01 | 1)
  60. #define SDRC_RFR_CTRL_110MHz (0x0002da01 | 1) /* Need to calc */
  61. #define SDRC_RFR_CTRL_BYPASS (0x00005000 | 1) /* Need to calc */
  62. /*
  63. * SMS register access
  64. */
  65. #define OMAP242X_SMS_REGADDR(reg) \
  66. (void __iomem *)IO_ADDRESS(OMAP2420_SMS_BASE + reg)
  67. #define OMAP243X_SMS_REGADDR(reg) \
  68. (void __iomem *)IO_ADDRESS(OMAP243X_SMS_BASE + reg)
  69. #define OMAP343X_SMS_REGADDR(reg) \
  70. (void __iomem *)IO_ADDRESS(OMAP343X_SMS_BASE + reg)
  71. /* SMS register offsets - read/write with sms_{read,write}_reg() */
  72. #define SMS_SYSCONFIG 0x010
  73. /* REVISIT: fill in other SMS registers here */
  74. #ifndef __ASSEMBLER__
  75. /**
  76. * struct omap_sdrc_params - SDRC parameters for a given SDRC clock rate
  77. * @rate: SDRC clock rate (in Hz)
  78. * @actim_ctrla: Value to program to SDRC_ACTIM_CTRLA for this rate
  79. * @actim_ctrlb: Value to program to SDRC_ACTIM_CTRLB for this rate
  80. * @rfr_ctrl: Value to program to SDRC_RFR_CTRL for this rate
  81. * @mr: Value to program to SDRC_MR for this rate
  82. *
  83. * This structure holds a pre-computed set of register values for the
  84. * SDRC for a given SDRC clock rate and SDRAM chip. These are
  85. * intended to be pre-computed and specified in an array in the board-*.c
  86. * files. The structure is keyed off the 'rate' field.
  87. */
  88. struct omap_sdrc_params {
  89. unsigned long rate;
  90. u32 actim_ctrla;
  91. u32 actim_ctrlb;
  92. u32 rfr_ctrl;
  93. u32 mr;
  94. };
  95. void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  96. struct omap_sdrc_params *sdrc_cs1);
  97. int omap2_sdrc_get_params(unsigned long r,
  98. struct omap_sdrc_params **sdrc_cs0,
  99. struct omap_sdrc_params **sdrc_cs1);
  100. #ifdef CONFIG_ARCH_OMAP2
  101. struct memory_timings {
  102. u32 m_type; /* ddr = 1, sdr = 0 */
  103. u32 dll_mode; /* use lock mode = 1, unlock mode = 0 */
  104. u32 slow_dll_ctrl; /* unlock mode, dll value for slow speed */
  105. u32 fast_dll_ctrl; /* unlock mode, dll value for fast speed */
  106. u32 base_cs; /* base chip select to use for calculations */
  107. };
  108. extern void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode);
  109. u32 omap2xxx_sdrc_dll_is_unlocked(void);
  110. u32 omap2xxx_sdrc_reprogram(u32 level, u32 force);
  111. #endif /* CONFIG_ARCH_OMAP2 */
  112. #endif /* __ASSEMBLER__ */
  113. #endif