dma-jz4740.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * Copyright (C) 2013, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 DMAC support
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/dmaengine.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/err.h>
  18. #include <linux/init.h>
  19. #include <linux/list.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/slab.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/irq.h>
  25. #include <linux/clk.h>
  26. #include <asm/mach-jz4740/dma.h>
  27. #include "virt-dma.h"
  28. #define JZ_DMA_NR_CHANS 6
  29. #define JZ_REG_DMA_SRC_ADDR(x) (0x00 + (x) * 0x20)
  30. #define JZ_REG_DMA_DST_ADDR(x) (0x04 + (x) * 0x20)
  31. #define JZ_REG_DMA_TRANSFER_COUNT(x) (0x08 + (x) * 0x20)
  32. #define JZ_REG_DMA_REQ_TYPE(x) (0x0C + (x) * 0x20)
  33. #define JZ_REG_DMA_STATUS_CTRL(x) (0x10 + (x) * 0x20)
  34. #define JZ_REG_DMA_CMD(x) (0x14 + (x) * 0x20)
  35. #define JZ_REG_DMA_DESC_ADDR(x) (0x18 + (x) * 0x20)
  36. #define JZ_REG_DMA_CTRL 0x300
  37. #define JZ_REG_DMA_IRQ 0x304
  38. #define JZ_REG_DMA_DOORBELL 0x308
  39. #define JZ_REG_DMA_DOORBELL_SET 0x30C
  40. #define JZ_DMA_STATUS_CTRL_NO_DESC BIT(31)
  41. #define JZ_DMA_STATUS_CTRL_DESC_INV BIT(6)
  42. #define JZ_DMA_STATUS_CTRL_ADDR_ERR BIT(4)
  43. #define JZ_DMA_STATUS_CTRL_TRANSFER_DONE BIT(3)
  44. #define JZ_DMA_STATUS_CTRL_HALT BIT(2)
  45. #define JZ_DMA_STATUS_CTRL_COUNT_TERMINATE BIT(1)
  46. #define JZ_DMA_STATUS_CTRL_ENABLE BIT(0)
  47. #define JZ_DMA_CMD_SRC_INC BIT(23)
  48. #define JZ_DMA_CMD_DST_INC BIT(22)
  49. #define JZ_DMA_CMD_RDIL_MASK (0xf << 16)
  50. #define JZ_DMA_CMD_SRC_WIDTH_MASK (0x3 << 14)
  51. #define JZ_DMA_CMD_DST_WIDTH_MASK (0x3 << 12)
  52. #define JZ_DMA_CMD_INTERVAL_LENGTH_MASK (0x7 << 8)
  53. #define JZ_DMA_CMD_BLOCK_MODE BIT(7)
  54. #define JZ_DMA_CMD_DESC_VALID BIT(4)
  55. #define JZ_DMA_CMD_DESC_VALID_MODE BIT(3)
  56. #define JZ_DMA_CMD_VALID_IRQ_ENABLE BIT(2)
  57. #define JZ_DMA_CMD_TRANSFER_IRQ_ENABLE BIT(1)
  58. #define JZ_DMA_CMD_LINK_ENABLE BIT(0)
  59. #define JZ_DMA_CMD_FLAGS_OFFSET 22
  60. #define JZ_DMA_CMD_RDIL_OFFSET 16
  61. #define JZ_DMA_CMD_SRC_WIDTH_OFFSET 14
  62. #define JZ_DMA_CMD_DST_WIDTH_OFFSET 12
  63. #define JZ_DMA_CMD_TRANSFER_SIZE_OFFSET 8
  64. #define JZ_DMA_CMD_MODE_OFFSET 7
  65. #define JZ_DMA_CTRL_PRIORITY_MASK (0x3 << 8)
  66. #define JZ_DMA_CTRL_HALT BIT(3)
  67. #define JZ_DMA_CTRL_ADDRESS_ERROR BIT(2)
  68. #define JZ_DMA_CTRL_ENABLE BIT(0)
  69. enum jz4740_dma_width {
  70. JZ4740_DMA_WIDTH_32BIT = 0,
  71. JZ4740_DMA_WIDTH_8BIT = 1,
  72. JZ4740_DMA_WIDTH_16BIT = 2,
  73. };
  74. enum jz4740_dma_transfer_size {
  75. JZ4740_DMA_TRANSFER_SIZE_4BYTE = 0,
  76. JZ4740_DMA_TRANSFER_SIZE_1BYTE = 1,
  77. JZ4740_DMA_TRANSFER_SIZE_2BYTE = 2,
  78. JZ4740_DMA_TRANSFER_SIZE_16BYTE = 3,
  79. JZ4740_DMA_TRANSFER_SIZE_32BYTE = 4,
  80. };
  81. enum jz4740_dma_flags {
  82. JZ4740_DMA_SRC_AUTOINC = 0x2,
  83. JZ4740_DMA_DST_AUTOINC = 0x1,
  84. };
  85. enum jz4740_dma_mode {
  86. JZ4740_DMA_MODE_SINGLE = 0,
  87. JZ4740_DMA_MODE_BLOCK = 1,
  88. };
  89. struct jz4740_dma_sg {
  90. dma_addr_t addr;
  91. unsigned int len;
  92. };
  93. struct jz4740_dma_desc {
  94. struct virt_dma_desc vdesc;
  95. enum dma_transfer_direction direction;
  96. bool cyclic;
  97. unsigned int num_sgs;
  98. struct jz4740_dma_sg sg[];
  99. };
  100. struct jz4740_dmaengine_chan {
  101. struct virt_dma_chan vchan;
  102. unsigned int id;
  103. dma_addr_t fifo_addr;
  104. unsigned int transfer_shift;
  105. struct jz4740_dma_desc *desc;
  106. unsigned int next_sg;
  107. };
  108. struct jz4740_dma_dev {
  109. struct dma_device ddev;
  110. void __iomem *base;
  111. struct clk *clk;
  112. struct jz4740_dmaengine_chan chan[JZ_DMA_NR_CHANS];
  113. };
  114. static struct jz4740_dma_dev *jz4740_dma_chan_get_dev(
  115. struct jz4740_dmaengine_chan *chan)
  116. {
  117. return container_of(chan->vchan.chan.device, struct jz4740_dma_dev,
  118. ddev);
  119. }
  120. static struct jz4740_dmaengine_chan *to_jz4740_dma_chan(struct dma_chan *c)
  121. {
  122. return container_of(c, struct jz4740_dmaengine_chan, vchan.chan);
  123. }
  124. static struct jz4740_dma_desc *to_jz4740_dma_desc(struct virt_dma_desc *vdesc)
  125. {
  126. return container_of(vdesc, struct jz4740_dma_desc, vdesc);
  127. }
  128. static inline uint32_t jz4740_dma_read(struct jz4740_dma_dev *dmadev,
  129. unsigned int reg)
  130. {
  131. return readl(dmadev->base + reg);
  132. }
  133. static inline void jz4740_dma_write(struct jz4740_dma_dev *dmadev,
  134. unsigned reg, uint32_t val)
  135. {
  136. writel(val, dmadev->base + reg);
  137. }
  138. static inline void jz4740_dma_write_mask(struct jz4740_dma_dev *dmadev,
  139. unsigned int reg, uint32_t val, uint32_t mask)
  140. {
  141. uint32_t tmp;
  142. tmp = jz4740_dma_read(dmadev, reg);
  143. tmp &= ~mask;
  144. tmp |= val;
  145. jz4740_dma_write(dmadev, reg, tmp);
  146. }
  147. static struct jz4740_dma_desc *jz4740_dma_alloc_desc(unsigned int num_sgs)
  148. {
  149. return kzalloc(sizeof(struct jz4740_dma_desc) +
  150. sizeof(struct jz4740_dma_sg) * num_sgs, GFP_ATOMIC);
  151. }
  152. static enum jz4740_dma_width jz4740_dma_width(enum dma_slave_buswidth width)
  153. {
  154. switch (width) {
  155. case DMA_SLAVE_BUSWIDTH_1_BYTE:
  156. return JZ4740_DMA_WIDTH_8BIT;
  157. case DMA_SLAVE_BUSWIDTH_2_BYTES:
  158. return JZ4740_DMA_WIDTH_16BIT;
  159. case DMA_SLAVE_BUSWIDTH_4_BYTES:
  160. return JZ4740_DMA_WIDTH_32BIT;
  161. default:
  162. return JZ4740_DMA_WIDTH_32BIT;
  163. }
  164. }
  165. static enum jz4740_dma_transfer_size jz4740_dma_maxburst(u32 maxburst)
  166. {
  167. if (maxburst <= 1)
  168. return JZ4740_DMA_TRANSFER_SIZE_1BYTE;
  169. else if (maxburst <= 3)
  170. return JZ4740_DMA_TRANSFER_SIZE_2BYTE;
  171. else if (maxburst <= 15)
  172. return JZ4740_DMA_TRANSFER_SIZE_4BYTE;
  173. else if (maxburst <= 31)
  174. return JZ4740_DMA_TRANSFER_SIZE_16BYTE;
  175. return JZ4740_DMA_TRANSFER_SIZE_32BYTE;
  176. }
  177. static int jz4740_dma_slave_config(struct dma_chan *c,
  178. const struct dma_slave_config *config)
  179. {
  180. struct jz4740_dmaengine_chan *chan = to_jz4740_dma_chan(c);
  181. struct jz4740_dma_dev *dmadev = jz4740_dma_chan_get_dev(chan);
  182. enum jz4740_dma_width src_width;
  183. enum jz4740_dma_width dst_width;
  184. enum jz4740_dma_transfer_size transfer_size;
  185. enum jz4740_dma_flags flags;
  186. uint32_t cmd;
  187. switch (config->direction) {
  188. case DMA_MEM_TO_DEV:
  189. flags = JZ4740_DMA_SRC_AUTOINC;
  190. transfer_size = jz4740_dma_maxburst(config->dst_maxburst);
  191. chan->fifo_addr = config->dst_addr;
  192. break;
  193. case DMA_DEV_TO_MEM:
  194. flags = JZ4740_DMA_DST_AUTOINC;
  195. transfer_size = jz4740_dma_maxburst(config->src_maxburst);
  196. chan->fifo_addr = config->src_addr;
  197. break;
  198. default:
  199. return -EINVAL;
  200. }
  201. src_width = jz4740_dma_width(config->src_addr_width);
  202. dst_width = jz4740_dma_width(config->dst_addr_width);
  203. switch (transfer_size) {
  204. case JZ4740_DMA_TRANSFER_SIZE_2BYTE:
  205. chan->transfer_shift = 1;
  206. break;
  207. case JZ4740_DMA_TRANSFER_SIZE_4BYTE:
  208. chan->transfer_shift = 2;
  209. break;
  210. case JZ4740_DMA_TRANSFER_SIZE_16BYTE:
  211. chan->transfer_shift = 4;
  212. break;
  213. case JZ4740_DMA_TRANSFER_SIZE_32BYTE:
  214. chan->transfer_shift = 5;
  215. break;
  216. default:
  217. chan->transfer_shift = 0;
  218. break;
  219. }
  220. cmd = flags << JZ_DMA_CMD_FLAGS_OFFSET;
  221. cmd |= src_width << JZ_DMA_CMD_SRC_WIDTH_OFFSET;
  222. cmd |= dst_width << JZ_DMA_CMD_DST_WIDTH_OFFSET;
  223. cmd |= transfer_size << JZ_DMA_CMD_TRANSFER_SIZE_OFFSET;
  224. cmd |= JZ4740_DMA_MODE_SINGLE << JZ_DMA_CMD_MODE_OFFSET;
  225. cmd |= JZ_DMA_CMD_TRANSFER_IRQ_ENABLE;
  226. jz4740_dma_write(dmadev, JZ_REG_DMA_CMD(chan->id), cmd);
  227. jz4740_dma_write(dmadev, JZ_REG_DMA_STATUS_CTRL(chan->id), 0);
  228. jz4740_dma_write(dmadev, JZ_REG_DMA_REQ_TYPE(chan->id),
  229. config->slave_id);
  230. return 0;
  231. }
  232. static int jz4740_dma_terminate_all(struct dma_chan *c)
  233. {
  234. struct jz4740_dmaengine_chan *chan = to_jz4740_dma_chan(c);
  235. struct jz4740_dma_dev *dmadev = jz4740_dma_chan_get_dev(chan);
  236. unsigned long flags;
  237. LIST_HEAD(head);
  238. spin_lock_irqsave(&chan->vchan.lock, flags);
  239. jz4740_dma_write_mask(dmadev, JZ_REG_DMA_STATUS_CTRL(chan->id), 0,
  240. JZ_DMA_STATUS_CTRL_ENABLE);
  241. chan->desc = NULL;
  242. vchan_get_all_descriptors(&chan->vchan, &head);
  243. spin_unlock_irqrestore(&chan->vchan.lock, flags);
  244. vchan_dma_desc_free_list(&chan->vchan, &head);
  245. return 0;
  246. }
  247. static int jz4740_dma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  248. unsigned long arg)
  249. {
  250. struct dma_slave_config *config = (struct dma_slave_config *)arg;
  251. switch (cmd) {
  252. case DMA_SLAVE_CONFIG:
  253. return jz4740_dma_slave_config(chan, config);
  254. case DMA_TERMINATE_ALL:
  255. return jz4740_dma_terminate_all(chan);
  256. default:
  257. return -ENOSYS;
  258. }
  259. }
  260. static int jz4740_dma_start_transfer(struct jz4740_dmaengine_chan *chan)
  261. {
  262. struct jz4740_dma_dev *dmadev = jz4740_dma_chan_get_dev(chan);
  263. dma_addr_t src_addr, dst_addr;
  264. struct virt_dma_desc *vdesc;
  265. struct jz4740_dma_sg *sg;
  266. jz4740_dma_write_mask(dmadev, JZ_REG_DMA_STATUS_CTRL(chan->id), 0,
  267. JZ_DMA_STATUS_CTRL_ENABLE);
  268. if (!chan->desc) {
  269. vdesc = vchan_next_desc(&chan->vchan);
  270. if (!vdesc)
  271. return 0;
  272. chan->desc = to_jz4740_dma_desc(vdesc);
  273. chan->next_sg = 0;
  274. }
  275. if (chan->next_sg == chan->desc->num_sgs)
  276. chan->next_sg = 0;
  277. sg = &chan->desc->sg[chan->next_sg];
  278. if (chan->desc->direction == DMA_MEM_TO_DEV) {
  279. src_addr = sg->addr;
  280. dst_addr = chan->fifo_addr;
  281. } else {
  282. src_addr = chan->fifo_addr;
  283. dst_addr = sg->addr;
  284. }
  285. jz4740_dma_write(dmadev, JZ_REG_DMA_SRC_ADDR(chan->id), src_addr);
  286. jz4740_dma_write(dmadev, JZ_REG_DMA_DST_ADDR(chan->id), dst_addr);
  287. jz4740_dma_write(dmadev, JZ_REG_DMA_TRANSFER_COUNT(chan->id),
  288. sg->len >> chan->transfer_shift);
  289. chan->next_sg++;
  290. jz4740_dma_write_mask(dmadev, JZ_REG_DMA_STATUS_CTRL(chan->id),
  291. JZ_DMA_STATUS_CTRL_NO_DESC | JZ_DMA_STATUS_CTRL_ENABLE,
  292. JZ_DMA_STATUS_CTRL_HALT | JZ_DMA_STATUS_CTRL_NO_DESC |
  293. JZ_DMA_STATUS_CTRL_ENABLE);
  294. jz4740_dma_write_mask(dmadev, JZ_REG_DMA_CTRL,
  295. JZ_DMA_CTRL_ENABLE,
  296. JZ_DMA_CTRL_HALT | JZ_DMA_CTRL_ENABLE);
  297. return 0;
  298. }
  299. static void jz4740_dma_chan_irq(struct jz4740_dmaengine_chan *chan)
  300. {
  301. spin_lock(&chan->vchan.lock);
  302. if (chan->desc) {
  303. if (chan->desc && chan->desc->cyclic) {
  304. vchan_cyclic_callback(&chan->desc->vdesc);
  305. } else {
  306. if (chan->next_sg == chan->desc->num_sgs) {
  307. chan->desc = NULL;
  308. vchan_cookie_complete(&chan->desc->vdesc);
  309. }
  310. }
  311. }
  312. jz4740_dma_start_transfer(chan);
  313. spin_unlock(&chan->vchan.lock);
  314. }
  315. static irqreturn_t jz4740_dma_irq(int irq, void *devid)
  316. {
  317. struct jz4740_dma_dev *dmadev = devid;
  318. uint32_t irq_status;
  319. unsigned int i;
  320. irq_status = readl(dmadev->base + JZ_REG_DMA_IRQ);
  321. for (i = 0; i < 6; ++i) {
  322. if (irq_status & (1 << i)) {
  323. jz4740_dma_write_mask(dmadev,
  324. JZ_REG_DMA_STATUS_CTRL(i), 0,
  325. JZ_DMA_STATUS_CTRL_ENABLE |
  326. JZ_DMA_STATUS_CTRL_TRANSFER_DONE);
  327. jz4740_dma_chan_irq(&dmadev->chan[i]);
  328. }
  329. }
  330. return IRQ_HANDLED;
  331. }
  332. static void jz4740_dma_issue_pending(struct dma_chan *c)
  333. {
  334. struct jz4740_dmaengine_chan *chan = to_jz4740_dma_chan(c);
  335. unsigned long flags;
  336. spin_lock_irqsave(&chan->vchan.lock, flags);
  337. if (vchan_issue_pending(&chan->vchan) && !chan->desc)
  338. jz4740_dma_start_transfer(chan);
  339. spin_unlock_irqrestore(&chan->vchan.lock, flags);
  340. }
  341. static struct dma_async_tx_descriptor *jz4740_dma_prep_slave_sg(
  342. struct dma_chan *c, struct scatterlist *sgl,
  343. unsigned int sg_len, enum dma_transfer_direction direction,
  344. unsigned long flags, void *context)
  345. {
  346. struct jz4740_dmaengine_chan *chan = to_jz4740_dma_chan(c);
  347. struct jz4740_dma_desc *desc;
  348. struct scatterlist *sg;
  349. unsigned int i;
  350. desc = jz4740_dma_alloc_desc(sg_len);
  351. if (!desc)
  352. return NULL;
  353. for_each_sg(sgl, sg, sg_len, i) {
  354. desc->sg[i].addr = sg_dma_address(sg);
  355. desc->sg[i].len = sg_dma_len(sg);
  356. }
  357. desc->num_sgs = sg_len;
  358. desc->direction = direction;
  359. desc->cyclic = false;
  360. return vchan_tx_prep(&chan->vchan, &desc->vdesc, flags);
  361. }
  362. static struct dma_async_tx_descriptor *jz4740_dma_prep_dma_cyclic(
  363. struct dma_chan *c, dma_addr_t buf_addr, size_t buf_len,
  364. size_t period_len, enum dma_transfer_direction direction,
  365. unsigned long flags, void *context)
  366. {
  367. struct jz4740_dmaengine_chan *chan = to_jz4740_dma_chan(c);
  368. struct jz4740_dma_desc *desc;
  369. unsigned int num_periods, i;
  370. if (buf_len % period_len)
  371. return NULL;
  372. num_periods = buf_len / period_len;
  373. desc = jz4740_dma_alloc_desc(num_periods);
  374. if (!desc)
  375. return NULL;
  376. for (i = 0; i < num_periods; i++) {
  377. desc->sg[i].addr = buf_addr;
  378. desc->sg[i].len = period_len;
  379. buf_addr += period_len;
  380. }
  381. desc->num_sgs = num_periods;
  382. desc->direction = direction;
  383. desc->cyclic = true;
  384. return vchan_tx_prep(&chan->vchan, &desc->vdesc, flags);
  385. }
  386. static size_t jz4740_dma_desc_residue(struct jz4740_dmaengine_chan *chan,
  387. struct jz4740_dma_desc *desc, unsigned int next_sg)
  388. {
  389. struct jz4740_dma_dev *dmadev = jz4740_dma_chan_get_dev(chan);
  390. unsigned int residue, count;
  391. unsigned int i;
  392. residue = 0;
  393. for (i = next_sg; i < desc->num_sgs; i++)
  394. residue += desc->sg[i].len;
  395. if (next_sg != 0) {
  396. count = jz4740_dma_read(dmadev,
  397. JZ_REG_DMA_TRANSFER_COUNT(chan->id));
  398. residue += count << chan->transfer_shift;
  399. }
  400. return residue;
  401. }
  402. static enum dma_status jz4740_dma_tx_status(struct dma_chan *c,
  403. dma_cookie_t cookie, struct dma_tx_state *state)
  404. {
  405. struct jz4740_dmaengine_chan *chan = to_jz4740_dma_chan(c);
  406. struct virt_dma_desc *vdesc;
  407. enum dma_status status;
  408. unsigned long flags;
  409. status = dma_cookie_status(c, cookie, state);
  410. if (status == DMA_SUCCESS || !state)
  411. return status;
  412. spin_lock_irqsave(&chan->vchan.lock, flags);
  413. vdesc = vchan_find_desc(&chan->vchan, cookie);
  414. if (cookie == chan->desc->vdesc.tx.cookie) {
  415. state->residue = jz4740_dma_desc_residue(chan, chan->desc,
  416. chan->next_sg);
  417. } else if (vdesc) {
  418. state->residue = jz4740_dma_desc_residue(chan,
  419. to_jz4740_dma_desc(vdesc), 0);
  420. } else {
  421. state->residue = 0;
  422. }
  423. spin_unlock_irqrestore(&chan->vchan.lock, flags);
  424. return status;
  425. }
  426. static int jz4740_dma_alloc_chan_resources(struct dma_chan *c)
  427. {
  428. return 0;
  429. }
  430. static void jz4740_dma_free_chan_resources(struct dma_chan *c)
  431. {
  432. vchan_free_chan_resources(to_virt_chan(c));
  433. }
  434. static void jz4740_dma_desc_free(struct virt_dma_desc *vdesc)
  435. {
  436. kfree(container_of(vdesc, struct jz4740_dma_desc, vdesc));
  437. }
  438. static int jz4740_dma_probe(struct platform_device *pdev)
  439. {
  440. struct jz4740_dmaengine_chan *chan;
  441. struct jz4740_dma_dev *dmadev;
  442. struct dma_device *dd;
  443. unsigned int i;
  444. struct resource *res;
  445. int ret;
  446. int irq;
  447. dmadev = devm_kzalloc(&pdev->dev, sizeof(*dmadev), GFP_KERNEL);
  448. if (!dmadev)
  449. return -EINVAL;
  450. dd = &dmadev->ddev;
  451. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  452. dmadev->base = devm_ioremap_resource(&pdev->dev, res);
  453. if (IS_ERR(dmadev->base))
  454. return PTR_ERR(dmadev->base);
  455. dmadev->clk = clk_get(&pdev->dev, "dma");
  456. if (IS_ERR(dmadev->clk))
  457. return PTR_ERR(dmadev->clk);
  458. clk_prepare_enable(dmadev->clk);
  459. dma_cap_set(DMA_SLAVE, dd->cap_mask);
  460. dma_cap_set(DMA_CYCLIC, dd->cap_mask);
  461. dd->device_alloc_chan_resources = jz4740_dma_alloc_chan_resources;
  462. dd->device_free_chan_resources = jz4740_dma_free_chan_resources;
  463. dd->device_tx_status = jz4740_dma_tx_status;
  464. dd->device_issue_pending = jz4740_dma_issue_pending;
  465. dd->device_prep_slave_sg = jz4740_dma_prep_slave_sg;
  466. dd->device_prep_dma_cyclic = jz4740_dma_prep_dma_cyclic;
  467. dd->device_control = jz4740_dma_control;
  468. dd->dev = &pdev->dev;
  469. dd->chancnt = JZ_DMA_NR_CHANS;
  470. INIT_LIST_HEAD(&dd->channels);
  471. for (i = 0; i < dd->chancnt; i++) {
  472. chan = &dmadev->chan[i];
  473. chan->id = i;
  474. chan->vchan.desc_free = jz4740_dma_desc_free;
  475. vchan_init(&chan->vchan, dd);
  476. }
  477. ret = dma_async_device_register(dd);
  478. if (ret)
  479. return ret;
  480. irq = platform_get_irq(pdev, 0);
  481. ret = request_irq(irq, jz4740_dma_irq, 0, dev_name(&pdev->dev), dmadev);
  482. if (ret)
  483. goto err_unregister;
  484. platform_set_drvdata(pdev, dmadev);
  485. return 0;
  486. err_unregister:
  487. dma_async_device_unregister(dd);
  488. return ret;
  489. }
  490. static int jz4740_dma_remove(struct platform_device *pdev)
  491. {
  492. struct jz4740_dma_dev *dmadev = platform_get_drvdata(pdev);
  493. int irq = platform_get_irq(pdev, 0);
  494. free_irq(irq, dmadev);
  495. dma_async_device_unregister(&dmadev->ddev);
  496. clk_disable_unprepare(dmadev->clk);
  497. return 0;
  498. }
  499. static struct platform_driver jz4740_dma_driver = {
  500. .probe = jz4740_dma_probe,
  501. .remove = jz4740_dma_remove,
  502. .driver = {
  503. .name = "jz4740-dma",
  504. .owner = THIS_MODULE,
  505. },
  506. };
  507. module_platform_driver(jz4740_dma_driver);
  508. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  509. MODULE_DESCRIPTION("JZ4740 DMA driver");
  510. MODULE_LICENSE("GPLv2");