cpu.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. #include <linux/module.h>
  2. #include <linux/io.h>
  3. #include <linux/of.h>
  4. #include <linux/slab.h>
  5. #include <linux/sys_soc.h>
  6. #include "hardware.h"
  7. #include "common.h"
  8. unsigned int __mxc_cpu_type;
  9. EXPORT_SYMBOL(__mxc_cpu_type);
  10. static unsigned int imx_soc_revision;
  11. void mxc_set_cpu_type(unsigned int type)
  12. {
  13. __mxc_cpu_type = type;
  14. }
  15. void imx_set_soc_revision(unsigned int rev)
  16. {
  17. imx_soc_revision = rev;
  18. }
  19. unsigned int imx_get_soc_revision(void)
  20. {
  21. return imx_soc_revision;
  22. }
  23. void imx_print_silicon_rev(const char *cpu, int srev)
  24. {
  25. if (srev == IMX_CHIP_REVISION_UNKNOWN)
  26. pr_info("CPU identified as %s, unknown revision\n", cpu);
  27. else
  28. pr_info("CPU identified as %s, silicon rev %d.%d\n",
  29. cpu, (srev >> 4) & 0xf, srev & 0xf);
  30. }
  31. void __init imx_set_aips(void __iomem *base)
  32. {
  33. unsigned int reg;
  34. /*
  35. * Set all MPROTx to be non-bufferable, trusted for R/W,
  36. * not forced to user-mode.
  37. */
  38. __raw_writel(0x77777777, base + 0x0);
  39. __raw_writel(0x77777777, base + 0x4);
  40. /*
  41. * Set all OPACRx to be non-bufferable, to not require
  42. * supervisor privilege level for access, allow for
  43. * write access and untrusted master access.
  44. */
  45. __raw_writel(0x0, base + 0x40);
  46. __raw_writel(0x0, base + 0x44);
  47. __raw_writel(0x0, base + 0x48);
  48. __raw_writel(0x0, base + 0x4C);
  49. reg = __raw_readl(base + 0x50) & 0x00FFFFFF;
  50. __raw_writel(reg, base + 0x50);
  51. }
  52. struct device * __init imx_soc_device_init(void)
  53. {
  54. struct soc_device_attribute *soc_dev_attr;
  55. struct soc_device *soc_dev;
  56. struct device_node *root;
  57. const char *soc_id;
  58. int ret;
  59. soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
  60. if (!soc_dev_attr)
  61. return NULL;
  62. soc_dev_attr->family = "Freescale i.MX";
  63. root = of_find_node_by_path("/");
  64. ret = of_property_read_string(root, "model", &soc_dev_attr->machine);
  65. of_node_put(root);
  66. if (ret)
  67. goto free_soc;
  68. switch (__mxc_cpu_type) {
  69. case MXC_CPU_MX1:
  70. soc_id = "i.MX1";
  71. break;
  72. case MXC_CPU_MX21:
  73. soc_id = "i.MX21";
  74. break;
  75. case MXC_CPU_MX25:
  76. soc_id = "i.MX25";
  77. break;
  78. case MXC_CPU_MX27:
  79. soc_id = "i.MX27";
  80. break;
  81. case MXC_CPU_MX31:
  82. soc_id = "i.MX31";
  83. break;
  84. case MXC_CPU_MX35:
  85. soc_id = "i.MX35";
  86. break;
  87. case MXC_CPU_MX51:
  88. soc_id = "i.MX51";
  89. break;
  90. case MXC_CPU_MX53:
  91. soc_id = "i.MX53";
  92. break;
  93. case MXC_CPU_IMX6SL:
  94. soc_id = "i.MX6SL";
  95. break;
  96. case MXC_CPU_IMX6DL:
  97. soc_id = "i.MX6DL";
  98. break;
  99. case MXC_CPU_IMX6Q:
  100. soc_id = "i.MX6Q";
  101. break;
  102. default:
  103. soc_id = "Unknown";
  104. }
  105. soc_dev_attr->soc_id = soc_id;
  106. soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%d.%d",
  107. (imx_soc_revision >> 4) & 0xf,
  108. imx_soc_revision & 0xf);
  109. if (!soc_dev_attr->revision)
  110. goto free_soc;
  111. soc_dev = soc_device_register(soc_dev_attr);
  112. if (IS_ERR(soc_dev))
  113. goto free_rev;
  114. return soc_device_to_device(soc_dev);
  115. free_rev:
  116. kfree(soc_dev_attr->revision);
  117. free_soc:
  118. kfree(soc_dev_attr);
  119. return NULL;
  120. }