atiixp.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714
  1. /*
  2. * ALSA driver for ATI IXP 150/200/250/300 AC97 controllers
  3. *
  4. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <asm/io.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/slab.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mutex.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/info.h>
  33. #include <sound/ac97_codec.h>
  34. #include <sound/initval.h>
  35. MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>");
  36. MODULE_DESCRIPTION("ATI IXP AC97 controller");
  37. MODULE_LICENSE("GPL");
  38. MODULE_SUPPORTED_DEVICE("{{ATI,IXP150/200/250/300/400}}");
  39. static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
  40. static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
  41. static int ac97_clock = 48000;
  42. static char *ac97_quirk;
  43. static int spdif_aclink = 1;
  44. static int ac97_codec = -1;
  45. module_param(index, int, 0444);
  46. MODULE_PARM_DESC(index, "Index value for ATI IXP controller.");
  47. module_param(id, charp, 0444);
  48. MODULE_PARM_DESC(id, "ID string for ATI IXP controller.");
  49. module_param(ac97_clock, int, 0444);
  50. MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (default 48000Hz).");
  51. module_param(ac97_quirk, charp, 0444);
  52. MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
  53. module_param(ac97_codec, int, 0444);
  54. MODULE_PARM_DESC(ac97_codec, "Specify codec instead of probing.");
  55. module_param(spdif_aclink, bool, 0444);
  56. MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
  57. /* just for backward compatibility */
  58. static int enable;
  59. module_param(enable, bool, 0444);
  60. /*
  61. */
  62. #define ATI_REG_ISR 0x00 /* interrupt source */
  63. #define ATI_REG_ISR_IN_XRUN (1U<<0)
  64. #define ATI_REG_ISR_IN_STATUS (1U<<1)
  65. #define ATI_REG_ISR_OUT_XRUN (1U<<2)
  66. #define ATI_REG_ISR_OUT_STATUS (1U<<3)
  67. #define ATI_REG_ISR_SPDF_XRUN (1U<<4)
  68. #define ATI_REG_ISR_SPDF_STATUS (1U<<5)
  69. #define ATI_REG_ISR_PHYS_INTR (1U<<8)
  70. #define ATI_REG_ISR_PHYS_MISMATCH (1U<<9)
  71. #define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10)
  72. #define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11)
  73. #define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12)
  74. #define ATI_REG_ISR_NEW_FRAME (1U<<13)
  75. #define ATI_REG_IER 0x04 /* interrupt enable */
  76. #define ATI_REG_IER_IN_XRUN_EN (1U<<0)
  77. #define ATI_REG_IER_IO_STATUS_EN (1U<<1)
  78. #define ATI_REG_IER_OUT_XRUN_EN (1U<<2)
  79. #define ATI_REG_IER_OUT_XRUN_COND (1U<<3)
  80. #define ATI_REG_IER_SPDF_XRUN_EN (1U<<4)
  81. #define ATI_REG_IER_SPDF_STATUS_EN (1U<<5)
  82. #define ATI_REG_IER_PHYS_INTR_EN (1U<<8)
  83. #define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9)
  84. #define ATI_REG_IER_CODEC0_INTR_EN (1U<<10)
  85. #define ATI_REG_IER_CODEC1_INTR_EN (1U<<11)
  86. #define ATI_REG_IER_CODEC2_INTR_EN (1U<<12)
  87. #define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO */
  88. #define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */
  89. #define ATI_REG_CMD 0x08 /* command */
  90. #define ATI_REG_CMD_POWERDOWN (1U<<0)
  91. #define ATI_REG_CMD_RECEIVE_EN (1U<<1)
  92. #define ATI_REG_CMD_SEND_EN (1U<<2)
  93. #define ATI_REG_CMD_STATUS_MEM (1U<<3)
  94. #define ATI_REG_CMD_SPDF_OUT_EN (1U<<4)
  95. #define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5)
  96. #define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6)
  97. #define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6
  98. #define ATI_REG_CMD_IN_DMA_EN (1U<<8)
  99. #define ATI_REG_CMD_OUT_DMA_EN (1U<<9)
  100. #define ATI_REG_CMD_SPDF_DMA_EN (1U<<10)
  101. #define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11)
  102. #define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12)
  103. #define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12)
  104. #define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12)
  105. #define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12)
  106. #define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12)
  107. #define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16)
  108. #define ATI_REG_CMD_AUDIO_PRESENT (1U<<20)
  109. #define ATI_REG_CMD_INTERLEAVE_IN (1U<<21)
  110. #define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22)
  111. #define ATI_REG_CMD_LOOPBACK_EN (1U<<23)
  112. #define ATI_REG_CMD_PACKED_DIS (1U<<24)
  113. #define ATI_REG_CMD_BURST_EN (1U<<25)
  114. #define ATI_REG_CMD_PANIC_EN (1U<<26)
  115. #define ATI_REG_CMD_MODEM_PRESENT (1U<<27)
  116. #define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28)
  117. #define ATI_REG_CMD_AC_SOFT_RESET (1U<<29)
  118. #define ATI_REG_CMD_AC_SYNC (1U<<30)
  119. #define ATI_REG_CMD_AC_RESET (1U<<31)
  120. #define ATI_REG_PHYS_OUT_ADDR 0x0c
  121. #define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0)
  122. #define ATI_REG_PHYS_OUT_RW (1U<<2)
  123. #define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8)
  124. #define ATI_REG_PHYS_OUT_ADDR_SHIFT 9
  125. #define ATI_REG_PHYS_OUT_DATA_SHIFT 16
  126. #define ATI_REG_PHYS_IN_ADDR 0x10
  127. #define ATI_REG_PHYS_IN_READ_FLAG (1U<<8)
  128. #define ATI_REG_PHYS_IN_ADDR_SHIFT 9
  129. #define ATI_REG_PHYS_IN_DATA_SHIFT 16
  130. #define ATI_REG_SLOTREQ 0x14
  131. #define ATI_REG_COUNTER 0x18
  132. #define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */
  133. #define ATI_REG_COUNTER_BITCLOCK (31U<<8)
  134. #define ATI_REG_IN_FIFO_THRESHOLD 0x1c
  135. #define ATI_REG_IN_DMA_LINKPTR 0x20
  136. #define ATI_REG_IN_DMA_DT_START 0x24 /* RO */
  137. #define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */
  138. #define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */
  139. #define ATI_REG_IN_DMA_DT_SIZE 0x30
  140. #define ATI_REG_OUT_DMA_SLOT 0x34
  141. #define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3))
  142. #define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff
  143. #define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800
  144. #define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11
  145. #define ATI_REG_OUT_DMA_LINKPTR 0x38
  146. #define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */
  147. #define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */
  148. #define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */
  149. #define ATI_REG_OUT_DMA_DT_SIZE 0x48
  150. #define ATI_REG_SPDF_CMD 0x4c
  151. #define ATI_REG_SPDF_CMD_LFSR (1U<<4)
  152. #define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5)
  153. #define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */
  154. #define ATI_REG_SPDF_DMA_LINKPTR 0x50
  155. #define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */
  156. #define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */
  157. #define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */
  158. #define ATI_REG_SPDF_DMA_DT_SIZE 0x60
  159. #define ATI_REG_MODEM_MIRROR 0x7c
  160. #define ATI_REG_AUDIO_MIRROR 0x80
  161. #define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */
  162. #define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */
  163. #define ATI_REG_FIFO_FLUSH 0x88
  164. #define ATI_REG_FIFO_OUT_FLUSH (1U<<0)
  165. #define ATI_REG_FIFO_IN_FLUSH (1U<<1)
  166. /* LINKPTR */
  167. #define ATI_REG_LINKPTR_EN (1U<<0)
  168. /* [INT|OUT|SPDIF]_DMA_DT_SIZE */
  169. #define ATI_REG_DMA_DT_SIZE (0xffffU<<0)
  170. #define ATI_REG_DMA_FIFO_USED (0x1fU<<16)
  171. #define ATI_REG_DMA_FIFO_FREE (0x1fU<<21)
  172. #define ATI_REG_DMA_STATE (7U<<26)
  173. #define ATI_MAX_DESCRIPTORS 256 /* max number of descriptor packets */
  174. struct atiixp;
  175. /*
  176. * DMA packate descriptor
  177. */
  178. struct atiixp_dma_desc {
  179. u32 addr; /* DMA buffer address */
  180. u16 status; /* status bits */
  181. u16 size; /* size of the packet in dwords */
  182. u32 next; /* address of the next packet descriptor */
  183. };
  184. /*
  185. * stream enum
  186. */
  187. enum { ATI_DMA_PLAYBACK, ATI_DMA_CAPTURE, ATI_DMA_SPDIF, NUM_ATI_DMAS }; /* DMAs */
  188. enum { ATI_PCM_OUT, ATI_PCM_IN, ATI_PCM_SPDIF, NUM_ATI_PCMS }; /* AC97 pcm slots */
  189. enum { ATI_PCMDEV_ANALOG, ATI_PCMDEV_DIGITAL, NUM_ATI_PCMDEVS }; /* pcm devices */
  190. #define NUM_ATI_CODECS 3
  191. /*
  192. * constants and callbacks for each DMA type
  193. */
  194. struct atiixp_dma_ops {
  195. int type; /* ATI_DMA_XXX */
  196. unsigned int llp_offset; /* LINKPTR offset */
  197. unsigned int dt_cur; /* DT_CUR offset */
  198. /* called from open callback */
  199. void (*enable_dma)(struct atiixp *chip, int on);
  200. /* called from trigger (START/STOP) */
  201. void (*enable_transfer)(struct atiixp *chip, int on);
  202. /* called from trigger (STOP only) */
  203. void (*flush_dma)(struct atiixp *chip);
  204. };
  205. /*
  206. * DMA stream
  207. */
  208. struct atiixp_dma {
  209. const struct atiixp_dma_ops *ops;
  210. struct snd_dma_buffer desc_buf;
  211. struct snd_pcm_substream *substream; /* assigned PCM substream */
  212. unsigned int buf_addr, buf_bytes; /* DMA buffer address, bytes */
  213. unsigned int period_bytes, periods;
  214. int opened;
  215. int running;
  216. int suspended;
  217. int pcm_open_flag;
  218. int ac97_pcm_type; /* index # of ac97_pcm to access, -1 = not used */
  219. unsigned int saved_curptr;
  220. };
  221. /*
  222. * ATI IXP chip
  223. */
  224. struct atiixp {
  225. struct snd_card *card;
  226. struct pci_dev *pci;
  227. unsigned long addr;
  228. void __iomem *remap_addr;
  229. int irq;
  230. struct snd_ac97_bus *ac97_bus;
  231. struct snd_ac97 *ac97[NUM_ATI_CODECS];
  232. spinlock_t reg_lock;
  233. struct atiixp_dma dmas[NUM_ATI_DMAS];
  234. struct ac97_pcm *pcms[NUM_ATI_PCMS];
  235. struct snd_pcm *pcmdevs[NUM_ATI_PCMDEVS];
  236. int max_channels; /* max. channels for PCM out */
  237. unsigned int codec_not_ready_bits; /* for codec detection */
  238. int spdif_over_aclink; /* passed from the module option */
  239. struct mutex open_mutex; /* playback open mutex */
  240. };
  241. /*
  242. */
  243. static struct pci_device_id snd_atiixp_ids[] = {
  244. { 0x1002, 0x4341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* SB200 */
  245. { 0x1002, 0x4361, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* SB300 */
  246. { 0x1002, 0x4370, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 }, /* SB400 */
  247. { 0, }
  248. };
  249. MODULE_DEVICE_TABLE(pci, snd_atiixp_ids);
  250. static struct snd_pci_quirk atiixp_quirks[] __devinitdata = {
  251. SND_PCI_QUIRK(0x15bd, 0x3100, "DFI RS482", 0),
  252. { } /* terminator */
  253. };
  254. /*
  255. * lowlevel functions
  256. */
  257. /*
  258. * update the bits of the given register.
  259. * return 1 if the bits changed.
  260. */
  261. static int snd_atiixp_update_bits(struct atiixp *chip, unsigned int reg,
  262. unsigned int mask, unsigned int value)
  263. {
  264. void __iomem *addr = chip->remap_addr + reg;
  265. unsigned int data, old_data;
  266. old_data = data = readl(addr);
  267. data &= ~mask;
  268. data |= value;
  269. if (old_data == data)
  270. return 0;
  271. writel(data, addr);
  272. return 1;
  273. }
  274. /*
  275. * macros for easy use
  276. */
  277. #define atiixp_write(chip,reg,value) \
  278. writel(value, chip->remap_addr + ATI_REG_##reg)
  279. #define atiixp_read(chip,reg) \
  280. readl(chip->remap_addr + ATI_REG_##reg)
  281. #define atiixp_update(chip,reg,mask,val) \
  282. snd_atiixp_update_bits(chip, ATI_REG_##reg, mask, val)
  283. /*
  284. * handling DMA packets
  285. *
  286. * we allocate a linear buffer for the DMA, and split it to each packet.
  287. * in a future version, a scatter-gather buffer should be implemented.
  288. */
  289. #define ATI_DESC_LIST_SIZE \
  290. PAGE_ALIGN(ATI_MAX_DESCRIPTORS * sizeof(struct atiixp_dma_desc))
  291. /*
  292. * build packets ring for the given buffer size.
  293. *
  294. * IXP handles the buffer descriptors, which are connected as a linked
  295. * list. although we can change the list dynamically, in this version,
  296. * a static RING of buffer descriptors is used.
  297. *
  298. * the ring is built in this function, and is set up to the hardware.
  299. */
  300. static int atiixp_build_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
  301. struct snd_pcm_substream *substream,
  302. unsigned int periods,
  303. unsigned int period_bytes)
  304. {
  305. unsigned int i;
  306. u32 addr, desc_addr;
  307. unsigned long flags;
  308. if (periods > ATI_MAX_DESCRIPTORS)
  309. return -ENOMEM;
  310. if (dma->desc_buf.area == NULL) {
  311. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  312. snd_dma_pci_data(chip->pci),
  313. ATI_DESC_LIST_SIZE,
  314. &dma->desc_buf) < 0)
  315. return -ENOMEM;
  316. dma->period_bytes = dma->periods = 0; /* clear */
  317. }
  318. if (dma->periods == periods && dma->period_bytes == period_bytes)
  319. return 0;
  320. /* reset DMA before changing the descriptor table */
  321. spin_lock_irqsave(&chip->reg_lock, flags);
  322. writel(0, chip->remap_addr + dma->ops->llp_offset);
  323. dma->ops->enable_dma(chip, 0);
  324. dma->ops->enable_dma(chip, 1);
  325. spin_unlock_irqrestore(&chip->reg_lock, flags);
  326. /* fill the entries */
  327. addr = (u32)substream->runtime->dma_addr;
  328. desc_addr = (u32)dma->desc_buf.addr;
  329. for (i = 0; i < periods; i++) {
  330. struct atiixp_dma_desc *desc;
  331. desc = &((struct atiixp_dma_desc *)dma->desc_buf.area)[i];
  332. desc->addr = cpu_to_le32(addr);
  333. desc->status = 0;
  334. desc->size = period_bytes >> 2; /* in dwords */
  335. desc_addr += sizeof(struct atiixp_dma_desc);
  336. if (i == periods - 1)
  337. desc->next = cpu_to_le32((u32)dma->desc_buf.addr);
  338. else
  339. desc->next = cpu_to_le32(desc_addr);
  340. addr += period_bytes;
  341. }
  342. writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
  343. chip->remap_addr + dma->ops->llp_offset);
  344. dma->period_bytes = period_bytes;
  345. dma->periods = periods;
  346. return 0;
  347. }
  348. /*
  349. * remove the ring buffer and release it if assigned
  350. */
  351. static void atiixp_clear_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
  352. struct snd_pcm_substream *substream)
  353. {
  354. if (dma->desc_buf.area) {
  355. writel(0, chip->remap_addr + dma->ops->llp_offset);
  356. snd_dma_free_pages(&dma->desc_buf);
  357. dma->desc_buf.area = NULL;
  358. }
  359. }
  360. /*
  361. * AC97 interface
  362. */
  363. static int snd_atiixp_acquire_codec(struct atiixp *chip)
  364. {
  365. int timeout = 1000;
  366. while (atiixp_read(chip, PHYS_OUT_ADDR) & ATI_REG_PHYS_OUT_ADDR_EN) {
  367. if (! timeout--) {
  368. snd_printk(KERN_WARNING "atiixp: codec acquire timeout\n");
  369. return -EBUSY;
  370. }
  371. udelay(1);
  372. }
  373. return 0;
  374. }
  375. static unsigned short snd_atiixp_codec_read(struct atiixp *chip, unsigned short codec, unsigned short reg)
  376. {
  377. unsigned int data;
  378. int timeout;
  379. if (snd_atiixp_acquire_codec(chip) < 0)
  380. return 0xffff;
  381. data = (reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
  382. ATI_REG_PHYS_OUT_ADDR_EN |
  383. ATI_REG_PHYS_OUT_RW |
  384. codec;
  385. atiixp_write(chip, PHYS_OUT_ADDR, data);
  386. if (snd_atiixp_acquire_codec(chip) < 0)
  387. return 0xffff;
  388. timeout = 1000;
  389. do {
  390. data = atiixp_read(chip, PHYS_IN_ADDR);
  391. if (data & ATI_REG_PHYS_IN_READ_FLAG)
  392. return data >> ATI_REG_PHYS_IN_DATA_SHIFT;
  393. udelay(1);
  394. } while (--timeout);
  395. /* time out may happen during reset */
  396. if (reg < 0x7c)
  397. snd_printk(KERN_WARNING "atiixp: codec read timeout (reg %x)\n", reg);
  398. return 0xffff;
  399. }
  400. static void snd_atiixp_codec_write(struct atiixp *chip, unsigned short codec,
  401. unsigned short reg, unsigned short val)
  402. {
  403. unsigned int data;
  404. if (snd_atiixp_acquire_codec(chip) < 0)
  405. return;
  406. data = ((unsigned int)val << ATI_REG_PHYS_OUT_DATA_SHIFT) |
  407. ((unsigned int)reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
  408. ATI_REG_PHYS_OUT_ADDR_EN | codec;
  409. atiixp_write(chip, PHYS_OUT_ADDR, data);
  410. }
  411. static unsigned short snd_atiixp_ac97_read(struct snd_ac97 *ac97,
  412. unsigned short reg)
  413. {
  414. struct atiixp *chip = ac97->private_data;
  415. return snd_atiixp_codec_read(chip, ac97->num, reg);
  416. }
  417. static void snd_atiixp_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
  418. unsigned short val)
  419. {
  420. struct atiixp *chip = ac97->private_data;
  421. snd_atiixp_codec_write(chip, ac97->num, reg, val);
  422. }
  423. /*
  424. * reset AC link
  425. */
  426. static int snd_atiixp_aclink_reset(struct atiixp *chip)
  427. {
  428. int timeout;
  429. /* reset powerdoewn */
  430. if (atiixp_update(chip, CMD, ATI_REG_CMD_POWERDOWN, 0))
  431. udelay(10);
  432. /* perform a software reset */
  433. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, ATI_REG_CMD_AC_SOFT_RESET);
  434. atiixp_read(chip, CMD);
  435. udelay(10);
  436. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, 0);
  437. timeout = 10;
  438. while (! (atiixp_read(chip, CMD) & ATI_REG_CMD_ACLINK_ACTIVE)) {
  439. /* do a hard reset */
  440. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
  441. ATI_REG_CMD_AC_SYNC);
  442. atiixp_read(chip, CMD);
  443. mdelay(1);
  444. atiixp_update(chip, CMD, ATI_REG_CMD_AC_RESET, ATI_REG_CMD_AC_RESET);
  445. if (--timeout) {
  446. snd_printk(KERN_ERR "atiixp: codec reset timeout\n");
  447. break;
  448. }
  449. }
  450. /* deassert RESET and assert SYNC to make sure */
  451. atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
  452. ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET);
  453. return 0;
  454. }
  455. #ifdef CONFIG_PM
  456. static int snd_atiixp_aclink_down(struct atiixp *chip)
  457. {
  458. // if (atiixp_read(chip, MODEM_MIRROR) & 0x1) /* modem running, too? */
  459. // return -EBUSY;
  460. atiixp_update(chip, CMD,
  461. ATI_REG_CMD_POWERDOWN | ATI_REG_CMD_AC_RESET,
  462. ATI_REG_CMD_POWERDOWN);
  463. return 0;
  464. }
  465. #endif
  466. /*
  467. * auto-detection of codecs
  468. *
  469. * the IXP chip can generate interrupts for the non-existing codecs.
  470. * NEW_FRAME interrupt is used to make sure that the interrupt is generated
  471. * even if all three codecs are connected.
  472. */
  473. #define ALL_CODEC_NOT_READY \
  474. (ATI_REG_ISR_CODEC0_NOT_READY |\
  475. ATI_REG_ISR_CODEC1_NOT_READY |\
  476. ATI_REG_ISR_CODEC2_NOT_READY)
  477. #define CODEC_CHECK_BITS (ALL_CODEC_NOT_READY|ATI_REG_ISR_NEW_FRAME)
  478. static int __devinit ac97_probing_bugs(struct pci_dev *pci)
  479. {
  480. const struct snd_pci_quirk *q;
  481. q = snd_pci_quirk_lookup(pci, atiixp_quirks);
  482. if (q) {
  483. snd_printdd(KERN_INFO "Atiixp quirk for %s. "
  484. "Forcing codec %d\n", q->name, q->value);
  485. return q->value;
  486. }
  487. /* this hardware doesn't need workarounds. Probe for codec */
  488. return -1;
  489. }
  490. static int __devinit snd_atiixp_codec_detect(struct atiixp *chip)
  491. {
  492. int timeout;
  493. chip->codec_not_ready_bits = 0;
  494. if (ac97_codec == -1)
  495. ac97_codec = ac97_probing_bugs(chip->pci);
  496. if (ac97_codec >= 0) {
  497. chip->codec_not_ready_bits |=
  498. CODEC_CHECK_BITS ^ (1 << (ac97_codec + 10));
  499. return 0;
  500. }
  501. atiixp_write(chip, IER, CODEC_CHECK_BITS);
  502. /* wait for the interrupts */
  503. timeout = 50;
  504. while (timeout-- > 0) {
  505. mdelay(1);
  506. if (chip->codec_not_ready_bits)
  507. break;
  508. }
  509. atiixp_write(chip, IER, 0); /* disable irqs */
  510. if ((chip->codec_not_ready_bits & ALL_CODEC_NOT_READY) == ALL_CODEC_NOT_READY) {
  511. snd_printk(KERN_ERR "atiixp: no codec detected!\n");
  512. return -ENXIO;
  513. }
  514. return 0;
  515. }
  516. /*
  517. * enable DMA and irqs
  518. */
  519. static int snd_atiixp_chip_start(struct atiixp *chip)
  520. {
  521. unsigned int reg;
  522. /* set up spdif, enable burst mode */
  523. reg = atiixp_read(chip, CMD);
  524. reg |= 0x02 << ATI_REG_CMD_SPDF_THRESHOLD_SHIFT;
  525. reg |= ATI_REG_CMD_BURST_EN;
  526. atiixp_write(chip, CMD, reg);
  527. reg = atiixp_read(chip, SPDF_CMD);
  528. reg &= ~(ATI_REG_SPDF_CMD_LFSR|ATI_REG_SPDF_CMD_SINGLE_CH);
  529. atiixp_write(chip, SPDF_CMD, reg);
  530. /* clear all interrupt source */
  531. atiixp_write(chip, ISR, 0xffffffff);
  532. /* enable irqs */
  533. atiixp_write(chip, IER,
  534. ATI_REG_IER_IO_STATUS_EN |
  535. ATI_REG_IER_IN_XRUN_EN |
  536. ATI_REG_IER_OUT_XRUN_EN |
  537. ATI_REG_IER_SPDF_XRUN_EN |
  538. ATI_REG_IER_SPDF_STATUS_EN);
  539. return 0;
  540. }
  541. /*
  542. * disable DMA and IRQs
  543. */
  544. static int snd_atiixp_chip_stop(struct atiixp *chip)
  545. {
  546. /* clear interrupt source */
  547. atiixp_write(chip, ISR, atiixp_read(chip, ISR));
  548. /* disable irqs */
  549. atiixp_write(chip, IER, 0);
  550. return 0;
  551. }
  552. /*
  553. * PCM section
  554. */
  555. /*
  556. * pointer callback simplly reads XXX_DMA_DT_CUR register as the current
  557. * position. when SG-buffer is implemented, the offset must be calculated
  558. * correctly...
  559. */
  560. static snd_pcm_uframes_t snd_atiixp_pcm_pointer(struct snd_pcm_substream *substream)
  561. {
  562. struct atiixp *chip = snd_pcm_substream_chip(substream);
  563. struct snd_pcm_runtime *runtime = substream->runtime;
  564. struct atiixp_dma *dma = runtime->private_data;
  565. unsigned int curptr;
  566. int timeout = 1000;
  567. while (timeout--) {
  568. curptr = readl(chip->remap_addr + dma->ops->dt_cur);
  569. if (curptr < dma->buf_addr)
  570. continue;
  571. curptr -= dma->buf_addr;
  572. if (curptr >= dma->buf_bytes)
  573. continue;
  574. return bytes_to_frames(runtime, curptr);
  575. }
  576. snd_printd("atiixp: invalid DMA pointer read 0x%x (buf=%x)\n",
  577. readl(chip->remap_addr + dma->ops->dt_cur), dma->buf_addr);
  578. return 0;
  579. }
  580. /*
  581. * XRUN detected, and stop the PCM substream
  582. */
  583. static void snd_atiixp_xrun_dma(struct atiixp *chip, struct atiixp_dma *dma)
  584. {
  585. if (! dma->substream || ! dma->running)
  586. return;
  587. snd_printdd("atiixp: XRUN detected (DMA %d)\n", dma->ops->type);
  588. snd_pcm_stop(dma->substream, SNDRV_PCM_STATE_XRUN);
  589. }
  590. /*
  591. * the period ack. update the substream.
  592. */
  593. static void snd_atiixp_update_dma(struct atiixp *chip, struct atiixp_dma *dma)
  594. {
  595. if (! dma->substream || ! dma->running)
  596. return;
  597. snd_pcm_period_elapsed(dma->substream);
  598. }
  599. /* set BUS_BUSY interrupt bit if any DMA is running */
  600. /* call with spinlock held */
  601. static void snd_atiixp_check_bus_busy(struct atiixp *chip)
  602. {
  603. unsigned int bus_busy;
  604. if (atiixp_read(chip, CMD) & (ATI_REG_CMD_SEND_EN |
  605. ATI_REG_CMD_RECEIVE_EN |
  606. ATI_REG_CMD_SPDF_OUT_EN))
  607. bus_busy = ATI_REG_IER_SET_BUS_BUSY;
  608. else
  609. bus_busy = 0;
  610. atiixp_update(chip, IER, ATI_REG_IER_SET_BUS_BUSY, bus_busy);
  611. }
  612. /* common trigger callback
  613. * calling the lowlevel callbacks in it
  614. */
  615. static int snd_atiixp_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  616. {
  617. struct atiixp *chip = snd_pcm_substream_chip(substream);
  618. struct atiixp_dma *dma = substream->runtime->private_data;
  619. int err = 0;
  620. snd_assert(dma->ops->enable_transfer && dma->ops->flush_dma, return -EINVAL);
  621. spin_lock(&chip->reg_lock);
  622. switch (cmd) {
  623. case SNDRV_PCM_TRIGGER_START:
  624. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  625. case SNDRV_PCM_TRIGGER_RESUME:
  626. dma->ops->enable_transfer(chip, 1);
  627. dma->running = 1;
  628. dma->suspended = 0;
  629. break;
  630. case SNDRV_PCM_TRIGGER_STOP:
  631. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  632. case SNDRV_PCM_TRIGGER_SUSPEND:
  633. dma->ops->enable_transfer(chip, 0);
  634. dma->running = 0;
  635. dma->suspended = cmd == SNDRV_PCM_TRIGGER_SUSPEND;
  636. break;
  637. default:
  638. err = -EINVAL;
  639. break;
  640. }
  641. if (! err) {
  642. snd_atiixp_check_bus_busy(chip);
  643. if (cmd == SNDRV_PCM_TRIGGER_STOP) {
  644. dma->ops->flush_dma(chip);
  645. snd_atiixp_check_bus_busy(chip);
  646. }
  647. }
  648. spin_unlock(&chip->reg_lock);
  649. return err;
  650. }
  651. /*
  652. * lowlevel callbacks for each DMA type
  653. *
  654. * every callback is supposed to be called in chip->reg_lock spinlock
  655. */
  656. /* flush FIFO of analog OUT DMA */
  657. static void atiixp_out_flush_dma(struct atiixp *chip)
  658. {
  659. atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_OUT_FLUSH);
  660. }
  661. /* enable/disable analog OUT DMA */
  662. static void atiixp_out_enable_dma(struct atiixp *chip, int on)
  663. {
  664. unsigned int data;
  665. data = atiixp_read(chip, CMD);
  666. if (on) {
  667. if (data & ATI_REG_CMD_OUT_DMA_EN)
  668. return;
  669. atiixp_out_flush_dma(chip);
  670. data |= ATI_REG_CMD_OUT_DMA_EN;
  671. } else
  672. data &= ~ATI_REG_CMD_OUT_DMA_EN;
  673. atiixp_write(chip, CMD, data);
  674. }
  675. /* start/stop transfer over OUT DMA */
  676. static void atiixp_out_enable_transfer(struct atiixp *chip, int on)
  677. {
  678. atiixp_update(chip, CMD, ATI_REG_CMD_SEND_EN,
  679. on ? ATI_REG_CMD_SEND_EN : 0);
  680. }
  681. /* enable/disable analog IN DMA */
  682. static void atiixp_in_enable_dma(struct atiixp *chip, int on)
  683. {
  684. atiixp_update(chip, CMD, ATI_REG_CMD_IN_DMA_EN,
  685. on ? ATI_REG_CMD_IN_DMA_EN : 0);
  686. }
  687. /* start/stop analog IN DMA */
  688. static void atiixp_in_enable_transfer(struct atiixp *chip, int on)
  689. {
  690. if (on) {
  691. unsigned int data = atiixp_read(chip, CMD);
  692. if (! (data & ATI_REG_CMD_RECEIVE_EN)) {
  693. data |= ATI_REG_CMD_RECEIVE_EN;
  694. #if 0 /* FIXME: this causes the endless loop */
  695. /* wait until slot 3/4 are finished */
  696. while ((atiixp_read(chip, COUNTER) &
  697. ATI_REG_COUNTER_SLOT) != 5)
  698. ;
  699. #endif
  700. atiixp_write(chip, CMD, data);
  701. }
  702. } else
  703. atiixp_update(chip, CMD, ATI_REG_CMD_RECEIVE_EN, 0);
  704. }
  705. /* flush FIFO of analog IN DMA */
  706. static void atiixp_in_flush_dma(struct atiixp *chip)
  707. {
  708. atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_IN_FLUSH);
  709. }
  710. /* enable/disable SPDIF OUT DMA */
  711. static void atiixp_spdif_enable_dma(struct atiixp *chip, int on)
  712. {
  713. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_DMA_EN,
  714. on ? ATI_REG_CMD_SPDF_DMA_EN : 0);
  715. }
  716. /* start/stop SPDIF OUT DMA */
  717. static void atiixp_spdif_enable_transfer(struct atiixp *chip, int on)
  718. {
  719. unsigned int data;
  720. data = atiixp_read(chip, CMD);
  721. if (on)
  722. data |= ATI_REG_CMD_SPDF_OUT_EN;
  723. else
  724. data &= ~ATI_REG_CMD_SPDF_OUT_EN;
  725. atiixp_write(chip, CMD, data);
  726. }
  727. /* flush FIFO of SPDIF OUT DMA */
  728. static void atiixp_spdif_flush_dma(struct atiixp *chip)
  729. {
  730. int timeout;
  731. /* DMA off, transfer on */
  732. atiixp_spdif_enable_dma(chip, 0);
  733. atiixp_spdif_enable_transfer(chip, 1);
  734. timeout = 100;
  735. do {
  736. if (! (atiixp_read(chip, SPDF_DMA_DT_SIZE) & ATI_REG_DMA_FIFO_USED))
  737. break;
  738. udelay(1);
  739. } while (timeout-- > 0);
  740. atiixp_spdif_enable_transfer(chip, 0);
  741. }
  742. /* set up slots and formats for SPDIF OUT */
  743. static int snd_atiixp_spdif_prepare(struct snd_pcm_substream *substream)
  744. {
  745. struct atiixp *chip = snd_pcm_substream_chip(substream);
  746. spin_lock_irq(&chip->reg_lock);
  747. if (chip->spdif_over_aclink) {
  748. unsigned int data;
  749. /* enable slots 10/11 */
  750. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK,
  751. ATI_REG_CMD_SPDF_CONFIG_01);
  752. data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
  753. data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
  754. ATI_REG_OUT_DMA_SLOT_BIT(11);
  755. data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
  756. atiixp_write(chip, OUT_DMA_SLOT, data);
  757. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
  758. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  759. ATI_REG_CMD_INTERLEAVE_OUT : 0);
  760. } else {
  761. atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK, 0);
  762. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_SPDF, 0);
  763. }
  764. spin_unlock_irq(&chip->reg_lock);
  765. return 0;
  766. }
  767. /* set up slots and formats for analog OUT */
  768. static int snd_atiixp_playback_prepare(struct snd_pcm_substream *substream)
  769. {
  770. struct atiixp *chip = snd_pcm_substream_chip(substream);
  771. unsigned int data;
  772. spin_lock_irq(&chip->reg_lock);
  773. data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
  774. switch (substream->runtime->channels) {
  775. case 8:
  776. data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
  777. ATI_REG_OUT_DMA_SLOT_BIT(11);
  778. /* fallthru */
  779. case 6:
  780. data |= ATI_REG_OUT_DMA_SLOT_BIT(7) |
  781. ATI_REG_OUT_DMA_SLOT_BIT(8);
  782. /* fallthru */
  783. case 4:
  784. data |= ATI_REG_OUT_DMA_SLOT_BIT(6) |
  785. ATI_REG_OUT_DMA_SLOT_BIT(9);
  786. /* fallthru */
  787. default:
  788. data |= ATI_REG_OUT_DMA_SLOT_BIT(3) |
  789. ATI_REG_OUT_DMA_SLOT_BIT(4);
  790. break;
  791. }
  792. /* set output threshold */
  793. data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
  794. atiixp_write(chip, OUT_DMA_SLOT, data);
  795. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
  796. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  797. ATI_REG_CMD_INTERLEAVE_OUT : 0);
  798. /*
  799. * enable 6 channel re-ordering bit if needed
  800. */
  801. atiixp_update(chip, 6CH_REORDER, ATI_REG_6CH_REORDER_EN,
  802. substream->runtime->channels >= 6 ? ATI_REG_6CH_REORDER_EN: 0);
  803. spin_unlock_irq(&chip->reg_lock);
  804. return 0;
  805. }
  806. /* set up slots and formats for analog IN */
  807. static int snd_atiixp_capture_prepare(struct snd_pcm_substream *substream)
  808. {
  809. struct atiixp *chip = snd_pcm_substream_chip(substream);
  810. spin_lock_irq(&chip->reg_lock);
  811. atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_IN,
  812. substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
  813. ATI_REG_CMD_INTERLEAVE_IN : 0);
  814. spin_unlock_irq(&chip->reg_lock);
  815. return 0;
  816. }
  817. /*
  818. * hw_params - allocate the buffer and set up buffer descriptors
  819. */
  820. static int snd_atiixp_pcm_hw_params(struct snd_pcm_substream *substream,
  821. struct snd_pcm_hw_params *hw_params)
  822. {
  823. struct atiixp *chip = snd_pcm_substream_chip(substream);
  824. struct atiixp_dma *dma = substream->runtime->private_data;
  825. int err;
  826. err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  827. if (err < 0)
  828. return err;
  829. dma->buf_addr = substream->runtime->dma_addr;
  830. dma->buf_bytes = params_buffer_bytes(hw_params);
  831. err = atiixp_build_dma_packets(chip, dma, substream,
  832. params_periods(hw_params),
  833. params_period_bytes(hw_params));
  834. if (err < 0)
  835. return err;
  836. if (dma->ac97_pcm_type >= 0) {
  837. struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
  838. /* PCM is bound to AC97 codec(s)
  839. * set up the AC97 codecs
  840. */
  841. if (dma->pcm_open_flag) {
  842. snd_ac97_pcm_close(pcm);
  843. dma->pcm_open_flag = 0;
  844. }
  845. err = snd_ac97_pcm_open(pcm, params_rate(hw_params),
  846. params_channels(hw_params),
  847. pcm->r[0].slots);
  848. if (err >= 0)
  849. dma->pcm_open_flag = 1;
  850. }
  851. return err;
  852. }
  853. static int snd_atiixp_pcm_hw_free(struct snd_pcm_substream *substream)
  854. {
  855. struct atiixp *chip = snd_pcm_substream_chip(substream);
  856. struct atiixp_dma *dma = substream->runtime->private_data;
  857. if (dma->pcm_open_flag) {
  858. struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
  859. snd_ac97_pcm_close(pcm);
  860. dma->pcm_open_flag = 0;
  861. }
  862. atiixp_clear_dma_packets(chip, dma, substream);
  863. snd_pcm_lib_free_pages(substream);
  864. return 0;
  865. }
  866. /*
  867. * pcm hardware definition, identical for all DMA types
  868. */
  869. static struct snd_pcm_hardware snd_atiixp_pcm_hw =
  870. {
  871. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  872. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  873. SNDRV_PCM_INFO_PAUSE |
  874. SNDRV_PCM_INFO_RESUME |
  875. SNDRV_PCM_INFO_MMAP_VALID),
  876. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  877. .rates = SNDRV_PCM_RATE_48000,
  878. .rate_min = 48000,
  879. .rate_max = 48000,
  880. .channels_min = 2,
  881. .channels_max = 2,
  882. .buffer_bytes_max = 256 * 1024,
  883. .period_bytes_min = 32,
  884. .period_bytes_max = 128 * 1024,
  885. .periods_min = 2,
  886. .periods_max = ATI_MAX_DESCRIPTORS,
  887. };
  888. static int snd_atiixp_pcm_open(struct snd_pcm_substream *substream,
  889. struct atiixp_dma *dma, int pcm_type)
  890. {
  891. struct atiixp *chip = snd_pcm_substream_chip(substream);
  892. struct snd_pcm_runtime *runtime = substream->runtime;
  893. int err;
  894. snd_assert(dma->ops && dma->ops->enable_dma, return -EINVAL);
  895. if (dma->opened)
  896. return -EBUSY;
  897. dma->substream = substream;
  898. runtime->hw = snd_atiixp_pcm_hw;
  899. dma->ac97_pcm_type = pcm_type;
  900. if (pcm_type >= 0) {
  901. runtime->hw.rates = chip->pcms[pcm_type]->rates;
  902. snd_pcm_limit_hw_rates(runtime);
  903. } else {
  904. /* direct SPDIF */
  905. runtime->hw.formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
  906. }
  907. if ((err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS)) < 0)
  908. return err;
  909. runtime->private_data = dma;
  910. /* enable DMA bits */
  911. spin_lock_irq(&chip->reg_lock);
  912. dma->ops->enable_dma(chip, 1);
  913. spin_unlock_irq(&chip->reg_lock);
  914. dma->opened = 1;
  915. return 0;
  916. }
  917. static int snd_atiixp_pcm_close(struct snd_pcm_substream *substream,
  918. struct atiixp_dma *dma)
  919. {
  920. struct atiixp *chip = snd_pcm_substream_chip(substream);
  921. /* disable DMA bits */
  922. snd_assert(dma->ops && dma->ops->enable_dma, return -EINVAL);
  923. spin_lock_irq(&chip->reg_lock);
  924. dma->ops->enable_dma(chip, 0);
  925. spin_unlock_irq(&chip->reg_lock);
  926. dma->substream = NULL;
  927. dma->opened = 0;
  928. return 0;
  929. }
  930. /*
  931. */
  932. static int snd_atiixp_playback_open(struct snd_pcm_substream *substream)
  933. {
  934. struct atiixp *chip = snd_pcm_substream_chip(substream);
  935. int err;
  936. mutex_lock(&chip->open_mutex);
  937. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 0);
  938. mutex_unlock(&chip->open_mutex);
  939. if (err < 0)
  940. return err;
  941. substream->runtime->hw.channels_max = chip->max_channels;
  942. if (chip->max_channels > 2)
  943. /* channels must be even */
  944. snd_pcm_hw_constraint_step(substream->runtime, 0,
  945. SNDRV_PCM_HW_PARAM_CHANNELS, 2);
  946. return 0;
  947. }
  948. static int snd_atiixp_playback_close(struct snd_pcm_substream *substream)
  949. {
  950. struct atiixp *chip = snd_pcm_substream_chip(substream);
  951. int err;
  952. mutex_lock(&chip->open_mutex);
  953. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
  954. mutex_unlock(&chip->open_mutex);
  955. return err;
  956. }
  957. static int snd_atiixp_capture_open(struct snd_pcm_substream *substream)
  958. {
  959. struct atiixp *chip = snd_pcm_substream_chip(substream);
  960. return snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_CAPTURE], 1);
  961. }
  962. static int snd_atiixp_capture_close(struct snd_pcm_substream *substream)
  963. {
  964. struct atiixp *chip = snd_pcm_substream_chip(substream);
  965. return snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_CAPTURE]);
  966. }
  967. static int snd_atiixp_spdif_open(struct snd_pcm_substream *substream)
  968. {
  969. struct atiixp *chip = snd_pcm_substream_chip(substream);
  970. int err;
  971. mutex_lock(&chip->open_mutex);
  972. if (chip->spdif_over_aclink) /* share DMA_PLAYBACK */
  973. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 2);
  974. else
  975. err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_SPDIF], -1);
  976. mutex_unlock(&chip->open_mutex);
  977. return err;
  978. }
  979. static int snd_atiixp_spdif_close(struct snd_pcm_substream *substream)
  980. {
  981. struct atiixp *chip = snd_pcm_substream_chip(substream);
  982. int err;
  983. mutex_lock(&chip->open_mutex);
  984. if (chip->spdif_over_aclink)
  985. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
  986. else
  987. err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_SPDIF]);
  988. mutex_unlock(&chip->open_mutex);
  989. return err;
  990. }
  991. /* AC97 playback */
  992. static struct snd_pcm_ops snd_atiixp_playback_ops = {
  993. .open = snd_atiixp_playback_open,
  994. .close = snd_atiixp_playback_close,
  995. .ioctl = snd_pcm_lib_ioctl,
  996. .hw_params = snd_atiixp_pcm_hw_params,
  997. .hw_free = snd_atiixp_pcm_hw_free,
  998. .prepare = snd_atiixp_playback_prepare,
  999. .trigger = snd_atiixp_pcm_trigger,
  1000. .pointer = snd_atiixp_pcm_pointer,
  1001. };
  1002. /* AC97 capture */
  1003. static struct snd_pcm_ops snd_atiixp_capture_ops = {
  1004. .open = snd_atiixp_capture_open,
  1005. .close = snd_atiixp_capture_close,
  1006. .ioctl = snd_pcm_lib_ioctl,
  1007. .hw_params = snd_atiixp_pcm_hw_params,
  1008. .hw_free = snd_atiixp_pcm_hw_free,
  1009. .prepare = snd_atiixp_capture_prepare,
  1010. .trigger = snd_atiixp_pcm_trigger,
  1011. .pointer = snd_atiixp_pcm_pointer,
  1012. };
  1013. /* SPDIF playback */
  1014. static struct snd_pcm_ops snd_atiixp_spdif_ops = {
  1015. .open = snd_atiixp_spdif_open,
  1016. .close = snd_atiixp_spdif_close,
  1017. .ioctl = snd_pcm_lib_ioctl,
  1018. .hw_params = snd_atiixp_pcm_hw_params,
  1019. .hw_free = snd_atiixp_pcm_hw_free,
  1020. .prepare = snd_atiixp_spdif_prepare,
  1021. .trigger = snd_atiixp_pcm_trigger,
  1022. .pointer = snd_atiixp_pcm_pointer,
  1023. };
  1024. static struct ac97_pcm atiixp_pcm_defs[] __devinitdata = {
  1025. /* front PCM */
  1026. {
  1027. .exclusive = 1,
  1028. .r = { {
  1029. .slots = (1 << AC97_SLOT_PCM_LEFT) |
  1030. (1 << AC97_SLOT_PCM_RIGHT) |
  1031. (1 << AC97_SLOT_PCM_CENTER) |
  1032. (1 << AC97_SLOT_PCM_SLEFT) |
  1033. (1 << AC97_SLOT_PCM_SRIGHT) |
  1034. (1 << AC97_SLOT_LFE)
  1035. }
  1036. }
  1037. },
  1038. /* PCM IN #1 */
  1039. {
  1040. .stream = 1,
  1041. .exclusive = 1,
  1042. .r = { {
  1043. .slots = (1 << AC97_SLOT_PCM_LEFT) |
  1044. (1 << AC97_SLOT_PCM_RIGHT)
  1045. }
  1046. }
  1047. },
  1048. /* S/PDIF OUT (optional) */
  1049. {
  1050. .exclusive = 1,
  1051. .spdif = 1,
  1052. .r = { {
  1053. .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
  1054. (1 << AC97_SLOT_SPDIF_RIGHT2)
  1055. }
  1056. }
  1057. },
  1058. };
  1059. static struct atiixp_dma_ops snd_atiixp_playback_dma_ops = {
  1060. .type = ATI_DMA_PLAYBACK,
  1061. .llp_offset = ATI_REG_OUT_DMA_LINKPTR,
  1062. .dt_cur = ATI_REG_OUT_DMA_DT_CUR,
  1063. .enable_dma = atiixp_out_enable_dma,
  1064. .enable_transfer = atiixp_out_enable_transfer,
  1065. .flush_dma = atiixp_out_flush_dma,
  1066. };
  1067. static struct atiixp_dma_ops snd_atiixp_capture_dma_ops = {
  1068. .type = ATI_DMA_CAPTURE,
  1069. .llp_offset = ATI_REG_IN_DMA_LINKPTR,
  1070. .dt_cur = ATI_REG_IN_DMA_DT_CUR,
  1071. .enable_dma = atiixp_in_enable_dma,
  1072. .enable_transfer = atiixp_in_enable_transfer,
  1073. .flush_dma = atiixp_in_flush_dma,
  1074. };
  1075. static struct atiixp_dma_ops snd_atiixp_spdif_dma_ops = {
  1076. .type = ATI_DMA_SPDIF,
  1077. .llp_offset = ATI_REG_SPDF_DMA_LINKPTR,
  1078. .dt_cur = ATI_REG_SPDF_DMA_DT_CUR,
  1079. .enable_dma = atiixp_spdif_enable_dma,
  1080. .enable_transfer = atiixp_spdif_enable_transfer,
  1081. .flush_dma = atiixp_spdif_flush_dma,
  1082. };
  1083. static int __devinit snd_atiixp_pcm_new(struct atiixp *chip)
  1084. {
  1085. struct snd_pcm *pcm;
  1086. struct snd_ac97_bus *pbus = chip->ac97_bus;
  1087. int err, i, num_pcms;
  1088. /* initialize constants */
  1089. chip->dmas[ATI_DMA_PLAYBACK].ops = &snd_atiixp_playback_dma_ops;
  1090. chip->dmas[ATI_DMA_CAPTURE].ops = &snd_atiixp_capture_dma_ops;
  1091. if (! chip->spdif_over_aclink)
  1092. chip->dmas[ATI_DMA_SPDIF].ops = &snd_atiixp_spdif_dma_ops;
  1093. /* assign AC97 pcm */
  1094. if (chip->spdif_over_aclink)
  1095. num_pcms = 3;
  1096. else
  1097. num_pcms = 2;
  1098. err = snd_ac97_pcm_assign(pbus, num_pcms, atiixp_pcm_defs);
  1099. if (err < 0)
  1100. return err;
  1101. for (i = 0; i < num_pcms; i++)
  1102. chip->pcms[i] = &pbus->pcms[i];
  1103. chip->max_channels = 2;
  1104. if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
  1105. if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_LFE))
  1106. chip->max_channels = 6;
  1107. else
  1108. chip->max_channels = 4;
  1109. }
  1110. /* PCM #0: analog I/O */
  1111. err = snd_pcm_new(chip->card, "ATI IXP AC97",
  1112. ATI_PCMDEV_ANALOG, 1, 1, &pcm);
  1113. if (err < 0)
  1114. return err;
  1115. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_playback_ops);
  1116. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_atiixp_capture_ops);
  1117. pcm->private_data = chip;
  1118. strcpy(pcm->name, "ATI IXP AC97");
  1119. chip->pcmdevs[ATI_PCMDEV_ANALOG] = pcm;
  1120. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1121. snd_dma_pci_data(chip->pci),
  1122. 64*1024, 128*1024);
  1123. /* no SPDIF support on codec? */
  1124. if (chip->pcms[ATI_PCM_SPDIF] && ! chip->pcms[ATI_PCM_SPDIF]->rates)
  1125. return 0;
  1126. /* FIXME: non-48k sample rate doesn't work on my test machine with AD1888 */
  1127. if (chip->pcms[ATI_PCM_SPDIF])
  1128. chip->pcms[ATI_PCM_SPDIF]->rates = SNDRV_PCM_RATE_48000;
  1129. /* PCM #1: spdif playback */
  1130. err = snd_pcm_new(chip->card, "ATI IXP IEC958",
  1131. ATI_PCMDEV_DIGITAL, 1, 0, &pcm);
  1132. if (err < 0)
  1133. return err;
  1134. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_spdif_ops);
  1135. pcm->private_data = chip;
  1136. if (chip->spdif_over_aclink)
  1137. strcpy(pcm->name, "ATI IXP IEC958 (AC97)");
  1138. else
  1139. strcpy(pcm->name, "ATI IXP IEC958 (Direct)");
  1140. chip->pcmdevs[ATI_PCMDEV_DIGITAL] = pcm;
  1141. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1142. snd_dma_pci_data(chip->pci),
  1143. 64*1024, 128*1024);
  1144. /* pre-select AC97 SPDIF slots 10/11 */
  1145. for (i = 0; i < NUM_ATI_CODECS; i++) {
  1146. if (chip->ac97[i])
  1147. snd_ac97_update_bits(chip->ac97[i],
  1148. AC97_EXTENDED_STATUS,
  1149. 0x03 << 4, 0x03 << 4);
  1150. }
  1151. return 0;
  1152. }
  1153. /*
  1154. * interrupt handler
  1155. */
  1156. static irqreturn_t snd_atiixp_interrupt(int irq, void *dev_id)
  1157. {
  1158. struct atiixp *chip = dev_id;
  1159. unsigned int status;
  1160. status = atiixp_read(chip, ISR);
  1161. if (! status)
  1162. return IRQ_NONE;
  1163. /* process audio DMA */
  1164. if (status & ATI_REG_ISR_OUT_XRUN)
  1165. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
  1166. else if (status & ATI_REG_ISR_OUT_STATUS)
  1167. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
  1168. if (status & ATI_REG_ISR_IN_XRUN)
  1169. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
  1170. else if (status & ATI_REG_ISR_IN_STATUS)
  1171. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
  1172. if (! chip->spdif_over_aclink) {
  1173. if (status & ATI_REG_ISR_SPDF_XRUN)
  1174. snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
  1175. else if (status & ATI_REG_ISR_SPDF_STATUS)
  1176. snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
  1177. }
  1178. /* for codec detection */
  1179. if (status & CODEC_CHECK_BITS) {
  1180. unsigned int detected;
  1181. detected = status & CODEC_CHECK_BITS;
  1182. spin_lock(&chip->reg_lock);
  1183. chip->codec_not_ready_bits |= detected;
  1184. atiixp_update(chip, IER, detected, 0); /* disable the detected irqs */
  1185. spin_unlock(&chip->reg_lock);
  1186. }
  1187. /* ack */
  1188. atiixp_write(chip, ISR, status);
  1189. return IRQ_HANDLED;
  1190. }
  1191. /*
  1192. * ac97 mixer section
  1193. */
  1194. static struct ac97_quirk ac97_quirks[] __devinitdata = {
  1195. {
  1196. .subvendor = 0x103c,
  1197. .subdevice = 0x006b,
  1198. .name = "HP Pavilion ZV5030US",
  1199. .type = AC97_TUNE_MUTE_LED
  1200. },
  1201. {
  1202. .subvendor = 0x103c,
  1203. .subdevice = 0x308b,
  1204. .name = "HP nx6125",
  1205. .type = AC97_TUNE_MUTE_LED
  1206. },
  1207. { } /* terminator */
  1208. };
  1209. static int __devinit snd_atiixp_mixer_new(struct atiixp *chip, int clock,
  1210. const char *quirk_override)
  1211. {
  1212. struct snd_ac97_bus *pbus;
  1213. struct snd_ac97_template ac97;
  1214. int i, err;
  1215. int codec_count;
  1216. static struct snd_ac97_bus_ops ops = {
  1217. .write = snd_atiixp_ac97_write,
  1218. .read = snd_atiixp_ac97_read,
  1219. };
  1220. static unsigned int codec_skip[NUM_ATI_CODECS] = {
  1221. ATI_REG_ISR_CODEC0_NOT_READY,
  1222. ATI_REG_ISR_CODEC1_NOT_READY,
  1223. ATI_REG_ISR_CODEC2_NOT_READY,
  1224. };
  1225. if (snd_atiixp_codec_detect(chip) < 0)
  1226. return -ENXIO;
  1227. if ((err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus)) < 0)
  1228. return err;
  1229. pbus->clock = clock;
  1230. chip->ac97_bus = pbus;
  1231. codec_count = 0;
  1232. for (i = 0; i < NUM_ATI_CODECS; i++) {
  1233. if (chip->codec_not_ready_bits & codec_skip[i])
  1234. continue;
  1235. memset(&ac97, 0, sizeof(ac97));
  1236. ac97.private_data = chip;
  1237. ac97.pci = chip->pci;
  1238. ac97.num = i;
  1239. ac97.scaps = AC97_SCAP_SKIP_MODEM | AC97_SCAP_POWER_SAVE;
  1240. if (! chip->spdif_over_aclink)
  1241. ac97.scaps |= AC97_SCAP_NO_SPDIF;
  1242. if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i])) < 0) {
  1243. chip->ac97[i] = NULL; /* to be sure */
  1244. snd_printdd("atiixp: codec %d not available for audio\n", i);
  1245. continue;
  1246. }
  1247. codec_count++;
  1248. }
  1249. if (! codec_count) {
  1250. snd_printk(KERN_ERR "atiixp: no codec available\n");
  1251. return -ENODEV;
  1252. }
  1253. snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
  1254. return 0;
  1255. }
  1256. #ifdef CONFIG_PM
  1257. /*
  1258. * power management
  1259. */
  1260. static int snd_atiixp_suspend(struct pci_dev *pci, pm_message_t state)
  1261. {
  1262. struct snd_card *card = pci_get_drvdata(pci);
  1263. struct atiixp *chip = card->private_data;
  1264. int i;
  1265. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1266. for (i = 0; i < NUM_ATI_PCMDEVS; i++)
  1267. if (chip->pcmdevs[i]) {
  1268. struct atiixp_dma *dma = &chip->dmas[i];
  1269. if (dma->substream && dma->running)
  1270. dma->saved_curptr = readl(chip->remap_addr +
  1271. dma->ops->dt_cur);
  1272. snd_pcm_suspend_all(chip->pcmdevs[i]);
  1273. }
  1274. for (i = 0; i < NUM_ATI_CODECS; i++)
  1275. snd_ac97_suspend(chip->ac97[i]);
  1276. snd_atiixp_aclink_down(chip);
  1277. snd_atiixp_chip_stop(chip);
  1278. pci_disable_device(pci);
  1279. pci_save_state(pci);
  1280. pci_set_power_state(pci, pci_choose_state(pci, state));
  1281. return 0;
  1282. }
  1283. static int snd_atiixp_resume(struct pci_dev *pci)
  1284. {
  1285. struct snd_card *card = pci_get_drvdata(pci);
  1286. struct atiixp *chip = card->private_data;
  1287. int i;
  1288. pci_set_power_state(pci, PCI_D0);
  1289. pci_restore_state(pci);
  1290. if (pci_enable_device(pci) < 0) {
  1291. printk(KERN_ERR "atiixp: pci_enable_device failed, "
  1292. "disabling device\n");
  1293. snd_card_disconnect(card);
  1294. return -EIO;
  1295. }
  1296. pci_set_master(pci);
  1297. snd_atiixp_aclink_reset(chip);
  1298. snd_atiixp_chip_start(chip);
  1299. for (i = 0; i < NUM_ATI_CODECS; i++)
  1300. snd_ac97_resume(chip->ac97[i]);
  1301. for (i = 0; i < NUM_ATI_PCMDEVS; i++)
  1302. if (chip->pcmdevs[i]) {
  1303. struct atiixp_dma *dma = &chip->dmas[i];
  1304. if (dma->substream && dma->suspended) {
  1305. dma->ops->enable_dma(chip, 1);
  1306. dma->substream->ops->prepare(dma->substream);
  1307. writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
  1308. chip->remap_addr + dma->ops->llp_offset);
  1309. writel(dma->saved_curptr, chip->remap_addr +
  1310. dma->ops->dt_cur);
  1311. }
  1312. }
  1313. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1314. return 0;
  1315. }
  1316. #endif /* CONFIG_PM */
  1317. #ifdef CONFIG_PROC_FS
  1318. /*
  1319. * proc interface for register dump
  1320. */
  1321. static void snd_atiixp_proc_read(struct snd_info_entry *entry,
  1322. struct snd_info_buffer *buffer)
  1323. {
  1324. struct atiixp *chip = entry->private_data;
  1325. int i;
  1326. for (i = 0; i < 256; i += 4)
  1327. snd_iprintf(buffer, "%02x: %08x\n", i, readl(chip->remap_addr + i));
  1328. }
  1329. static void __devinit snd_atiixp_proc_init(struct atiixp *chip)
  1330. {
  1331. struct snd_info_entry *entry;
  1332. if (! snd_card_proc_new(chip->card, "atiixp", &entry))
  1333. snd_info_set_text_ops(entry, chip, snd_atiixp_proc_read);
  1334. }
  1335. #else /* !CONFIG_PROC_FS */
  1336. #define snd_atiixp_proc_init(chip)
  1337. #endif
  1338. /*
  1339. * destructor
  1340. */
  1341. static int snd_atiixp_free(struct atiixp *chip)
  1342. {
  1343. if (chip->irq < 0)
  1344. goto __hw_end;
  1345. snd_atiixp_chip_stop(chip);
  1346. __hw_end:
  1347. if (chip->irq >= 0)
  1348. free_irq(chip->irq, chip);
  1349. if (chip->remap_addr)
  1350. iounmap(chip->remap_addr);
  1351. pci_release_regions(chip->pci);
  1352. pci_disable_device(chip->pci);
  1353. kfree(chip);
  1354. return 0;
  1355. }
  1356. static int snd_atiixp_dev_free(struct snd_device *device)
  1357. {
  1358. struct atiixp *chip = device->device_data;
  1359. return snd_atiixp_free(chip);
  1360. }
  1361. /*
  1362. * constructor for chip instance
  1363. */
  1364. static int __devinit snd_atiixp_create(struct snd_card *card,
  1365. struct pci_dev *pci,
  1366. struct atiixp **r_chip)
  1367. {
  1368. static struct snd_device_ops ops = {
  1369. .dev_free = snd_atiixp_dev_free,
  1370. };
  1371. struct atiixp *chip;
  1372. int err;
  1373. if ((err = pci_enable_device(pci)) < 0)
  1374. return err;
  1375. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1376. if (chip == NULL) {
  1377. pci_disable_device(pci);
  1378. return -ENOMEM;
  1379. }
  1380. spin_lock_init(&chip->reg_lock);
  1381. mutex_init(&chip->open_mutex);
  1382. chip->card = card;
  1383. chip->pci = pci;
  1384. chip->irq = -1;
  1385. if ((err = pci_request_regions(pci, "ATI IXP AC97")) < 0) {
  1386. pci_disable_device(pci);
  1387. kfree(chip);
  1388. return err;
  1389. }
  1390. chip->addr = pci_resource_start(pci, 0);
  1391. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci, 0));
  1392. if (chip->remap_addr == NULL) {
  1393. snd_printk(KERN_ERR "AC'97 space ioremap problem\n");
  1394. snd_atiixp_free(chip);
  1395. return -EIO;
  1396. }
  1397. if (request_irq(pci->irq, snd_atiixp_interrupt, IRQF_SHARED,
  1398. card->shortname, chip)) {
  1399. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1400. snd_atiixp_free(chip);
  1401. return -EBUSY;
  1402. }
  1403. chip->irq = pci->irq;
  1404. pci_set_master(pci);
  1405. synchronize_irq(chip->irq);
  1406. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  1407. snd_atiixp_free(chip);
  1408. return err;
  1409. }
  1410. snd_card_set_dev(card, &pci->dev);
  1411. *r_chip = chip;
  1412. return 0;
  1413. }
  1414. static int __devinit snd_atiixp_probe(struct pci_dev *pci,
  1415. const struct pci_device_id *pci_id)
  1416. {
  1417. struct snd_card *card;
  1418. struct atiixp *chip;
  1419. int err;
  1420. card = snd_card_new(index, id, THIS_MODULE, 0);
  1421. if (card == NULL)
  1422. return -ENOMEM;
  1423. strcpy(card->driver, spdif_aclink ? "ATIIXP" : "ATIIXP-SPDMA");
  1424. strcpy(card->shortname, "ATI IXP");
  1425. if ((err = snd_atiixp_create(card, pci, &chip)) < 0)
  1426. goto __error;
  1427. card->private_data = chip;
  1428. if ((err = snd_atiixp_aclink_reset(chip)) < 0)
  1429. goto __error;
  1430. chip->spdif_over_aclink = spdif_aclink;
  1431. if ((err = snd_atiixp_mixer_new(chip, ac97_clock, ac97_quirk)) < 0)
  1432. goto __error;
  1433. if ((err = snd_atiixp_pcm_new(chip)) < 0)
  1434. goto __error;
  1435. snd_atiixp_proc_init(chip);
  1436. snd_atiixp_chip_start(chip);
  1437. snprintf(card->longname, sizeof(card->longname),
  1438. "%s rev %x with %s at %#lx, irq %i", card->shortname,
  1439. pci->revision,
  1440. chip->ac97[0] ? snd_ac97_get_short_name(chip->ac97[0]) : "?",
  1441. chip->addr, chip->irq);
  1442. if ((err = snd_card_register(card)) < 0)
  1443. goto __error;
  1444. pci_set_drvdata(pci, card);
  1445. return 0;
  1446. __error:
  1447. snd_card_free(card);
  1448. return err;
  1449. }
  1450. static void __devexit snd_atiixp_remove(struct pci_dev *pci)
  1451. {
  1452. snd_card_free(pci_get_drvdata(pci));
  1453. pci_set_drvdata(pci, NULL);
  1454. }
  1455. static struct pci_driver driver = {
  1456. .name = "ATI IXP AC97 controller",
  1457. .id_table = snd_atiixp_ids,
  1458. .probe = snd_atiixp_probe,
  1459. .remove = __devexit_p(snd_atiixp_remove),
  1460. #ifdef CONFIG_PM
  1461. .suspend = snd_atiixp_suspend,
  1462. .resume = snd_atiixp_resume,
  1463. #endif
  1464. };
  1465. static int __init alsa_card_atiixp_init(void)
  1466. {
  1467. return pci_register_driver(&driver);
  1468. }
  1469. static void __exit alsa_card_atiixp_exit(void)
  1470. {
  1471. pci_unregister_driver(&driver);
  1472. }
  1473. module_init(alsa_card_atiixp_init)
  1474. module_exit(alsa_card_atiixp_exit)