pgtable_32.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. #ifndef _I386_PGTABLE_H
  2. #define _I386_PGTABLE_H
  3. /*
  4. * The Linux memory management assumes a three-level page table setup. On
  5. * the i386, we use that, but "fold" the mid level into the top-level page
  6. * table, so that we physically have the same two-level page table as the
  7. * i386 mmu expects.
  8. *
  9. * This file contains the functions and defines necessary to modify and use
  10. * the i386 page table tree.
  11. */
  12. #ifndef __ASSEMBLY__
  13. #include <asm/processor.h>
  14. #include <asm/fixmap.h>
  15. #include <linux/threads.h>
  16. #include <asm/paravirt.h>
  17. #include <linux/bitops.h>
  18. #include <linux/slab.h>
  19. #include <linux/list.h>
  20. #include <linux/spinlock.h>
  21. struct mm_struct;
  22. struct vm_area_struct;
  23. extern pgd_t swapper_pg_dir[1024];
  24. static inline void pgtable_cache_init(void) { }
  25. static inline void check_pgt_cache(void) { }
  26. void paging_init(void);
  27. /*
  28. * The Linux x86 paging architecture is 'compile-time dual-mode', it
  29. * implements both the traditional 2-level x86 page tables and the
  30. * newer 3-level PAE-mode page tables.
  31. */
  32. #ifdef CONFIG_X86_PAE
  33. # include <asm/pgtable-3level-defs.h>
  34. # define PMD_SIZE (1UL << PMD_SHIFT)
  35. # define PMD_MASK (~(PMD_SIZE - 1))
  36. #else
  37. # include <asm/pgtable-2level-defs.h>
  38. #endif
  39. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  40. #define PGDIR_MASK (~(PGDIR_SIZE - 1))
  41. /* Just any arbitrary offset to the start of the vmalloc VM area: the
  42. * current 8MB value just means that there will be a 8MB "hole" after the
  43. * physical memory until the kernel virtual memory starts. That means that
  44. * any out-of-bounds memory accesses will hopefully be caught.
  45. * The vmalloc() routines leaves a hole of 4kB between each vmalloced
  46. * area for the same reason. ;)
  47. */
  48. #define VMALLOC_OFFSET (8 * 1024 * 1024)
  49. #define VMALLOC_START (((unsigned long)high_memory + 2 * VMALLOC_OFFSET - 1) \
  50. & ~(VMALLOC_OFFSET - 1))
  51. #ifdef CONFIG_X86_PAE
  52. #define LAST_PKMAP 512
  53. #else
  54. #define LAST_PKMAP 1024
  55. #endif
  56. #define PKMAP_BASE ((FIXADDR_BOOT_START - PAGE_SIZE * (LAST_PKMAP + 1)) \
  57. & PMD_MASK)
  58. #ifdef CONFIG_HIGHMEM
  59. # define VMALLOC_END (PKMAP_BASE - 2 * PAGE_SIZE)
  60. #else
  61. # define VMALLOC_END (FIXADDR_START - 2 * PAGE_SIZE)
  62. #endif
  63. /*
  64. * Define this if things work differently on an i386 and an i486:
  65. * it will (on an i486) warn about kernel memory accesses that are
  66. * done without a 'access_ok(VERIFY_WRITE,..)'
  67. */
  68. #undef TEST_ACCESS_OK
  69. /* The boot page tables (all created as a single array) */
  70. extern unsigned long pg0[];
  71. #define pte_present(x) ((x).pte_low & (_PAGE_PRESENT | _PAGE_PROTNONE))
  72. /* To avoid harmful races, pmd_none(x) should check only the lower when PAE */
  73. #define pmd_none(x) (!(unsigned long)pmd_val((x)))
  74. #define pmd_present(x) (pmd_val((x)) & _PAGE_PRESENT)
  75. extern int pmd_bad(pmd_t pmd);
  76. #define pmd_bad_v1(x) \
  77. (_KERNPG_TABLE != (pmd_val((x)) & ~(PAGE_MASK | _PAGE_USER)))
  78. #define pmd_bad_v2(x) \
  79. (_KERNPG_TABLE != (pmd_val((x)) & ~(PAGE_MASK | _PAGE_USER | \
  80. _PAGE_PSE | _PAGE_NX)))
  81. #define pages_to_mb(x) ((x) >> (20-PAGE_SHIFT))
  82. #ifdef CONFIG_X86_PAE
  83. # include <asm/pgtable-3level.h>
  84. #else
  85. # include <asm/pgtable-2level.h>
  86. #endif
  87. /*
  88. * Macro to mark a page protection value as "uncacheable".
  89. * On processors which do not support it, this is a no-op.
  90. */
  91. #define pgprot_noncached(prot) \
  92. ((boot_cpu_data.x86 > 3) \
  93. ? (__pgprot(pgprot_val(prot) | _PAGE_PCD | _PAGE_PWT)) \
  94. : (prot))
  95. /*
  96. * Conversion functions: convert a page and protection to a page entry,
  97. * and a page entry and page directory to the page they refer to.
  98. */
  99. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  100. /*
  101. * the pgd page can be thought of an array like this: pgd_t[PTRS_PER_PGD]
  102. *
  103. * this macro returns the index of the entry in the pgd page which would
  104. * control the given virtual address
  105. */
  106. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  107. #define pgd_index_k(addr) pgd_index((addr))
  108. /*
  109. * pgd_offset() returns a (pgd_t *)
  110. * pgd_index() is used get the offset into the pgd page's array of pgd_t's;
  111. */
  112. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index((address)))
  113. /*
  114. * a shortcut which implies the use of the kernel's pgd, instead
  115. * of a process's
  116. */
  117. #define pgd_offset_k(address) pgd_offset(&init_mm, (address))
  118. static inline int pud_large(pud_t pud) { return 0; }
  119. /*
  120. * the pmd page can be thought of an array like this: pmd_t[PTRS_PER_PMD]
  121. *
  122. * this macro returns the index of the entry in the pmd page which would
  123. * control the given virtual address
  124. */
  125. #define pmd_index(address) \
  126. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  127. /*
  128. * the pte page can be thought of an array like this: pte_t[PTRS_PER_PTE]
  129. *
  130. * this macro returns the index of the entry in the pte page which would
  131. * control the given virtual address
  132. */
  133. #define pte_index(address) \
  134. (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  135. #define pte_offset_kernel(dir, address) \
  136. ((pte_t *)pmd_page_vaddr(*(dir)) + pte_index((address)))
  137. #define pmd_page(pmd) (pfn_to_page(pmd_val((pmd)) >> PAGE_SHIFT))
  138. #define pmd_page_vaddr(pmd) \
  139. ((unsigned long)__va(pmd_val((pmd)) & PAGE_MASK))
  140. #if defined(CONFIG_HIGHPTE)
  141. #define pte_offset_map(dir, address) \
  142. ((pte_t *)kmap_atomic_pte(pmd_page(*(dir)), KM_PTE0) + \
  143. pte_index((address)))
  144. #define pte_offset_map_nested(dir, address) \
  145. ((pte_t *)kmap_atomic_pte(pmd_page(*(dir)), KM_PTE1) + \
  146. pte_index((address)))
  147. #define pte_unmap(pte) kunmap_atomic((pte), KM_PTE0)
  148. #define pte_unmap_nested(pte) kunmap_atomic((pte), KM_PTE1)
  149. #else
  150. #define pte_offset_map(dir, address) \
  151. ((pte_t *)page_address(pmd_page(*(dir))) + pte_index((address)))
  152. #define pte_offset_map_nested(dir, address) pte_offset_map((dir), (address))
  153. #define pte_unmap(pte) do { } while (0)
  154. #define pte_unmap_nested(pte) do { } while (0)
  155. #endif
  156. /* Clear a kernel PTE and flush it from the TLB */
  157. #define kpte_clear_flush(ptep, vaddr) \
  158. do { \
  159. pte_clear(&init_mm, (vaddr), (ptep)); \
  160. __flush_tlb_one((vaddr)); \
  161. } while (0)
  162. /*
  163. * The i386 doesn't have any external MMU info: the kernel page
  164. * tables contain all the necessary information.
  165. */
  166. #define update_mmu_cache(vma, address, pte) do { } while (0)
  167. void native_pagetable_setup_start(pgd_t *base);
  168. void native_pagetable_setup_done(pgd_t *base);
  169. #ifndef CONFIG_PARAVIRT
  170. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  171. {
  172. native_pagetable_setup_start(base);
  173. }
  174. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  175. {
  176. native_pagetable_setup_done(base);
  177. }
  178. #endif /* !CONFIG_PARAVIRT */
  179. #endif /* !__ASSEMBLY__ */
  180. /*
  181. * kern_addr_valid() is (1) for FLATMEM and (0) for
  182. * SPARSEMEM and DISCONTIGMEM
  183. */
  184. #ifdef CONFIG_FLATMEM
  185. #define kern_addr_valid(addr) (1)
  186. #else
  187. #define kern_addr_valid(kaddr) (0)
  188. #endif
  189. #define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
  190. remap_pfn_range(vma, vaddr, pfn, size, prot)
  191. #endif /* _I386_PGTABLE_H */