msr.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. #ifndef __ASM_X86_MSR_H_
  2. #define __ASM_X86_MSR_H_
  3. #include <asm/msr-index.h>
  4. #ifndef __ASSEMBLY__
  5. # include <linux/types.h>
  6. #endif
  7. #ifdef __KERNEL__
  8. #ifndef __ASSEMBLY__
  9. #include <asm/asm.h>
  10. #include <asm/errno.h>
  11. static inline unsigned long long native_read_tscp(unsigned int *aux)
  12. {
  13. unsigned long low, high;
  14. asm volatile(".byte 0x0f,0x01,0xf9"
  15. : "=a" (low), "=d" (high), "=c" (*aux));
  16. return low | ((u64)high >> 32);
  17. }
  18. /*
  19. * i386 calling convention returns 64-bit value in edx:eax, while
  20. * x86_64 returns at rax. Also, the "A" constraint does not really
  21. * mean rdx:rax in x86_64, so we need specialized behaviour for each
  22. * architecture
  23. */
  24. #ifdef CONFIG_X86_64
  25. #define DECLARE_ARGS(val, low, high) unsigned low, high
  26. #define EAX_EDX_VAL(val, low, high) ((low) | ((u64)(high) << 32))
  27. #define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high)
  28. #define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
  29. #else
  30. #define DECLARE_ARGS(val, low, high) unsigned long long val
  31. #define EAX_EDX_VAL(val, low, high) (val)
  32. #define EAX_EDX_ARGS(val, low, high) "A" (val)
  33. #define EAX_EDX_RET(val, low, high) "=A" (val)
  34. #endif
  35. static inline unsigned long long native_read_msr(unsigned int msr)
  36. {
  37. DECLARE_ARGS(val, low, high);
  38. asm volatile("rdmsr" : EAX_EDX_RET(val, low, high) : "c" (msr));
  39. return EAX_EDX_VAL(val, low, high);
  40. }
  41. static inline unsigned long long native_read_msr_safe(unsigned int msr,
  42. int *err)
  43. {
  44. DECLARE_ARGS(val, low, high);
  45. asm volatile("2: rdmsr ; xor %0,%0\n"
  46. "1:\n\t"
  47. ".section .fixup,\"ax\"\n\t"
  48. "3: mov %3,%0 ; jmp 1b\n\t"
  49. ".previous\n\t"
  50. _ASM_EXTABLE(2b, 3b)
  51. : "=r" (*err), EAX_EDX_RET(val, low, high)
  52. : "c" (msr), "i" (-EFAULT));
  53. return EAX_EDX_VAL(val, low, high);
  54. }
  55. static inline void native_write_msr(unsigned int msr,
  56. unsigned low, unsigned high)
  57. {
  58. asm volatile("wrmsr" : : "c" (msr), "a"(low), "d" (high));
  59. }
  60. static inline int native_write_msr_safe(unsigned int msr,
  61. unsigned low, unsigned high)
  62. {
  63. int err;
  64. asm volatile("2: wrmsr ; xor %0,%0\n"
  65. "1:\n\t"
  66. ".section .fixup,\"ax\"\n\t"
  67. "3: mov %4,%0 ; jmp 1b\n\t"
  68. ".previous\n\t"
  69. _ASM_EXTABLE(2b, 3b)
  70. : "=a" (err)
  71. : "c" (msr), "0" (low), "d" (high),
  72. "i" (-EFAULT));
  73. return err;
  74. }
  75. extern unsigned long long native_read_tsc(void);
  76. static __always_inline unsigned long long __native_read_tsc(void)
  77. {
  78. DECLARE_ARGS(val, low, high);
  79. rdtsc_barrier();
  80. asm volatile("rdtsc" : EAX_EDX_RET(val, low, high));
  81. rdtsc_barrier();
  82. return EAX_EDX_VAL(val, low, high);
  83. }
  84. static inline unsigned long long native_read_pmc(int counter)
  85. {
  86. DECLARE_ARGS(val, low, high);
  87. asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
  88. return EAX_EDX_VAL(val, low, high);
  89. }
  90. #ifdef CONFIG_PARAVIRT
  91. #include <asm/paravirt.h>
  92. #else
  93. #include <linux/errno.h>
  94. /*
  95. * Access to machine-specific registers (available on 586 and better only)
  96. * Note: the rd* operations modify the parameters directly (without using
  97. * pointer indirection), this allows gcc to optimize better
  98. */
  99. #define rdmsr(msr, val1, val2) \
  100. do { \
  101. u64 __val = native_read_msr((msr)); \
  102. (val1) = (u32)__val; \
  103. (val2) = (u32)(__val >> 32); \
  104. } while (0)
  105. static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
  106. {
  107. native_write_msr(msr, low, high);
  108. }
  109. #define rdmsrl(msr, val) \
  110. ((val) = native_read_msr((msr)))
  111. #define wrmsrl(msr, val) \
  112. native_write_msr((msr), (u32)((u64)(val)), (u32)((u64)(val) >> 32))
  113. /* wrmsr with exception handling */
  114. static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
  115. {
  116. return native_write_msr_safe(msr, low, high);
  117. }
  118. /* rdmsr with exception handling */
  119. #define rdmsr_safe(msr, p1, p2) \
  120. ({ \
  121. int __err; \
  122. u64 __val = native_read_msr_safe((msr), &__err); \
  123. (*p1) = (u32)__val; \
  124. (*p2) = (u32)(__val >> 32); \
  125. __err; \
  126. })
  127. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  128. {
  129. int err;
  130. *p = native_read_msr_safe(msr, &err);
  131. return err;
  132. }
  133. #define rdtscl(low) \
  134. ((low) = (u32)native_read_tsc())
  135. #define rdtscll(val) \
  136. ((val) = native_read_tsc())
  137. #define rdpmc(counter, low, high) \
  138. do { \
  139. u64 _l = native_read_pmc((counter)); \
  140. (low) = (u32)_l; \
  141. (high) = (u32)(_l >> 32); \
  142. } while (0)
  143. #define rdtscp(low, high, aux) \
  144. do { \
  145. unsigned long long _val = native_read_tscp(&(aux)); \
  146. (low) = (u32)_val; \
  147. (high) = (u32)(_val >> 32); \
  148. } while (0)
  149. #define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
  150. #endif /* !CONFIG_PARAVIRT */
  151. #define checking_wrmsrl(msr, val) wrmsr_safe((msr), (u32)(val), \
  152. (u32)((val) >> 32))
  153. #define write_tsc(val1, val2) wrmsr(0x10, (val1), (val2))
  154. #define write_rdtscp_aux(val) wrmsr(0xc0000103, (val), 0)
  155. #ifdef CONFIG_SMP
  156. void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
  157. void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
  158. int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
  159. int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
  160. #else /* CONFIG_SMP */
  161. static inline void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
  162. {
  163. rdmsr(msr_no, *l, *h);
  164. }
  165. static inline void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
  166. {
  167. wrmsr(msr_no, l, h);
  168. }
  169. static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no,
  170. u32 *l, u32 *h)
  171. {
  172. return rdmsr_safe(msr_no, l, h);
  173. }
  174. static inline int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
  175. {
  176. return wrmsr_safe(msr_no, l, h);
  177. }
  178. #endif /* CONFIG_SMP */
  179. #endif /* __ASSEMBLY__ */
  180. #endif /* __KERNEL__ */
  181. #endif