pci-bridge.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. struct device_node;
  14. extern unsigned int ppc_pci_flags;
  15. enum {
  16. /* Force re-assigning all resources (ignore firmware
  17. * setup completely)
  18. */
  19. PPC_PCI_REASSIGN_ALL_RSRC = 0x00000001,
  20. /* Re-assign all bus numbers */
  21. PPC_PCI_REASSIGN_ALL_BUS = 0x00000002,
  22. /* Do not try to assign, just use existing setup */
  23. PPC_PCI_PROBE_ONLY = 0x00000004,
  24. /* Don't bother with ISA alignment unless the bridge has
  25. * ISA forwarding enabled
  26. */
  27. PPC_PCI_CAN_SKIP_ISA_ALIGN = 0x00000008,
  28. /* Enable domain numbers in /proc */
  29. PPC_PCI_ENABLE_PROC_DOMAINS = 0x00000010,
  30. /* ... except for domain 0 */
  31. PPC_PCI_COMPAT_DOMAIN_0 = 0x00000020,
  32. };
  33. /*
  34. * Structure of a PCI controller (host bridge)
  35. */
  36. struct pci_controller {
  37. struct pci_bus *bus;
  38. char is_dynamic;
  39. #ifdef CONFIG_PPC64
  40. int node;
  41. #endif
  42. struct device_node *dn;
  43. struct list_head list_node;
  44. struct device *parent;
  45. int first_busno;
  46. int last_busno;
  47. #ifndef CONFIG_PPC64
  48. int self_busno;
  49. #endif
  50. void __iomem *io_base_virt;
  51. #ifdef CONFIG_PPC64
  52. void *io_base_alloc;
  53. #endif
  54. resource_size_t io_base_phys;
  55. #ifndef CONFIG_PPC64
  56. resource_size_t pci_io_size;
  57. #endif
  58. /* Some machines (PReP) have a non 1:1 mapping of
  59. * the PCI memory space in the CPU bus space
  60. */
  61. resource_size_t pci_mem_offset;
  62. #ifdef CONFIG_PPC64
  63. unsigned long pci_io_size;
  64. #endif
  65. struct pci_ops *ops;
  66. unsigned int __iomem *cfg_addr;
  67. void __iomem *cfg_data;
  68. #ifndef CONFIG_PPC64
  69. /*
  70. * Used for variants of PCI indirect handling and possible quirks:
  71. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  72. * EXT_REG - provides access to PCI-e extended registers
  73. * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
  74. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  75. * to determine which bus number to match on when generating type0
  76. * config cycles
  77. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  78. * hanging if we don't have link and try to do config cycles to
  79. * anything but the PHB. Only allow talking to the PHB if this is
  80. * set.
  81. * BIG_ENDIAN - cfg_addr is a big endian register
  82. */
  83. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  84. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  85. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  86. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  87. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  88. u32 indirect_type;
  89. #endif /* !CONFIG_PPC64 */
  90. /* Currently, we limit ourselves to 1 IO range and 3 mem
  91. * ranges since the common pci_bus structure can't handle more
  92. */
  93. struct resource io_resource;
  94. struct resource mem_resources[3];
  95. int global_number; /* PCI domain number */
  96. #ifdef CONFIG_PPC64
  97. unsigned long buid;
  98. unsigned long dma_window_base_cur;
  99. unsigned long dma_window_size;
  100. void *private_data;
  101. #endif /* CONFIG_PPC64 */
  102. };
  103. #ifndef CONFIG_PPC64
  104. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  105. {
  106. return bus->sysdata;
  107. }
  108. static inline int isa_vaddr_is_ioport(void __iomem *address)
  109. {
  110. /* No specific ISA handling on ppc32 at this stage, it
  111. * all goes through PCI
  112. */
  113. return 0;
  114. }
  115. /* These are used for config access before all the PCI probing
  116. has been done. */
  117. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  118. int dev_fn, int where, u8 *val);
  119. extern int early_read_config_word(struct pci_controller *hose, int bus,
  120. int dev_fn, int where, u16 *val);
  121. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  122. int dev_fn, int where, u32 *val);
  123. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  124. int dev_fn, int where, u8 val);
  125. extern int early_write_config_word(struct pci_controller *hose, int bus,
  126. int dev_fn, int where, u16 val);
  127. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  128. int dev_fn, int where, u32 val);
  129. extern int early_find_capability(struct pci_controller *hose, int bus,
  130. int dev_fn, int cap);
  131. extern void setup_indirect_pci(struct pci_controller* hose,
  132. resource_size_t cfg_addr,
  133. resource_size_t cfg_data, u32 flags);
  134. extern void setup_grackle(struct pci_controller *hose);
  135. #else /* CONFIG_PPC64 */
  136. /*
  137. * PCI stuff, for nodes representing PCI devices, pointed to
  138. * by device_node->data.
  139. */
  140. struct iommu_table;
  141. struct pci_dn {
  142. int busno; /* pci bus number */
  143. int devfn; /* pci device and function number */
  144. struct pci_controller *phb; /* for pci devices */
  145. struct iommu_table *iommu_table; /* for phb's or bridges */
  146. struct device_node *node; /* back-pointer to the device_node */
  147. int pci_ext_config_space; /* for pci devices */
  148. #ifdef CONFIG_EEH
  149. struct pci_dev *pcidev; /* back-pointer to the pci device */
  150. int class_code; /* pci device class */
  151. int eeh_mode; /* See eeh.h for possible EEH_MODEs */
  152. int eeh_config_addr;
  153. int eeh_pe_config_addr; /* new-style partition endpoint address */
  154. int eeh_check_count; /* # times driver ignored error */
  155. int eeh_freeze_count; /* # times this device froze up. */
  156. int eeh_false_positives; /* # times this device reported #ff's */
  157. u32 config_space[16]; /* saved PCI config space */
  158. #endif
  159. };
  160. /* Get the pointer to a device_node's pci_dn */
  161. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  162. extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
  163. /* Get a device_node from a pci_dev. This code must be fast except
  164. * in the case where the sysdata is incorrect and needs to be fixed
  165. * up (this will only happen once).
  166. * In this case the sysdata will have been inherited from a PCI host
  167. * bridge or a PCI-PCI bridge further up the tree, so it will point
  168. * to a valid struct pci_dn, just not the one we want.
  169. */
  170. static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
  171. {
  172. struct device_node *dn = dev->sysdata;
  173. struct pci_dn *pdn = dn->data;
  174. if (pdn && pdn->devfn == dev->devfn && pdn->busno == dev->bus->number)
  175. return dn; /* fast path. sysdata is good */
  176. return fetch_dev_dn(dev);
  177. }
  178. static inline int pci_device_from_OF_node(struct device_node *np,
  179. u8 *bus, u8 *devfn)
  180. {
  181. if (!PCI_DN(np))
  182. return -ENODEV;
  183. *bus = PCI_DN(np)->busno;
  184. *devfn = PCI_DN(np)->devfn;
  185. return 0;
  186. }
  187. static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
  188. {
  189. if (bus->self)
  190. return pci_device_to_OF_node(bus->self);
  191. else
  192. return bus->sysdata; /* Must be root bus (PHB) */
  193. }
  194. /** Find the bus corresponding to the indicated device node */
  195. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  196. /** Remove all of the PCI devices under this bus */
  197. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  198. /** Discover new pci devices under this bus, and add them */
  199. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  200. extern void pcibios_fixup_new_pci_devices(struct pci_bus *bus);
  201. extern int pcibios_remove_root_bus(struct pci_controller *phb);
  202. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  203. {
  204. struct device_node *busdn = bus->sysdata;
  205. BUG_ON(busdn == NULL);
  206. return PCI_DN(busdn)->phb;
  207. }
  208. extern void isa_bridge_find_early(struct pci_controller *hose);
  209. static inline int isa_vaddr_is_ioport(void __iomem *address)
  210. {
  211. /* Check if address hits the reserved legacy IO range */
  212. unsigned long ea = (unsigned long)address;
  213. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  214. }
  215. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  216. extern int pcibios_map_io_space(struct pci_bus *bus);
  217. /* Return values for ppc_md.pci_probe_mode function */
  218. #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
  219. #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
  220. #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
  221. #ifdef CONFIG_NUMA
  222. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  223. #else
  224. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  225. #endif
  226. #endif /* CONFIG_PPC64 */
  227. /* Get the PCI host controller for an OF device */
  228. extern struct pci_controller *pci_find_hose_for_OF_device(
  229. struct device_node* node);
  230. /* Fill up host controller resources from the OF node */
  231. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  232. struct device_node *dev, int primary);
  233. /* Allocate & free a PCI host bridge structure */
  234. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  235. extern void pcibios_free_controller(struct pci_controller *phb);
  236. #ifdef CONFIG_PCI
  237. extern unsigned long pci_address_to_pio(phys_addr_t address);
  238. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  239. #else
  240. static inline unsigned long pci_address_to_pio(phys_addr_t address)
  241. {
  242. return (unsigned long)-1;
  243. }
  244. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  245. {
  246. return 0;
  247. }
  248. #endif /* CONFIG_PCI */
  249. #endif /* __KERNEL__ */
  250. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */