pb1200.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /*
  2. * AMD Alchemy PB1200 Referrence Board
  3. * Board Registers defines.
  4. *
  5. * ########################################################################
  6. *
  7. * This program is free software; you can distribute it and/or modify it
  8. * under the terms of the GNU General Public License (Version 2) as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  19. *
  20. * ########################################################################
  21. *
  22. *
  23. */
  24. #ifndef __ASM_PB1200_H
  25. #define __ASM_PB1200_H
  26. #include <linux/types.h>
  27. #include <asm/mach-au1x00/au1xxx_psc.h>
  28. // This is defined in au1000.h with bogus value
  29. #undef AU1X00_EXTERNAL_INT
  30. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  31. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  32. #define DBDMA_I2S_TX_CHAN DSCR_CMD0_PSC1_TX
  33. #define DBDMA_I2S_RX_CHAN DSCR_CMD0_PSC1_RX
  34. /* SPI and SMB are muxed on the Pb1200 board.
  35. Refer to board documentation.
  36. */
  37. #define SPI_PSC_BASE PSC0_BASE_ADDR
  38. #define SMBUS_PSC_BASE PSC0_BASE_ADDR
  39. /* AC97 and I2S are muxed on the Pb1200 board.
  40. Refer to board documentation.
  41. */
  42. #define AC97_PSC_BASE PSC1_BASE_ADDR
  43. #define I2S_PSC_BASE PSC1_BASE_ADDR
  44. #define BCSR_KSEG1_ADDR 0xAD800000
  45. typedef volatile struct
  46. {
  47. /*00*/ u16 whoami;
  48. u16 reserved0;
  49. /*04*/ u16 status;
  50. u16 reserved1;
  51. /*08*/ u16 switches;
  52. u16 reserved2;
  53. /*0C*/ u16 resets;
  54. u16 reserved3;
  55. /*10*/ u16 pcmcia;
  56. u16 reserved4;
  57. /*14*/ u16 board;
  58. u16 reserved5;
  59. /*18*/ u16 disk_leds;
  60. u16 reserved6;
  61. /*1C*/ u16 system;
  62. u16 reserved7;
  63. /*20*/ u16 intclr;
  64. u16 reserved8;
  65. /*24*/ u16 intset;
  66. u16 reserved9;
  67. /*28*/ u16 intclr_mask;
  68. u16 reserved10;
  69. /*2C*/ u16 intset_mask;
  70. u16 reserved11;
  71. /*30*/ u16 sig_status;
  72. u16 reserved12;
  73. /*34*/ u16 int_status;
  74. u16 reserved13;
  75. /*38*/ u16 reserved14;
  76. u16 reserved15;
  77. /*3C*/ u16 reserved16;
  78. u16 reserved17;
  79. } BCSR;
  80. static BCSR * const bcsr = (BCSR *)BCSR_KSEG1_ADDR;
  81. /*
  82. * Register bit definitions for the BCSRs
  83. */
  84. #define BCSR_WHOAMI_DCID 0x000F
  85. #define BCSR_WHOAMI_CPLD 0x00F0
  86. #define BCSR_WHOAMI_BOARD 0x0F00
  87. #define BCSR_STATUS_PCMCIA0VS 0x0003
  88. #define BCSR_STATUS_PCMCIA1VS 0x000C
  89. #define BCSR_STATUS_SWAPBOOT 0x0040
  90. #define BCSR_STATUS_FLASHBUSY 0x0100
  91. #define BCSR_STATUS_IDECBLID 0x0200
  92. #define BCSR_STATUS_SD0WP 0x0400
  93. #define BCSR_STATUS_SD1WP 0x0800
  94. #define BCSR_STATUS_U0RXD 0x1000
  95. #define BCSR_STATUS_U1RXD 0x2000
  96. #define BCSR_SWITCHES_OCTAL 0x00FF
  97. #define BCSR_SWITCHES_DIP_1 0x0080
  98. #define BCSR_SWITCHES_DIP_2 0x0040
  99. #define BCSR_SWITCHES_DIP_3 0x0020
  100. #define BCSR_SWITCHES_DIP_4 0x0010
  101. #define BCSR_SWITCHES_DIP_5 0x0008
  102. #define BCSR_SWITCHES_DIP_6 0x0004
  103. #define BCSR_SWITCHES_DIP_7 0x0002
  104. #define BCSR_SWITCHES_DIP_8 0x0001
  105. #define BCSR_SWITCHES_ROTARY 0x0F00
  106. #define BCSR_RESETS_ETH 0x0001
  107. #define BCSR_RESETS_CAMERA 0x0002
  108. #define BCSR_RESETS_DC 0x0004
  109. #define BCSR_RESETS_IDE 0x0008
  110. /* not resets but in the same register */
  111. #define BCSR_RESETS_WSCFSM 0x0800
  112. #define BCSR_RESETS_PCS0MUX 0x1000
  113. #define BCSR_RESETS_PCS1MUX 0x2000
  114. #define BCSR_RESETS_SPISEL 0x4000
  115. #define BCSR_RESETS_SD1MUX 0x8000
  116. #define BCSR_PCMCIA_PC0VPP 0x0003
  117. #define BCSR_PCMCIA_PC0VCC 0x000C
  118. #define BCSR_PCMCIA_PC0DRVEN 0x0010
  119. #define BCSR_PCMCIA_PC0RST 0x0080
  120. #define BCSR_PCMCIA_PC1VPP 0x0300
  121. #define BCSR_PCMCIA_PC1VCC 0x0C00
  122. #define BCSR_PCMCIA_PC1DRVEN 0x1000
  123. #define BCSR_PCMCIA_PC1RST 0x8000
  124. #define BCSR_BOARD_LCDVEE 0x0001
  125. #define BCSR_BOARD_LCDVDD 0x0002
  126. #define BCSR_BOARD_LCDBL 0x0004
  127. #define BCSR_BOARD_CAMSNAP 0x0010
  128. #define BCSR_BOARD_CAMPWR 0x0020
  129. #define BCSR_BOARD_SD0PWR 0x0040
  130. #define BCSR_BOARD_SD1PWR 0x0080
  131. #define BCSR_LEDS_DECIMALS 0x00FF
  132. #define BCSR_LEDS_LED0 0x0100
  133. #define BCSR_LEDS_LED1 0x0200
  134. #define BCSR_LEDS_LED2 0x0400
  135. #define BCSR_LEDS_LED3 0x0800
  136. #define BCSR_SYSTEM_VDDI 0x001F
  137. #define BCSR_SYSTEM_POWEROFF 0x4000
  138. #define BCSR_SYSTEM_RESET 0x8000
  139. /* Bit positions for the different interrupt sources */
  140. #define BCSR_INT_IDE 0x0001
  141. #define BCSR_INT_ETH 0x0002
  142. #define BCSR_INT_PC0 0x0004
  143. #define BCSR_INT_PC0STSCHG 0x0008
  144. #define BCSR_INT_PC1 0x0010
  145. #define BCSR_INT_PC1STSCHG 0x0020
  146. #define BCSR_INT_DC 0x0040
  147. #define BCSR_INT_FLASHBUSY 0x0080
  148. #define BCSR_INT_PC0INSERT 0x0100
  149. #define BCSR_INT_PC0EJECT 0x0200
  150. #define BCSR_INT_PC1INSERT 0x0400
  151. #define BCSR_INT_PC1EJECT 0x0800
  152. #define BCSR_INT_SD0INSERT 0x1000
  153. #define BCSR_INT_SD0EJECT 0x2000
  154. #define BCSR_INT_SD1INSERT 0x4000
  155. #define BCSR_INT_SD1EJECT 0x8000
  156. /* PCMCIA Db1x00 specific defines */
  157. #define PCMCIA_MAX_SOCK 1
  158. #define PCMCIA_NUM_SOCKS (PCMCIA_MAX_SOCK+1)
  159. /* VPP/VCC */
  160. #define SET_VCC_VPP(VCC, VPP, SLOT)\
  161. ((((VCC)<<2) | ((VPP)<<0)) << ((SLOT)*8))
  162. #define AU1XXX_SMC91111_PHYS_ADDR (0x0D000300)
  163. #define AU1XXX_SMC91111_IRQ PB1200_ETH_INT
  164. #define AU1XXX_ATA_PHYS_ADDR (0x0C800000)
  165. #define AU1XXX_ATA_REG_OFFSET (5)
  166. #define AU1XXX_ATA_PHYS_LEN (16 << AU1XXX_ATA_REG_OFFSET)
  167. #define AU1XXX_ATA_INT PB1200_IDE_INT
  168. #define AU1XXX_ATA_DDMA_REQ DSCR_CMD0_DMA_REQ1;
  169. #define AU1XXX_ATA_RQSIZE 128
  170. #define NAND_PHYS_ADDR 0x1C000000
  171. /* Timing values as described in databook, * ns value stripped of
  172. * lower 2 bits.
  173. * These defines are here rather than an SOC1200 generic file because
  174. * the parts chosen on another board may be different and may require
  175. * different timings.
  176. */
  177. #define NAND_T_H (18 >> 2)
  178. #define NAND_T_PUL (30 >> 2)
  179. #define NAND_T_SU (30 >> 2)
  180. #define NAND_T_WH (30 >> 2)
  181. /* Bitfield shift amounts */
  182. #define NAND_T_H_SHIFT 0
  183. #define NAND_T_PUL_SHIFT 4
  184. #define NAND_T_SU_SHIFT 8
  185. #define NAND_T_WH_SHIFT 12
  186. #define NAND_TIMING ((NAND_T_H & 0xF) << NAND_T_H_SHIFT) | \
  187. ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \
  188. ((NAND_T_SU & 0xF) << NAND_T_SU_SHIFT) | \
  189. ((NAND_T_WH & 0xF) << NAND_T_WH_SHIFT)
  190. /*
  191. * External Interrupts for Pb1200 as of 8/6/2004.
  192. * Bit positions in the CPLD registers can be calculated by taking
  193. * the interrupt define and subtracting the PB1200_INT_BEGIN value.
  194. *
  195. * Example: IDE bis pos is = 64 - 64
  196. * ETH bit pos is = 65 - 64
  197. */
  198. enum external_pb1200_ints {
  199. PB1200_INT_BEGIN = AU1000_MAX_INTR + 1,
  200. PB1200_IDE_INT = PB1200_INT_BEGIN,
  201. PB1200_ETH_INT,
  202. PB1200_PC0_INT,
  203. PB1200_PC0_STSCHG_INT,
  204. PB1200_PC1_INT,
  205. PB1200_PC1_STSCHG_INT,
  206. PB1200_DC_INT,
  207. PB1200_FLASHBUSY_INT,
  208. PB1200_PC0_INSERT_INT,
  209. PB1200_PC0_EJECT_INT,
  210. PB1200_PC1_INSERT_INT,
  211. PB1200_PC1_EJECT_INT,
  212. PB1200_SD0_INSERT_INT,
  213. PB1200_SD0_EJECT_INT,
  214. PB1200_SD1_INSERT_INT,
  215. PB1200_SD1_EJECT_INT,
  216. PB1200_INT_END = PB1200_INT_BEGIN + 15
  217. };
  218. /* For drivers/pcmcia/au1000_db1x00.c */
  219. #define BOARD_PC0_INT PB1200_PC0_INT
  220. #define BOARD_PC1_INT PB1200_PC1_INT
  221. #define BOARD_CARD_INSERTED(SOCKET) bcsr->sig_status & (1<<(8+(2*SOCKET)))
  222. /* Nand chip select */
  223. #define NAND_CS 1
  224. #endif /* __ASM_PB1200_H */