pxa-regs.h 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832
  1. /*
  2. * linux/include/asm-arm/arch-pxa/pxa-regs.h
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __PXA_REGS_H
  13. #define __PXA_REGS_H
  14. /*
  15. * PXA Chip selects
  16. */
  17. #define PXA_CS0_PHYS 0x00000000
  18. #define PXA_CS1_PHYS 0x04000000
  19. #define PXA_CS2_PHYS 0x08000000
  20. #define PXA_CS3_PHYS 0x0C000000
  21. #define PXA_CS4_PHYS 0x10000000
  22. #define PXA_CS5_PHYS 0x14000000
  23. /*
  24. * Personal Computer Memory Card International Association (PCMCIA) sockets
  25. */
  26. #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
  27. #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
  28. #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
  29. #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
  30. #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
  31. #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
  32. #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
  33. #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
  34. #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
  35. #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
  36. #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
  37. #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
  38. #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
  39. #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
  40. (0x20000000 + (Nb)*PCMCIASp)
  41. #define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */
  42. #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
  43. (_PCMCIA (Nb) + 2*PCMCIAPrtSp)
  44. #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
  45. (_PCMCIA (Nb) + 3*PCMCIAPrtSp)
  46. #define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */
  47. #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */
  48. #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */
  49. #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */
  50. #define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */
  51. #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */
  52. #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */
  53. #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */
  54. /*
  55. * DMA Controller
  56. */
  57. #define DCSR0 __REG(0x40000000) /* DMA Control / Status Register for Channel 0 */
  58. #define DCSR1 __REG(0x40000004) /* DMA Control / Status Register for Channel 1 */
  59. #define DCSR2 __REG(0x40000008) /* DMA Control / Status Register for Channel 2 */
  60. #define DCSR3 __REG(0x4000000c) /* DMA Control / Status Register for Channel 3 */
  61. #define DCSR4 __REG(0x40000010) /* DMA Control / Status Register for Channel 4 */
  62. #define DCSR5 __REG(0x40000014) /* DMA Control / Status Register for Channel 5 */
  63. #define DCSR6 __REG(0x40000018) /* DMA Control / Status Register for Channel 6 */
  64. #define DCSR7 __REG(0x4000001c) /* DMA Control / Status Register for Channel 7 */
  65. #define DCSR8 __REG(0x40000020) /* DMA Control / Status Register for Channel 8 */
  66. #define DCSR9 __REG(0x40000024) /* DMA Control / Status Register for Channel 9 */
  67. #define DCSR10 __REG(0x40000028) /* DMA Control / Status Register for Channel 10 */
  68. #define DCSR11 __REG(0x4000002c) /* DMA Control / Status Register for Channel 11 */
  69. #define DCSR12 __REG(0x40000030) /* DMA Control / Status Register for Channel 12 */
  70. #define DCSR13 __REG(0x40000034) /* DMA Control / Status Register for Channel 13 */
  71. #define DCSR14 __REG(0x40000038) /* DMA Control / Status Register for Channel 14 */
  72. #define DCSR15 __REG(0x4000003c) /* DMA Control / Status Register for Channel 15 */
  73. #define DCSR(x) __REG2(0x40000000, (x) << 2)
  74. #define DCSR_RUN (1 << 31) /* Run Bit (read / write) */
  75. #define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */
  76. #define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */
  77. #ifdef CONFIG_PXA27x
  78. #define DCSR_EORIRQEN (1 << 28) /* End of Receive Interrupt Enable (R/W) */
  79. #define DCSR_EORJMPEN (1 << 27) /* Jump to next descriptor on EOR */
  80. #define DCSR_EORSTOPEN (1 << 26) /* STOP on an EOR */
  81. #define DCSR_SETCMPST (1 << 25) /* Set Descriptor Compare Status */
  82. #define DCSR_CLRCMPST (1 << 24) /* Clear Descriptor Compare Status */
  83. #define DCSR_CMPST (1 << 10) /* The Descriptor Compare Status */
  84. #define DCSR_EORINTR (1 << 9) /* The end of Receive */
  85. #endif
  86. #define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */
  87. #define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */
  88. #define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */
  89. #define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */
  90. #define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */
  91. #define DALGN __REG(0x400000a0) /* DMA Alignment Register */
  92. #define DINT __REG(0x400000f0) /* DMA Interrupt Register */
  93. #define DRCMR(n) (*(((n) < 64) ? \
  94. &__REG2(0x40000100, ((n) & 0x3f) << 2) : \
  95. &__REG2(0x40001100, ((n) & 0x3f) << 2)))
  96. #define DRCMR0 __REG(0x40000100) /* Request to Channel Map Register for DREQ 0 */
  97. #define DRCMR1 __REG(0x40000104) /* Request to Channel Map Register for DREQ 1 */
  98. #define DRCMR2 __REG(0x40000108) /* Request to Channel Map Register for I2S receive Request */
  99. #define DRCMR3 __REG(0x4000010c) /* Request to Channel Map Register for I2S transmit Request */
  100. #define DRCMR4 __REG(0x40000110) /* Request to Channel Map Register for BTUART receive Request */
  101. #define DRCMR5 __REG(0x40000114) /* Request to Channel Map Register for BTUART transmit Request. */
  102. #define DRCMR6 __REG(0x40000118) /* Request to Channel Map Register for FFUART receive Request */
  103. #define DRCMR7 __REG(0x4000011c) /* Request to Channel Map Register for FFUART transmit Request */
  104. #define DRCMR8 __REG(0x40000120) /* Request to Channel Map Register for AC97 microphone Request */
  105. #define DRCMR9 __REG(0x40000124) /* Request to Channel Map Register for AC97 modem receive Request */
  106. #define DRCMR10 __REG(0x40000128) /* Request to Channel Map Register for AC97 modem transmit Request */
  107. #define DRCMR11 __REG(0x4000012c) /* Request to Channel Map Register for AC97 audio receive Request */
  108. #define DRCMR12 __REG(0x40000130) /* Request to Channel Map Register for AC97 audio transmit Request */
  109. #define DRCMR13 __REG(0x40000134) /* Request to Channel Map Register for SSP receive Request */
  110. #define DRCMR14 __REG(0x40000138) /* Request to Channel Map Register for SSP transmit Request */
  111. #define DRCMR15 __REG(0x4000013c) /* Request to Channel Map Register for SSP2 receive Request */
  112. #define DRCMR16 __REG(0x40000140) /* Request to Channel Map Register for SSP2 transmit Request */
  113. #define DRCMR17 __REG(0x40000144) /* Request to Channel Map Register for ICP receive Request */
  114. #define DRCMR18 __REG(0x40000148) /* Request to Channel Map Register for ICP transmit Request */
  115. #define DRCMR19 __REG(0x4000014c) /* Request to Channel Map Register for STUART receive Request */
  116. #define DRCMR20 __REG(0x40000150) /* Request to Channel Map Register for STUART transmit Request */
  117. #define DRCMR21 __REG(0x40000154) /* Request to Channel Map Register for MMC receive Request */
  118. #define DRCMR22 __REG(0x40000158) /* Request to Channel Map Register for MMC transmit Request */
  119. #define DRCMR23 __REG(0x4000015c) /* Reserved */
  120. #define DRCMR24 __REG(0x40000160) /* Reserved */
  121. #define DRCMR25 __REG(0x40000164) /* Request to Channel Map Register for USB endpoint 1 Request */
  122. #define DRCMR26 __REG(0x40000168) /* Request to Channel Map Register for USB endpoint 2 Request */
  123. #define DRCMR27 __REG(0x4000016C) /* Request to Channel Map Register for USB endpoint 3 Request */
  124. #define DRCMR28 __REG(0x40000170) /* Request to Channel Map Register for USB endpoint 4 Request */
  125. #define DRCMR29 __REG(0x40000174) /* Reserved */
  126. #define DRCMR30 __REG(0x40000178) /* Request to Channel Map Register for USB endpoint 6 Request */
  127. #define DRCMR31 __REG(0x4000017C) /* Request to Channel Map Register for USB endpoint 7 Request */
  128. #define DRCMR32 __REG(0x40000180) /* Request to Channel Map Register for USB endpoint 8 Request */
  129. #define DRCMR33 __REG(0x40000184) /* Request to Channel Map Register for USB endpoint 9 Request */
  130. #define DRCMR34 __REG(0x40000188) /* Reserved */
  131. #define DRCMR35 __REG(0x4000018C) /* Request to Channel Map Register for USB endpoint 11 Request */
  132. #define DRCMR36 __REG(0x40000190) /* Request to Channel Map Register for USB endpoint 12 Request */
  133. #define DRCMR37 __REG(0x40000194) /* Request to Channel Map Register for USB endpoint 13 Request */
  134. #define DRCMR38 __REG(0x40000198) /* Request to Channel Map Register for USB endpoint 14 Request */
  135. #define DRCMR39 __REG(0x4000019C) /* Reserved */
  136. #define DRCMR66 __REG(0x40001108) /* Request to Channel Map Register for SSP3 receive Request */
  137. #define DRCMR67 __REG(0x4000110C) /* Request to Channel Map Register for SSP3 transmit Request */
  138. #define DRCMR68 __REG(0x40001110) /* Request to Channel Map Register for Camera FIFO 0 Request */
  139. #define DRCMR69 __REG(0x40001114) /* Request to Channel Map Register for Camera FIFO 1 Request */
  140. #define DRCMR70 __REG(0x40001118) /* Request to Channel Map Register for Camera FIFO 2 Request */
  141. #define DRCMRRXSADR DRCMR2
  142. #define DRCMRTXSADR DRCMR3
  143. #define DRCMRRXBTRBR DRCMR4
  144. #define DRCMRTXBTTHR DRCMR5
  145. #define DRCMRRXFFRBR DRCMR6
  146. #define DRCMRTXFFTHR DRCMR7
  147. #define DRCMRRXMCDR DRCMR8
  148. #define DRCMRRXMODR DRCMR9
  149. #define DRCMRTXMODR DRCMR10
  150. #define DRCMRRXPCDR DRCMR11
  151. #define DRCMRTXPCDR DRCMR12
  152. #define DRCMRRXSSDR DRCMR13
  153. #define DRCMRTXSSDR DRCMR14
  154. #define DRCMRRXSS2DR DRCMR15
  155. #define DRCMRTXSS2DR DRCMR16
  156. #define DRCMRRXICDR DRCMR17
  157. #define DRCMRTXICDR DRCMR18
  158. #define DRCMRRXSTRBR DRCMR19
  159. #define DRCMRTXSTTHR DRCMR20
  160. #define DRCMRRXMMC DRCMR21
  161. #define DRCMRTXMMC DRCMR22
  162. #define DRCMRRXSS3DR DRCMR66
  163. #define DRCMRTXSS3DR DRCMR67
  164. #define DRCMRUDC(x) DRCMR((x) + 24)
  165. #define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */
  166. #define DRCMR_CHLNUM 0x1f /* mask for Channel Number (read / write) */
  167. #define DDADR0 __REG(0x40000200) /* DMA Descriptor Address Register Channel 0 */
  168. #define DSADR0 __REG(0x40000204) /* DMA Source Address Register Channel 0 */
  169. #define DTADR0 __REG(0x40000208) /* DMA Target Address Register Channel 0 */
  170. #define DCMD0 __REG(0x4000020c) /* DMA Command Address Register Channel 0 */
  171. #define DDADR1 __REG(0x40000210) /* DMA Descriptor Address Register Channel 1 */
  172. #define DSADR1 __REG(0x40000214) /* DMA Source Address Register Channel 1 */
  173. #define DTADR1 __REG(0x40000218) /* DMA Target Address Register Channel 1 */
  174. #define DCMD1 __REG(0x4000021c) /* DMA Command Address Register Channel 1 */
  175. #define DDADR2 __REG(0x40000220) /* DMA Descriptor Address Register Channel 2 */
  176. #define DSADR2 __REG(0x40000224) /* DMA Source Address Register Channel 2 */
  177. #define DTADR2 __REG(0x40000228) /* DMA Target Address Register Channel 2 */
  178. #define DCMD2 __REG(0x4000022c) /* DMA Command Address Register Channel 2 */
  179. #define DDADR3 __REG(0x40000230) /* DMA Descriptor Address Register Channel 3 */
  180. #define DSADR3 __REG(0x40000234) /* DMA Source Address Register Channel 3 */
  181. #define DTADR3 __REG(0x40000238) /* DMA Target Address Register Channel 3 */
  182. #define DCMD3 __REG(0x4000023c) /* DMA Command Address Register Channel 3 */
  183. #define DDADR4 __REG(0x40000240) /* DMA Descriptor Address Register Channel 4 */
  184. #define DSADR4 __REG(0x40000244) /* DMA Source Address Register Channel 4 */
  185. #define DTADR4 __REG(0x40000248) /* DMA Target Address Register Channel 4 */
  186. #define DCMD4 __REG(0x4000024c) /* DMA Command Address Register Channel 4 */
  187. #define DDADR5 __REG(0x40000250) /* DMA Descriptor Address Register Channel 5 */
  188. #define DSADR5 __REG(0x40000254) /* DMA Source Address Register Channel 5 */
  189. #define DTADR5 __REG(0x40000258) /* DMA Target Address Register Channel 5 */
  190. #define DCMD5 __REG(0x4000025c) /* DMA Command Address Register Channel 5 */
  191. #define DDADR6 __REG(0x40000260) /* DMA Descriptor Address Register Channel 6 */
  192. #define DSADR6 __REG(0x40000264) /* DMA Source Address Register Channel 6 */
  193. #define DTADR6 __REG(0x40000268) /* DMA Target Address Register Channel 6 */
  194. #define DCMD6 __REG(0x4000026c) /* DMA Command Address Register Channel 6 */
  195. #define DDADR7 __REG(0x40000270) /* DMA Descriptor Address Register Channel 7 */
  196. #define DSADR7 __REG(0x40000274) /* DMA Source Address Register Channel 7 */
  197. #define DTADR7 __REG(0x40000278) /* DMA Target Address Register Channel 7 */
  198. #define DCMD7 __REG(0x4000027c) /* DMA Command Address Register Channel 7 */
  199. #define DDADR8 __REG(0x40000280) /* DMA Descriptor Address Register Channel 8 */
  200. #define DSADR8 __REG(0x40000284) /* DMA Source Address Register Channel 8 */
  201. #define DTADR8 __REG(0x40000288) /* DMA Target Address Register Channel 8 */
  202. #define DCMD8 __REG(0x4000028c) /* DMA Command Address Register Channel 8 */
  203. #define DDADR9 __REG(0x40000290) /* DMA Descriptor Address Register Channel 9 */
  204. #define DSADR9 __REG(0x40000294) /* DMA Source Address Register Channel 9 */
  205. #define DTADR9 __REG(0x40000298) /* DMA Target Address Register Channel 9 */
  206. #define DCMD9 __REG(0x4000029c) /* DMA Command Address Register Channel 9 */
  207. #define DDADR10 __REG(0x400002a0) /* DMA Descriptor Address Register Channel 10 */
  208. #define DSADR10 __REG(0x400002a4) /* DMA Source Address Register Channel 10 */
  209. #define DTADR10 __REG(0x400002a8) /* DMA Target Address Register Channel 10 */
  210. #define DCMD10 __REG(0x400002ac) /* DMA Command Address Register Channel 10 */
  211. #define DDADR11 __REG(0x400002b0) /* DMA Descriptor Address Register Channel 11 */
  212. #define DSADR11 __REG(0x400002b4) /* DMA Source Address Register Channel 11 */
  213. #define DTADR11 __REG(0x400002b8) /* DMA Target Address Register Channel 11 */
  214. #define DCMD11 __REG(0x400002bc) /* DMA Command Address Register Channel 11 */
  215. #define DDADR12 __REG(0x400002c0) /* DMA Descriptor Address Register Channel 12 */
  216. #define DSADR12 __REG(0x400002c4) /* DMA Source Address Register Channel 12 */
  217. #define DTADR12 __REG(0x400002c8) /* DMA Target Address Register Channel 12 */
  218. #define DCMD12 __REG(0x400002cc) /* DMA Command Address Register Channel 12 */
  219. #define DDADR13 __REG(0x400002d0) /* DMA Descriptor Address Register Channel 13 */
  220. #define DSADR13 __REG(0x400002d4) /* DMA Source Address Register Channel 13 */
  221. #define DTADR13 __REG(0x400002d8) /* DMA Target Address Register Channel 13 */
  222. #define DCMD13 __REG(0x400002dc) /* DMA Command Address Register Channel 13 */
  223. #define DDADR14 __REG(0x400002e0) /* DMA Descriptor Address Register Channel 14 */
  224. #define DSADR14 __REG(0x400002e4) /* DMA Source Address Register Channel 14 */
  225. #define DTADR14 __REG(0x400002e8) /* DMA Target Address Register Channel 14 */
  226. #define DCMD14 __REG(0x400002ec) /* DMA Command Address Register Channel 14 */
  227. #define DDADR15 __REG(0x400002f0) /* DMA Descriptor Address Register Channel 15 */
  228. #define DSADR15 __REG(0x400002f4) /* DMA Source Address Register Channel 15 */
  229. #define DTADR15 __REG(0x400002f8) /* DMA Target Address Register Channel 15 */
  230. #define DCMD15 __REG(0x400002fc) /* DMA Command Address Register Channel 15 */
  231. #define DDADR(x) __REG2(0x40000200, (x) << 4)
  232. #define DSADR(x) __REG2(0x40000204, (x) << 4)
  233. #define DTADR(x) __REG2(0x40000208, (x) << 4)
  234. #define DCMD(x) __REG2(0x4000020c, (x) << 4)
  235. #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
  236. #define DDADR_STOP (1 << 0) /* Stop (read / write) */
  237. #define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */
  238. #define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */
  239. #define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */
  240. #define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */
  241. #define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */
  242. #define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */
  243. #define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */
  244. #define DCMD_BURST8 (1 << 16) /* 8 byte burst */
  245. #define DCMD_BURST16 (2 << 16) /* 16 byte burst */
  246. #define DCMD_BURST32 (3 << 16) /* 32 byte burst */
  247. #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
  248. #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
  249. #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
  250. #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
  251. /*
  252. * UARTs
  253. */
  254. /* Full Function UART (FFUART) */
  255. #define FFUART FFRBR
  256. #define FFRBR __REG(0x40100000) /* Receive Buffer Register (read only) */
  257. #define FFTHR __REG(0x40100000) /* Transmit Holding Register (write only) */
  258. #define FFIER __REG(0x40100004) /* Interrupt Enable Register (read/write) */
  259. #define FFIIR __REG(0x40100008) /* Interrupt ID Register (read only) */
  260. #define FFFCR __REG(0x40100008) /* FIFO Control Register (write only) */
  261. #define FFLCR __REG(0x4010000C) /* Line Control Register (read/write) */
  262. #define FFMCR __REG(0x40100010) /* Modem Control Register (read/write) */
  263. #define FFLSR __REG(0x40100014) /* Line Status Register (read only) */
  264. #define FFMSR __REG(0x40100018) /* Modem Status Register (read only) */
  265. #define FFSPR __REG(0x4010001C) /* Scratch Pad Register (read/write) */
  266. #define FFISR __REG(0x40100020) /* Infrared Selection Register (read/write) */
  267. #define FFDLL __REG(0x40100000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  268. #define FFDLH __REG(0x40100004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  269. /* Bluetooth UART (BTUART) */
  270. #define BTUART BTRBR
  271. #define BTRBR __REG(0x40200000) /* Receive Buffer Register (read only) */
  272. #define BTTHR __REG(0x40200000) /* Transmit Holding Register (write only) */
  273. #define BTIER __REG(0x40200004) /* Interrupt Enable Register (read/write) */
  274. #define BTIIR __REG(0x40200008) /* Interrupt ID Register (read only) */
  275. #define BTFCR __REG(0x40200008) /* FIFO Control Register (write only) */
  276. #define BTLCR __REG(0x4020000C) /* Line Control Register (read/write) */
  277. #define BTMCR __REG(0x40200010) /* Modem Control Register (read/write) */
  278. #define BTLSR __REG(0x40200014) /* Line Status Register (read only) */
  279. #define BTMSR __REG(0x40200018) /* Modem Status Register (read only) */
  280. #define BTSPR __REG(0x4020001C) /* Scratch Pad Register (read/write) */
  281. #define BTISR __REG(0x40200020) /* Infrared Selection Register (read/write) */
  282. #define BTDLL __REG(0x40200000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  283. #define BTDLH __REG(0x40200004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  284. /* Standard UART (STUART) */
  285. #define STUART STRBR
  286. #define STRBR __REG(0x40700000) /* Receive Buffer Register (read only) */
  287. #define STTHR __REG(0x40700000) /* Transmit Holding Register (write only) */
  288. #define STIER __REG(0x40700004) /* Interrupt Enable Register (read/write) */
  289. #define STIIR __REG(0x40700008) /* Interrupt ID Register (read only) */
  290. #define STFCR __REG(0x40700008) /* FIFO Control Register (write only) */
  291. #define STLCR __REG(0x4070000C) /* Line Control Register (read/write) */
  292. #define STMCR __REG(0x40700010) /* Modem Control Register (read/write) */
  293. #define STLSR __REG(0x40700014) /* Line Status Register (read only) */
  294. #define STMSR __REG(0x40700018) /* Reserved */
  295. #define STSPR __REG(0x4070001C) /* Scratch Pad Register (read/write) */
  296. #define STISR __REG(0x40700020) /* Infrared Selection Register (read/write) */
  297. #define STDLL __REG(0x40700000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  298. #define STDLH __REG(0x40700004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  299. /* Hardware UART (HWUART) */
  300. #define HWUART HWRBR
  301. #define HWRBR __REG(0x41600000) /* Receive Buffer Register (read only) */
  302. #define HWTHR __REG(0x41600000) /* Transmit Holding Register (write only) */
  303. #define HWIER __REG(0x41600004) /* Interrupt Enable Register (read/write) */
  304. #define HWIIR __REG(0x41600008) /* Interrupt ID Register (read only) */
  305. #define HWFCR __REG(0x41600008) /* FIFO Control Register (write only) */
  306. #define HWLCR __REG(0x4160000C) /* Line Control Register (read/write) */
  307. #define HWMCR __REG(0x41600010) /* Modem Control Register (read/write) */
  308. #define HWLSR __REG(0x41600014) /* Line Status Register (read only) */
  309. #define HWMSR __REG(0x41600018) /* Modem Status Register (read only) */
  310. #define HWSPR __REG(0x4160001C) /* Scratch Pad Register (read/write) */
  311. #define HWISR __REG(0x41600020) /* Infrared Selection Register (read/write) */
  312. #define HWFOR __REG(0x41600024) /* Receive FIFO Occupancy Register (read only) */
  313. #define HWABR __REG(0x41600028) /* Auto-Baud Control Register (read/write) */
  314. #define HWACR __REG(0x4160002C) /* Auto-Baud Count Register (read only) */
  315. #define HWDLL __REG(0x41600000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
  316. #define HWDLH __REG(0x41600004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
  317. #define IER_DMAE (1 << 7) /* DMA Requests Enable */
  318. #define IER_UUE (1 << 6) /* UART Unit Enable */
  319. #define IER_NRZE (1 << 5) /* NRZ coding Enable */
  320. #define IER_RTIOE (1 << 4) /* Receiver Time Out Interrupt Enable */
  321. #define IER_MIE (1 << 3) /* Modem Interrupt Enable */
  322. #define IER_RLSE (1 << 2) /* Receiver Line Status Interrupt Enable */
  323. #define IER_TIE (1 << 1) /* Transmit Data request Interrupt Enable */
  324. #define IER_RAVIE (1 << 0) /* Receiver Data Available Interrupt Enable */
  325. #define IIR_FIFOES1 (1 << 7) /* FIFO Mode Enable Status */
  326. #define IIR_FIFOES0 (1 << 6) /* FIFO Mode Enable Status */
  327. #define IIR_TOD (1 << 3) /* Time Out Detected */
  328. #define IIR_IID2 (1 << 2) /* Interrupt Source Encoded */
  329. #define IIR_IID1 (1 << 1) /* Interrupt Source Encoded */
  330. #define IIR_IP (1 << 0) /* Interrupt Pending (active low) */
  331. #define FCR_ITL2 (1 << 7) /* Interrupt Trigger Level */
  332. #define FCR_ITL1 (1 << 6) /* Interrupt Trigger Level */
  333. #define FCR_RESETTF (1 << 2) /* Reset Transmitter FIFO */
  334. #define FCR_RESETRF (1 << 1) /* Reset Receiver FIFO */
  335. #define FCR_TRFIFOE (1 << 0) /* Transmit and Receive FIFO Enable */
  336. #define FCR_ITL_1 (0)
  337. #define FCR_ITL_8 (FCR_ITL1)
  338. #define FCR_ITL_16 (FCR_ITL2)
  339. #define FCR_ITL_32 (FCR_ITL2|FCR_ITL1)
  340. #define LCR_DLAB (1 << 7) /* Divisor Latch Access Bit */
  341. #define LCR_SB (1 << 6) /* Set Break */
  342. #define LCR_STKYP (1 << 5) /* Sticky Parity */
  343. #define LCR_EPS (1 << 4) /* Even Parity Select */
  344. #define LCR_PEN (1 << 3) /* Parity Enable */
  345. #define LCR_STB (1 << 2) /* Stop Bit */
  346. #define LCR_WLS1 (1 << 1) /* Word Length Select */
  347. #define LCR_WLS0 (1 << 0) /* Word Length Select */
  348. #define LSR_FIFOE (1 << 7) /* FIFO Error Status */
  349. #define LSR_TEMT (1 << 6) /* Transmitter Empty */
  350. #define LSR_TDRQ (1 << 5) /* Transmit Data Request */
  351. #define LSR_BI (1 << 4) /* Break Interrupt */
  352. #define LSR_FE (1 << 3) /* Framing Error */
  353. #define LSR_PE (1 << 2) /* Parity Error */
  354. #define LSR_OE (1 << 1) /* Overrun Error */
  355. #define LSR_DR (1 << 0) /* Data Ready */
  356. #define MCR_LOOP (1 << 4)
  357. #define MCR_OUT2 (1 << 3) /* force MSR_DCD in loopback mode */
  358. #define MCR_OUT1 (1 << 2) /* force MSR_RI in loopback mode */
  359. #define MCR_RTS (1 << 1) /* Request to Send */
  360. #define MCR_DTR (1 << 0) /* Data Terminal Ready */
  361. #define MSR_DCD (1 << 7) /* Data Carrier Detect */
  362. #define MSR_RI (1 << 6) /* Ring Indicator */
  363. #define MSR_DSR (1 << 5) /* Data Set Ready */
  364. #define MSR_CTS (1 << 4) /* Clear To Send */
  365. #define MSR_DDCD (1 << 3) /* Delta Data Carrier Detect */
  366. #define MSR_TERI (1 << 2) /* Trailing Edge Ring Indicator */
  367. #define MSR_DDSR (1 << 1) /* Delta Data Set Ready */
  368. #define MSR_DCTS (1 << 0) /* Delta Clear To Send */
  369. /*
  370. * IrSR (Infrared Selection Register)
  371. */
  372. #define STISR_RXPL (1 << 4) /* Receive Data Polarity */
  373. #define STISR_TXPL (1 << 3) /* Transmit Data Polarity */
  374. #define STISR_XMODE (1 << 2) /* Transmit Pulse Width Select */
  375. #define STISR_RCVEIR (1 << 1) /* Receiver SIR Enable */
  376. #define STISR_XMITIR (1 << 0) /* Transmitter SIR Enable */
  377. /*
  378. * I2C registers
  379. */
  380. #define IBMR __REG(0x40301680) /* I2C Bus Monitor Register - IBMR */
  381. #define IDBR __REG(0x40301688) /* I2C Data Buffer Register - IDBR */
  382. #define ICR __REG(0x40301690) /* I2C Control Register - ICR */
  383. #define ISR __REG(0x40301698) /* I2C Status Register - ISR */
  384. #define ISAR __REG(0x403016A0) /* I2C Slave Address Register - ISAR */
  385. #define PWRIBMR __REG(0x40f00180) /* Power I2C Bus Monitor Register-IBMR */
  386. #define PWRIDBR __REG(0x40f00188) /* Power I2C Data Buffer Register-IDBR */
  387. #define PWRICR __REG(0x40f00190) /* Power I2C Control Register - ICR */
  388. #define PWRISR __REG(0x40f00198) /* Power I2C Status Register - ISR */
  389. #define PWRISAR __REG(0x40f001A0) /*Power I2C Slave Address Register-ISAR */
  390. #define ICR_START (1 << 0) /* start bit */
  391. #define ICR_STOP (1 << 1) /* stop bit */
  392. #define ICR_ACKNAK (1 << 2) /* send ACK(0) or NAK(1) */
  393. #define ICR_TB (1 << 3) /* transfer byte bit */
  394. #define ICR_MA (1 << 4) /* master abort */
  395. #define ICR_SCLE (1 << 5) /* master clock enable */
  396. #define ICR_IUE (1 << 6) /* unit enable */
  397. #define ICR_GCD (1 << 7) /* general call disable */
  398. #define ICR_ITEIE (1 << 8) /* enable tx interrupts */
  399. #define ICR_IRFIE (1 << 9) /* enable rx interrupts */
  400. #define ICR_BEIE (1 << 10) /* enable bus error ints */
  401. #define ICR_SSDIE (1 << 11) /* slave STOP detected int enable */
  402. #define ICR_ALDIE (1 << 12) /* enable arbitration interrupt */
  403. #define ICR_SADIE (1 << 13) /* slave address detected int enable */
  404. #define ICR_UR (1 << 14) /* unit reset */
  405. #define ISR_RWM (1 << 0) /* read/write mode */
  406. #define ISR_ACKNAK (1 << 1) /* ack/nak status */
  407. #define ISR_UB (1 << 2) /* unit busy */
  408. #define ISR_IBB (1 << 3) /* bus busy */
  409. #define ISR_SSD (1 << 4) /* slave stop detected */
  410. #define ISR_ALD (1 << 5) /* arbitration loss detected */
  411. #define ISR_ITE (1 << 6) /* tx buffer empty */
  412. #define ISR_IRF (1 << 7) /* rx buffer full */
  413. #define ISR_GCAD (1 << 8) /* general call address detected */
  414. #define ISR_SAD (1 << 9) /* slave address detected */
  415. #define ISR_BED (1 << 10) /* bus error no ACK/NAK */
  416. /*
  417. * Serial Audio Controller
  418. */
  419. #define SACR0 __REG(0x40400000) /* Global Control Register */
  420. #define SACR1 __REG(0x40400004) /* Serial Audio I 2 S/MSB-Justified Control Register */
  421. #define SASR0 __REG(0x4040000C) /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
  422. #define SAIMR __REG(0x40400014) /* Serial Audio Interrupt Mask Register */
  423. #define SAICR __REG(0x40400018) /* Serial Audio Interrupt Clear Register */
  424. #define SADIV __REG(0x40400060) /* Audio Clock Divider Register. */
  425. #define SADR __REG(0x40400080) /* Serial Audio Data Register (TX and RX FIFO access Register). */
  426. #define SACR0_RFTH(x) ((x) << 12) /* Rx FIFO Interrupt or DMA Trigger Threshold */
  427. #define SACR0_TFTH(x) ((x) << 8) /* Tx FIFO Interrupt or DMA Trigger Threshold */
  428. #define SACR0_STRF (1 << 5) /* FIFO Select for EFWR Special Function */
  429. #define SACR0_EFWR (1 << 4) /* Enable EFWR Function */
  430. #define SACR0_RST (1 << 3) /* FIFO, i2s Register Reset */
  431. #define SACR0_BCKD (1 << 2) /* Bit Clock Direction */
  432. #define SACR0_ENB (1 << 0) /* Enable I2S Link */
  433. #define SACR1_ENLBF (1 << 5) /* Enable Loopback */
  434. #define SACR1_DRPL (1 << 4) /* Disable Replaying Function */
  435. #define SACR1_DREC (1 << 3) /* Disable Recording Function */
  436. #define SACR1_AMSL (1 << 0) /* Specify Alternate Mode */
  437. #define SASR0_I2SOFF (1 << 7) /* Controller Status */
  438. #define SASR0_ROR (1 << 6) /* Rx FIFO Overrun */
  439. #define SASR0_TUR (1 << 5) /* Tx FIFO Underrun */
  440. #define SASR0_RFS (1 << 4) /* Rx FIFO Service Request */
  441. #define SASR0_TFS (1 << 3) /* Tx FIFO Service Request */
  442. #define SASR0_BSY (1 << 2) /* I2S Busy */
  443. #define SASR0_RNE (1 << 1) /* Rx FIFO Not Empty */
  444. #define SASR0_TNF (1 << 0) /* Tx FIFO Not Empty */
  445. #define SAICR_ROR (1 << 6) /* Clear Rx FIFO Overrun Interrupt */
  446. #define SAICR_TUR (1 << 5) /* Clear Tx FIFO Underrun Interrupt */
  447. #define SAIMR_ROR (1 << 6) /* Enable Rx FIFO Overrun Condition Interrupt */
  448. #define SAIMR_TUR (1 << 5) /* Enable Tx FIFO Underrun Condition Interrupt */
  449. #define SAIMR_RFS (1 << 4) /* Enable Rx FIFO Service Interrupt */
  450. #define SAIMR_TFS (1 << 3) /* Enable Tx FIFO Service Interrupt */
  451. /*
  452. * AC97 Controller registers
  453. */
  454. #define POCR __REG(0x40500000) /* PCM Out Control Register */
  455. #define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  456. #define POCR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
  457. #define PICR __REG(0x40500004) /* PCM In Control Register */
  458. #define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  459. #define PICR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
  460. #define MCCR __REG(0x40500008) /* Mic In Control Register */
  461. #define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
  462. #define MCCR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
  463. #define GCR __REG(0x4050000C) /* Global Control Register */
  464. #ifdef CONFIG_PXA3xx
  465. #define GCR_CLKBPB (1 << 31) /* Internal clock enable */
  466. #endif
  467. #define GCR_nDMAEN (1 << 24) /* non DMA Enable */
  468. #define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */
  469. #define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */
  470. #define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */
  471. #define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */
  472. #define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */
  473. #define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */
  474. #define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */
  475. #define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */
  476. #define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */
  477. #define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */
  478. #define POSR __REG(0x40500010) /* PCM Out Status Register */
  479. #define POSR_FIFOE (1 << 4) /* FIFO error */
  480. #define POSR_FSR (1 << 2) /* FIFO Service Request */
  481. #define PISR __REG(0x40500014) /* PCM In Status Register */
  482. #define PISR_FIFOE (1 << 4) /* FIFO error */
  483. #define PISR_EOC (1 << 3) /* DMA End-of-Chain (exclusive clear) */
  484. #define PISR_FSR (1 << 2) /* FIFO Service Request */
  485. #define MCSR __REG(0x40500018) /* Mic In Status Register */
  486. #define MCSR_FIFOE (1 << 4) /* FIFO error */
  487. #define MCSR_EOC (1 << 3) /* DMA End-of-Chain (exclusive clear) */
  488. #define MCSR_FSR (1 << 2) /* FIFO Service Request */
  489. #define GSR __REG(0x4050001C) /* Global Status Register */
  490. #define GSR_CDONE (1 << 19) /* Command Done */
  491. #define GSR_SDONE (1 << 18) /* Status Done */
  492. #define GSR_RDCS (1 << 15) /* Read Completion Status */
  493. #define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */
  494. #define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */
  495. #define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */
  496. #define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */
  497. #define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */
  498. #define GSR_SCR (1 << 9) /* Secondary Codec Ready */
  499. #define GSR_PCR (1 << 8) /* Primary Codec Ready */
  500. #define GSR_MCINT (1 << 7) /* Mic In Interrupt */
  501. #define GSR_POINT (1 << 6) /* PCM Out Interrupt */
  502. #define GSR_PIINT (1 << 5) /* PCM In Interrupt */
  503. #define GSR_ACOFFD (1 << 3) /* AC-link Shut Off Done */
  504. #define GSR_MOINT (1 << 2) /* Modem Out Interrupt */
  505. #define GSR_MIINT (1 << 1) /* Modem In Interrupt */
  506. #define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */
  507. #define CAR __REG(0x40500020) /* CODEC Access Register */
  508. #define CAR_CAIP (1 << 0) /* Codec Access In Progress */
  509. #define PCDR __REG(0x40500040) /* PCM FIFO Data Register */
  510. #define MCDR __REG(0x40500060) /* Mic-in FIFO Data Register */
  511. #define MOCR __REG(0x40500100) /* Modem Out Control Register */
  512. #define MOCR_FEIE (1 << 3) /* FIFO Error */
  513. #define MOCR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
  514. #define MICR __REG(0x40500108) /* Modem In Control Register */
  515. #define MICR_FEIE (1 << 3) /* FIFO Error */
  516. #define MICR_FSRIE (1 << 1) /* FIFO Service Request Interrupt Enable */
  517. #define MOSR __REG(0x40500110) /* Modem Out Status Register */
  518. #define MOSR_FIFOE (1 << 4) /* FIFO error */
  519. #define MOSR_FSR (1 << 2) /* FIFO Service Request */
  520. #define MISR __REG(0x40500118) /* Modem In Status Register */
  521. #define MISR_FIFOE (1 << 4) /* FIFO error */
  522. #define MISR_EOC (1 << 3) /* DMA End-of-Chain (exclusive clear) */
  523. #define MISR_FSR (1 << 2) /* FIFO Service Request */
  524. #define MODR __REG(0x40500140) /* Modem FIFO Data Register */
  525. #define PAC_REG_BASE __REG(0x40500200) /* Primary Audio Codec */
  526. #define SAC_REG_BASE __REG(0x40500300) /* Secondary Audio Codec */
  527. #define PMC_REG_BASE __REG(0x40500400) /* Primary Modem Codec */
  528. #define SMC_REG_BASE __REG(0x40500500) /* Secondary Modem Codec */
  529. /*
  530. * USB Device Controller
  531. * PXA25x and PXA27x USB device controller registers are different.
  532. */
  533. #if defined(CONFIG_PXA25x)
  534. #define UDC_RES1 __REG(0x40600004) /* UDC Undocumented - Reserved1 */
  535. #define UDC_RES2 __REG(0x40600008) /* UDC Undocumented - Reserved2 */
  536. #define UDC_RES3 __REG(0x4060000C) /* UDC Undocumented - Reserved3 */
  537. #define UDCCR __REG(0x40600000) /* UDC Control Register */
  538. #define UDCCR_UDE (1 << 0) /* UDC enable */
  539. #define UDCCR_UDA (1 << 1) /* UDC active */
  540. #define UDCCR_RSM (1 << 2) /* Device resume */
  541. #define UDCCR_RESIR (1 << 3) /* Resume interrupt request */
  542. #define UDCCR_SUSIR (1 << 4) /* Suspend interrupt request */
  543. #define UDCCR_SRM (1 << 5) /* Suspend/resume interrupt mask */
  544. #define UDCCR_RSTIR (1 << 6) /* Reset interrupt request */
  545. #define UDCCR_REM (1 << 7) /* Reset interrupt mask */
  546. #define UDCCS0 __REG(0x40600010) /* UDC Endpoint 0 Control/Status Register */
  547. #define UDCCS0_OPR (1 << 0) /* OUT packet ready */
  548. #define UDCCS0_IPR (1 << 1) /* IN packet ready */
  549. #define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */
  550. #define UDCCS0_DRWF (1 << 3) /* Device remote wakeup feature */
  551. #define UDCCS0_SST (1 << 4) /* Sent stall */
  552. #define UDCCS0_FST (1 << 5) /* Force stall */
  553. #define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */
  554. #define UDCCS0_SA (1 << 7) /* Setup active */
  555. /* Bulk IN - Endpoint 1,6,11 */
  556. #define UDCCS1 __REG(0x40600014) /* UDC Endpoint 1 (IN) Control/Status Register */
  557. #define UDCCS6 __REG(0x40600028) /* UDC Endpoint 6 (IN) Control/Status Register */
  558. #define UDCCS11 __REG(0x4060003C) /* UDC Endpoint 11 (IN) Control/Status Register */
  559. #define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */
  560. #define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */
  561. #define UDCCS_BI_FTF (1 << 2) /* Flush Tx FIFO */
  562. #define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */
  563. #define UDCCS_BI_SST (1 << 4) /* Sent stall */
  564. #define UDCCS_BI_FST (1 << 5) /* Force stall */
  565. #define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */
  566. /* Bulk OUT - Endpoint 2,7,12 */
  567. #define UDCCS2 __REG(0x40600018) /* UDC Endpoint 2 (OUT) Control/Status Register */
  568. #define UDCCS7 __REG(0x4060002C) /* UDC Endpoint 7 (OUT) Control/Status Register */
  569. #define UDCCS12 __REG(0x40600040) /* UDC Endpoint 12 (OUT) Control/Status Register */
  570. #define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */
  571. #define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */
  572. #define UDCCS_BO_DME (1 << 3) /* DMA enable */
  573. #define UDCCS_BO_SST (1 << 4) /* Sent stall */
  574. #define UDCCS_BO_FST (1 << 5) /* Force stall */
  575. #define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */
  576. #define UDCCS_BO_RSP (1 << 7) /* Receive short packet */
  577. /* Isochronous IN - Endpoint 3,8,13 */
  578. #define UDCCS3 __REG(0x4060001C) /* UDC Endpoint 3 (IN) Control/Status Register */
  579. #define UDCCS8 __REG(0x40600030) /* UDC Endpoint 8 (IN) Control/Status Register */
  580. #define UDCCS13 __REG(0x40600044) /* UDC Endpoint 13 (IN) Control/Status Register */
  581. #define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */
  582. #define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */
  583. #define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */
  584. #define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */
  585. #define UDCCS_II_TSP (1 << 7) /* Transmit short packet */
  586. /* Isochronous OUT - Endpoint 4,9,14 */
  587. #define UDCCS4 __REG(0x40600020) /* UDC Endpoint 4 (OUT) Control/Status Register */
  588. #define UDCCS9 __REG(0x40600034) /* UDC Endpoint 9 (OUT) Control/Status Register */
  589. #define UDCCS14 __REG(0x40600048) /* UDC Endpoint 14 (OUT) Control/Status Register */
  590. #define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */
  591. #define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */
  592. #define UDCCS_IO_ROF (1 << 2) /* Receive overflow */
  593. #define UDCCS_IO_DME (1 << 3) /* DMA enable */
  594. #define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */
  595. #define UDCCS_IO_RSP (1 << 7) /* Receive short packet */
  596. /* Interrupt IN - Endpoint 5,10,15 */
  597. #define UDCCS5 __REG(0x40600024) /* UDC Endpoint 5 (Interrupt) Control/Status Register */
  598. #define UDCCS10 __REG(0x40600038) /* UDC Endpoint 10 (Interrupt) Control/Status Register */
  599. #define UDCCS15 __REG(0x4060004C) /* UDC Endpoint 15 (Interrupt) Control/Status Register */
  600. #define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */
  601. #define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */
  602. #define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */
  603. #define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */
  604. #define UDCCS_INT_SST (1 << 4) /* Sent stall */
  605. #define UDCCS_INT_FST (1 << 5) /* Force stall */
  606. #define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */
  607. #define UFNRH __REG(0x40600060) /* UDC Frame Number Register High */
  608. #define UFNRL __REG(0x40600064) /* UDC Frame Number Register Low */
  609. #define UBCR2 __REG(0x40600068) /* UDC Byte Count Reg 2 */
  610. #define UBCR4 __REG(0x4060006c) /* UDC Byte Count Reg 4 */
  611. #define UBCR7 __REG(0x40600070) /* UDC Byte Count Reg 7 */
  612. #define UBCR9 __REG(0x40600074) /* UDC Byte Count Reg 9 */
  613. #define UBCR12 __REG(0x40600078) /* UDC Byte Count Reg 12 */
  614. #define UBCR14 __REG(0x4060007c) /* UDC Byte Count Reg 14 */
  615. #define UDDR0 __REG(0x40600080) /* UDC Endpoint 0 Data Register */
  616. #define UDDR1 __REG(0x40600100) /* UDC Endpoint 1 Data Register */
  617. #define UDDR2 __REG(0x40600180) /* UDC Endpoint 2 Data Register */
  618. #define UDDR3 __REG(0x40600200) /* UDC Endpoint 3 Data Register */
  619. #define UDDR4 __REG(0x40600400) /* UDC Endpoint 4 Data Register */
  620. #define UDDR5 __REG(0x406000A0) /* UDC Endpoint 5 Data Register */
  621. #define UDDR6 __REG(0x40600600) /* UDC Endpoint 6 Data Register */
  622. #define UDDR7 __REG(0x40600680) /* UDC Endpoint 7 Data Register */
  623. #define UDDR8 __REG(0x40600700) /* UDC Endpoint 8 Data Register */
  624. #define UDDR9 __REG(0x40600900) /* UDC Endpoint 9 Data Register */
  625. #define UDDR10 __REG(0x406000C0) /* UDC Endpoint 10 Data Register */
  626. #define UDDR11 __REG(0x40600B00) /* UDC Endpoint 11 Data Register */
  627. #define UDDR12 __REG(0x40600B80) /* UDC Endpoint 12 Data Register */
  628. #define UDDR13 __REG(0x40600C00) /* UDC Endpoint 13 Data Register */
  629. #define UDDR14 __REG(0x40600E00) /* UDC Endpoint 14 Data Register */
  630. #define UDDR15 __REG(0x406000E0) /* UDC Endpoint 15 Data Register */
  631. #define UICR0 __REG(0x40600050) /* UDC Interrupt Control Register 0 */
  632. #define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */
  633. #define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */
  634. #define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */
  635. #define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */
  636. #define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */
  637. #define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */
  638. #define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */
  639. #define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */
  640. #define UICR1 __REG(0x40600054) /* UDC Interrupt Control Register 1 */
  641. #define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */
  642. #define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */
  643. #define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */
  644. #define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */
  645. #define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */
  646. #define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */
  647. #define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */
  648. #define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */
  649. #define USIR0 __REG(0x40600058) /* UDC Status Interrupt Register 0 */
  650. #define USIR0_IR0 (1 << 0) /* Interrupt request ep 0 */
  651. #define USIR0_IR1 (1 << 1) /* Interrupt request ep 1 */
  652. #define USIR0_IR2 (1 << 2) /* Interrupt request ep 2 */
  653. #define USIR0_IR3 (1 << 3) /* Interrupt request ep 3 */
  654. #define USIR0_IR4 (1 << 4) /* Interrupt request ep 4 */
  655. #define USIR0_IR5 (1 << 5) /* Interrupt request ep 5 */
  656. #define USIR0_IR6 (1 << 6) /* Interrupt request ep 6 */
  657. #define USIR0_IR7 (1 << 7) /* Interrupt request ep 7 */
  658. #define USIR1 __REG(0x4060005C) /* UDC Status Interrupt Register 1 */
  659. #define USIR1_IR8 (1 << 0) /* Interrupt request ep 8 */
  660. #define USIR1_IR9 (1 << 1) /* Interrupt request ep 9 */
  661. #define USIR1_IR10 (1 << 2) /* Interrupt request ep 10 */
  662. #define USIR1_IR11 (1 << 3) /* Interrupt request ep 11 */
  663. #define USIR1_IR12 (1 << 4) /* Interrupt request ep 12 */
  664. #define USIR1_IR13 (1 << 5) /* Interrupt request ep 13 */
  665. #define USIR1_IR14 (1 << 6) /* Interrupt request ep 14 */
  666. #define USIR1_IR15 (1 << 7) /* Interrupt request ep 15 */
  667. #elif defined(CONFIG_PXA27x)
  668. #define UDCCR __REG(0x40600000) /* UDC Control Register */
  669. #define UDCCR_OEN (1 << 31) /* On-the-Go Enable */
  670. #define UDCCR_AALTHNP (1 << 30) /* A-device Alternate Host Negotiation
  671. Protocol Port Support */
  672. #define UDCCR_AHNP (1 << 29) /* A-device Host Negotiation Protocol
  673. Support */
  674. #define UDCCR_BHNP (1 << 28) /* B-device Host Negotiation Protocol
  675. Enable */
  676. #define UDCCR_DWRE (1 << 16) /* Device Remote Wake-up Enable */
  677. #define UDCCR_ACN (0x03 << 11) /* Active UDC configuration Number */
  678. #define UDCCR_ACN_S 11
  679. #define UDCCR_AIN (0x07 << 8) /* Active UDC interface Number */
  680. #define UDCCR_AIN_S 8
  681. #define UDCCR_AAISN (0x07 << 5) /* Active UDC Alternate Interface
  682. Setting Number */
  683. #define UDCCR_AAISN_S 5
  684. #define UDCCR_SMAC (1 << 4) /* Switch Endpoint Memory to Active
  685. Configuration */
  686. #define UDCCR_EMCE (1 << 3) /* Endpoint Memory Configuration
  687. Error */
  688. #define UDCCR_UDR (1 << 2) /* UDC Resume */
  689. #define UDCCR_UDA (1 << 1) /* UDC Active */
  690. #define UDCCR_UDE (1 << 0) /* UDC Enable */
  691. #define UDCICR0 __REG(0x40600004) /* UDC Interrupt Control Register0 */
  692. #define UDCICR1 __REG(0x40600008) /* UDC Interrupt Control Register1 */
  693. #define UDCICR_FIFOERR (1 << 1) /* FIFO Error interrupt for EP */
  694. #define UDCICR_PKTCOMPL (1 << 0) /* Packet Complete interrupt for EP */
  695. #define UDC_INT_FIFOERROR (0x2)
  696. #define UDC_INT_PACKETCMP (0x1)
  697. #define UDCICR_INT(n,intr) (((intr) & 0x03) << (((n) & 0x0F) * 2))
  698. #define UDCICR1_IECC (1 << 31) /* IntEn - Configuration Change */
  699. #define UDCICR1_IESOF (1 << 30) /* IntEn - Start of Frame */
  700. #define UDCICR1_IERU (1 << 29) /* IntEn - Resume */
  701. #define UDCICR1_IESU (1 << 28) /* IntEn - Suspend */
  702. #define UDCICR1_IERS (1 << 27) /* IntEn - Reset */
  703. #define UDCISR0 __REG(0x4060000C) /* UDC Interrupt Status Register 0 */
  704. #define UDCISR1 __REG(0x40600010) /* UDC Interrupt Status Register 1 */
  705. #define UDCISR_INT(n,intr) (((intr) & 0x03) << (((n) & 0x0F) * 2))
  706. #define UDCISR1_IRCC (1 << 31) /* IntReq - Configuration Change */
  707. #define UDCISR1_IRSOF (1 << 30) /* IntReq - Start of Frame */
  708. #define UDCISR1_IRRU (1 << 29) /* IntReq - Resume */
  709. #define UDCISR1_IRSU (1 << 28) /* IntReq - Suspend */
  710. #define UDCISR1_IRRS (1 << 27) /* IntReq - Reset */
  711. #define UDCFNR __REG(0x40600014) /* UDC Frame Number Register */
  712. #define UDCOTGICR __REG(0x40600018) /* UDC On-The-Go interrupt control */
  713. #define UDCOTGICR_IESF (1 << 24) /* OTG SET_FEATURE command recvd */
  714. #define UDCOTGICR_IEXR (1 << 17) /* Extra Transciever Interrupt
  715. Rising Edge Interrupt Enable */
  716. #define UDCOTGICR_IEXF (1 << 16) /* Extra Transciever Interrupt
  717. Falling Edge Interrupt Enable */
  718. #define UDCOTGICR_IEVV40R (1 << 9) /* OTG Vbus Valid 4.0V Rising Edge
  719. Interrupt Enable */
  720. #define UDCOTGICR_IEVV40F (1 << 8) /* OTG Vbus Valid 4.0V Falling Edge
  721. Interrupt Enable */
  722. #define UDCOTGICR_IEVV44R (1 << 7) /* OTG Vbus Valid 4.4V Rising Edge
  723. Interrupt Enable */
  724. #define UDCOTGICR_IEVV44F (1 << 6) /* OTG Vbus Valid 4.4V Falling Edge
  725. Interrupt Enable */
  726. #define UDCOTGICR_IESVR (1 << 5) /* OTG Session Valid Rising Edge
  727. Interrupt Enable */
  728. #define UDCOTGICR_IESVF (1 << 4) /* OTG Session Valid Falling Edge
  729. Interrupt Enable */
  730. #define UDCOTGICR_IESDR (1 << 3) /* OTG A-Device SRP Detect Rising
  731. Edge Interrupt Enable */
  732. #define UDCOTGICR_IESDF (1 << 2) /* OTG A-Device SRP Detect Falling
  733. Edge Interrupt Enable */
  734. #define UDCOTGICR_IEIDR (1 << 1) /* OTG ID Change Rising Edge
  735. Interrupt Enable */
  736. #define UDCOTGICR_IEIDF (1 << 0) /* OTG ID Change Falling Edge
  737. Interrupt Enable */
  738. #define UP2OCR __REG(0x40600020) /* USB Port 2 Output Control register */
  739. #define UP2OCR_CPVEN (1 << 0) /* Charge Pump Vbus Enable */
  740. #define UP2OCR_CPVPE (1 << 1) /* Charge Pump Vbus Pulse Enable */
  741. #define UP2OCR_DPPDE (1 << 2) /* Host Port 2 Transceiver D+ Pull Down Enable */
  742. #define UP2OCR_DMPDE (1 << 3) /* Host Port 2 Transceiver D- Pull Down Enable */
  743. #define UP2OCR_DPPUE (1 << 4) /* Host Port 2 Transceiver D+ Pull Up Enable */
  744. #define UP2OCR_DMPUE (1 << 5) /* Host Port 2 Transceiver D- Pull Up Enable */
  745. #define UP2OCR_DPPUBE (1 << 6) /* Host Port 2 Transceiver D+ Pull Up Bypass Enable */
  746. #define UP2OCR_DMPUBE (1 << 7) /* Host Port 2 Transceiver D- Pull Up Bypass Enable */
  747. #define UP2OCR_EXSP (1 << 8) /* External Transceiver Speed Control */
  748. #define UP2OCR_EXSUS (1 << 9) /* External Transceiver Speed Enable */
  749. #define UP2OCR_IDON (1 << 10) /* OTG ID Read Enable */
  750. #define UP2OCR_HXS (1 << 16) /* Host Port 2 Transceiver Output Select */
  751. #define UP2OCR_HXOE (1 << 17) /* Host Port 2 Transceiver Output Enable */
  752. #define UP2OCR_SEOS (1 << 24) /* Single-Ended Output Select */
  753. #define UDCCSN(x) __REG2(0x40600100, (x) << 2)
  754. #define UDCCSR0 __REG(0x40600100) /* UDC Control/Status register - Endpoint 0 */
  755. #define UDCCSR0_SA (1 << 7) /* Setup Active */
  756. #define UDCCSR0_RNE (1 << 6) /* Receive FIFO Not Empty */
  757. #define UDCCSR0_FST (1 << 5) /* Force Stall */
  758. #define UDCCSR0_SST (1 << 4) /* Sent Stall */
  759. #define UDCCSR0_DME (1 << 3) /* DMA Enable */
  760. #define UDCCSR0_FTF (1 << 2) /* Flush Transmit FIFO */
  761. #define UDCCSR0_IPR (1 << 1) /* IN Packet Ready */
  762. #define UDCCSR0_OPC (1 << 0) /* OUT Packet Complete */
  763. #define UDCCSRA __REG(0x40600104) /* UDC Control/Status register - Endpoint A */
  764. #define UDCCSRB __REG(0x40600108) /* UDC Control/Status register - Endpoint B */
  765. #define UDCCSRC __REG(0x4060010C) /* UDC Control/Status register - Endpoint C */
  766. #define UDCCSRD __REG(0x40600110) /* UDC Control/Status register - Endpoint D */
  767. #define UDCCSRE __REG(0x40600114) /* UDC Control/Status register - Endpoint E */
  768. #define UDCCSRF __REG(0x40600118) /* UDC Control/Status register - Endpoint F */
  769. #define UDCCSRG __REG(0x4060011C) /* UDC Control/Status register - Endpoint G */
  770. #define UDCCSRH __REG(0x40600120) /* UDC Control/Status register - Endpoint H */
  771. #define UDCCSRI __REG(0x40600124) /* UDC Control/Status register - Endpoint I */
  772. #define UDCCSRJ __REG(0x40600128) /* UDC Control/Status register - Endpoint J */
  773. #define UDCCSRK __REG(0x4060012C) /* UDC Control/Status register - Endpoint K */
  774. #define UDCCSRL __REG(0x40600130) /* UDC Control/Status register - Endpoint L */
  775. #define UDCCSRM __REG(0x40600134) /* UDC Control/Status register - Endpoint M */
  776. #define UDCCSRN __REG(0x40600138) /* UDC Control/Status register - Endpoint N */
  777. #define UDCCSRP __REG(0x4060013C) /* UDC Control/Status register - Endpoint P */
  778. #define UDCCSRQ __REG(0x40600140) /* UDC Control/Status register - Endpoint Q */
  779. #define UDCCSRR __REG(0x40600144) /* UDC Control/Status register - Endpoint R */
  780. #define UDCCSRS __REG(0x40600148) /* UDC Control/Status register - Endpoint S */
  781. #define UDCCSRT __REG(0x4060014C) /* UDC Control/Status register - Endpoint T */
  782. #define UDCCSRU __REG(0x40600150) /* UDC Control/Status register - Endpoint U */
  783. #define UDCCSRV __REG(0x40600154) /* UDC Control/Status register - Endpoint V */
  784. #define UDCCSRW __REG(0x40600158) /* UDC Control/Status register - Endpoint W */
  785. #define UDCCSRX __REG(0x4060015C) /* UDC Control/Status register - Endpoint X */
  786. #define UDCCSR_DPE (1 << 9) /* Data Packet Error */
  787. #define UDCCSR_FEF (1 << 8) /* Flush Endpoint FIFO */
  788. #define UDCCSR_SP (1 << 7) /* Short Packet Control/Status */
  789. #define UDCCSR_BNE (1 << 6) /* Buffer Not Empty (IN endpoints) */
  790. #define UDCCSR_BNF (1 << 6) /* Buffer Not Full (OUT endpoints) */
  791. #define UDCCSR_FST (1 << 5) /* Force STALL */
  792. #define UDCCSR_SST (1 << 4) /* Sent STALL */
  793. #define UDCCSR_DME (1 << 3) /* DMA Enable */
  794. #define UDCCSR_TRN (1 << 2) /* Tx/Rx NAK */
  795. #define UDCCSR_PC (1 << 1) /* Packet Complete */
  796. #define UDCCSR_FS (1 << 0) /* FIFO needs service */
  797. #define UDCBCN(x) __REG2(0x40600200, (x)<<2)
  798. #define UDCBCR0 __REG(0x40600200) /* Byte Count Register - EP0 */
  799. #define UDCBCRA __REG(0x40600204) /* Byte Count Register - EPA */
  800. #define UDCBCRB __REG(0x40600208) /* Byte Count Register - EPB */
  801. #define UDCBCRC __REG(0x4060020C) /* Byte Count Register - EPC */
  802. #define UDCBCRD __REG(0x40600210) /* Byte Count Register - EPD */
  803. #define UDCBCRE __REG(0x40600214) /* Byte Count Register - EPE */
  804. #define UDCBCRF __REG(0x40600218) /* Byte Count Register - EPF */
  805. #define UDCBCRG __REG(0x4060021C) /* Byte Count Register - EPG */
  806. #define UDCBCRH __REG(0x40600220) /* Byte Count Register - EPH */
  807. #define UDCBCRI __REG(0x40600224) /* Byte Count Register - EPI */
  808. #define UDCBCRJ __REG(0x40600228) /* Byte Count Register - EPJ */
  809. #define UDCBCRK __REG(0x4060022C) /* Byte Count Register - EPK */
  810. #define UDCBCRL __REG(0x40600230) /* Byte Count Register - EPL */
  811. #define UDCBCRM __REG(0x40600234) /* Byte Count Register - EPM */
  812. #define UDCBCRN __REG(0x40600238) /* Byte Count Register - EPN */
  813. #define UDCBCRP __REG(0x4060023C) /* Byte Count Register - EPP */
  814. #define UDCBCRQ __REG(0x40600240) /* Byte Count Register - EPQ */
  815. #define UDCBCRR __REG(0x40600244) /* Byte Count Register - EPR */
  816. #define UDCBCRS __REG(0x40600248) /* Byte Count Register - EPS */
  817. #define UDCBCRT __REG(0x4060024C) /* Byte Count Register - EPT */
  818. #define UDCBCRU __REG(0x40600250) /* Byte Count Register - EPU */
  819. #define UDCBCRV __REG(0x40600254) /* Byte Count Register - EPV */
  820. #define UDCBCRW __REG(0x40600258) /* Byte Count Register - EPW */
  821. #define UDCBCRX __REG(0x4060025C) /* Byte Count Register - EPX */
  822. #define UDCDN(x) __REG2(0x40600300, (x)<<2)
  823. #define PHYS_UDCDN(x) (0x40600300 + ((x)<<2))
  824. #define PUDCDN(x) (volatile u32 *)(io_p2v(PHYS_UDCDN((x))))
  825. #define UDCDR0 __REG(0x40600300) /* Data Register - EP0 */
  826. #define UDCDRA __REG(0x40600304) /* Data Register - EPA */
  827. #define UDCDRB __REG(0x40600308) /* Data Register - EPB */
  828. #define UDCDRC __REG(0x4060030C) /* Data Register - EPC */
  829. #define UDCDRD __REG(0x40600310) /* Data Register - EPD */
  830. #define UDCDRE __REG(0x40600314) /* Data Register - EPE */
  831. #define UDCDRF __REG(0x40600318) /* Data Register - EPF */
  832. #define UDCDRG __REG(0x4060031C) /* Data Register - EPG */
  833. #define UDCDRH __REG(0x40600320) /* Data Register - EPH */
  834. #define UDCDRI __REG(0x40600324) /* Data Register - EPI */
  835. #define UDCDRJ __REG(0x40600328) /* Data Register - EPJ */
  836. #define UDCDRK __REG(0x4060032C) /* Data Register - EPK */
  837. #define UDCDRL __REG(0x40600330) /* Data Register - EPL */
  838. #define UDCDRM __REG(0x40600334) /* Data Register - EPM */
  839. #define UDCDRN __REG(0x40600338) /* Data Register - EPN */
  840. #define UDCDRP __REG(0x4060033C) /* Data Register - EPP */
  841. #define UDCDRQ __REG(0x40600340) /* Data Register - EPQ */
  842. #define UDCDRR __REG(0x40600344) /* Data Register - EPR */
  843. #define UDCDRS __REG(0x40600348) /* Data Register - EPS */
  844. #define UDCDRT __REG(0x4060034C) /* Data Register - EPT */
  845. #define UDCDRU __REG(0x40600350) /* Data Register - EPU */
  846. #define UDCDRV __REG(0x40600354) /* Data Register - EPV */
  847. #define UDCDRW __REG(0x40600358) /* Data Register - EPW */
  848. #define UDCDRX __REG(0x4060035C) /* Data Register - EPX */
  849. #define UDCCN(x) __REG2(0x40600400, (x)<<2)
  850. #define UDCCRA __REG(0x40600404) /* Configuration register EPA */
  851. #define UDCCRB __REG(0x40600408) /* Configuration register EPB */
  852. #define UDCCRC __REG(0x4060040C) /* Configuration register EPC */
  853. #define UDCCRD __REG(0x40600410) /* Configuration register EPD */
  854. #define UDCCRE __REG(0x40600414) /* Configuration register EPE */
  855. #define UDCCRF __REG(0x40600418) /* Configuration register EPF */
  856. #define UDCCRG __REG(0x4060041C) /* Configuration register EPG */
  857. #define UDCCRH __REG(0x40600420) /* Configuration register EPH */
  858. #define UDCCRI __REG(0x40600424) /* Configuration register EPI */
  859. #define UDCCRJ __REG(0x40600428) /* Configuration register EPJ */
  860. #define UDCCRK __REG(0x4060042C) /* Configuration register EPK */
  861. #define UDCCRL __REG(0x40600430) /* Configuration register EPL */
  862. #define UDCCRM __REG(0x40600434) /* Configuration register EPM */
  863. #define UDCCRN __REG(0x40600438) /* Configuration register EPN */
  864. #define UDCCRP __REG(0x4060043C) /* Configuration register EPP */
  865. #define UDCCRQ __REG(0x40600440) /* Configuration register EPQ */
  866. #define UDCCRR __REG(0x40600444) /* Configuration register EPR */
  867. #define UDCCRS __REG(0x40600448) /* Configuration register EPS */
  868. #define UDCCRT __REG(0x4060044C) /* Configuration register EPT */
  869. #define UDCCRU __REG(0x40600450) /* Configuration register EPU */
  870. #define UDCCRV __REG(0x40600454) /* Configuration register EPV */
  871. #define UDCCRW __REG(0x40600458) /* Configuration register EPW */
  872. #define UDCCRX __REG(0x4060045C) /* Configuration register EPX */
  873. #define UDCCONR_CN (0x03 << 25) /* Configuration Number */
  874. #define UDCCONR_CN_S (25)
  875. #define UDCCONR_IN (0x07 << 22) /* Interface Number */
  876. #define UDCCONR_IN_S (22)
  877. #define UDCCONR_AISN (0x07 << 19) /* Alternate Interface Number */
  878. #define UDCCONR_AISN_S (19)
  879. #define UDCCONR_EN (0x0f << 15) /* Endpoint Number */
  880. #define UDCCONR_EN_S (15)
  881. #define UDCCONR_ET (0x03 << 13) /* Endpoint Type: */
  882. #define UDCCONR_ET_S (13)
  883. #define UDCCONR_ET_INT (0x03 << 13) /* Interrupt */
  884. #define UDCCONR_ET_BULK (0x02 << 13) /* Bulk */
  885. #define UDCCONR_ET_ISO (0x01 << 13) /* Isochronous */
  886. #define UDCCONR_ET_NU (0x00 << 13) /* Not used */
  887. #define UDCCONR_ED (1 << 12) /* Endpoint Direction */
  888. #define UDCCONR_MPS (0x3ff << 2) /* Maximum Packet Size */
  889. #define UDCCONR_MPS_S (2)
  890. #define UDCCONR_DE (1 << 1) /* Double Buffering Enable */
  891. #define UDCCONR_EE (1 << 0) /* Endpoint Enable */
  892. #define UDC_INT_FIFOERROR (0x2)
  893. #define UDC_INT_PACKETCMP (0x1)
  894. #define UDC_FNR_MASK (0x7ff)
  895. #define UDCCSR_WR_MASK (UDCCSR_DME|UDCCSR_FST)
  896. #define UDC_BCR_MASK (0x3ff)
  897. #endif
  898. /*
  899. * Fast Infrared Communication Port
  900. */
  901. #define FICP __REG(0x40800000) /* Start of FICP area */
  902. #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
  903. #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
  904. #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
  905. #define ICDR __REG(0x4080000c) /* ICP Data Register */
  906. #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
  907. #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
  908. #define ICCR0_AME (1 << 7) /* Address match enable */
  909. #define ICCR0_TIE (1 << 6) /* Transmit FIFO interrupt enable */
  910. #define ICCR0_RIE (1 << 5) /* Recieve FIFO interrupt enable */
  911. #define ICCR0_RXE (1 << 4) /* Receive enable */
  912. #define ICCR0_TXE (1 << 3) /* Transmit enable */
  913. #define ICCR0_TUS (1 << 2) /* Transmit FIFO underrun select */
  914. #define ICCR0_LBM (1 << 1) /* Loopback mode */
  915. #define ICCR0_ITR (1 << 0) /* IrDA transmission */
  916. #define ICCR2_RXP (1 << 3) /* Receive Pin Polarity select */
  917. #define ICCR2_TXP (1 << 2) /* Transmit Pin Polarity select */
  918. #define ICCR2_TRIG (3 << 0) /* Receive FIFO Trigger threshold */
  919. #define ICCR2_TRIG_8 (0 << 0) /* >= 8 bytes */
  920. #define ICCR2_TRIG_16 (1 << 0) /* >= 16 bytes */
  921. #define ICCR2_TRIG_32 (2 << 0) /* >= 32 bytes */
  922. #ifdef CONFIG_PXA27x
  923. #define ICSR0_EOC (1 << 6) /* DMA End of Descriptor Chain */
  924. #endif
  925. #define ICSR0_FRE (1 << 5) /* Framing error */
  926. #define ICSR0_RFS (1 << 4) /* Receive FIFO service request */
  927. #define ICSR0_TFS (1 << 3) /* Transnit FIFO service request */
  928. #define ICSR0_RAB (1 << 2) /* Receiver abort */
  929. #define ICSR0_TUR (1 << 1) /* Trunsmit FIFO underun */
  930. #define ICSR0_EIF (1 << 0) /* End/Error in FIFO */
  931. #define ICSR1_ROR (1 << 6) /* Receiver FIFO underrun */
  932. #define ICSR1_CRE (1 << 5) /* CRC error */
  933. #define ICSR1_EOF (1 << 4) /* End of frame */
  934. #define ICSR1_TNF (1 << 3) /* Transmit FIFO not full */
  935. #define ICSR1_RNE (1 << 2) /* Receive FIFO not empty */
  936. #define ICSR1_TBY (1 << 1) /* Tramsmiter busy flag */
  937. #define ICSR1_RSY (1 << 0) /* Recevier synchronized flag */
  938. /*
  939. * Real Time Clock
  940. */
  941. #define RCNR __REG(0x40900000) /* RTC Count Register */
  942. #define RTAR __REG(0x40900004) /* RTC Alarm Register */
  943. #define RTSR __REG(0x40900008) /* RTC Status Register */
  944. #define RTTR __REG(0x4090000C) /* RTC Timer Trim Register */
  945. #define PIAR __REG(0x40900038) /* Periodic Interrupt Alarm Register */
  946. #define RTSR_PICE (1 << 15) /* Periodic interrupt count enable */
  947. #define RTSR_PIALE (1 << 14) /* Periodic interrupt Alarm enable */
  948. #define RTSR_HZE (1 << 3) /* HZ interrupt enable */
  949. #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
  950. #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
  951. #define RTSR_AL (1 << 0) /* RTC alarm detected */
  952. /*
  953. * OS Timer & Match Registers
  954. */
  955. #define OSMR0 __REG(0x40A00000) /* */
  956. #define OSMR1 __REG(0x40A00004) /* */
  957. #define OSMR2 __REG(0x40A00008) /* */
  958. #define OSMR3 __REG(0x40A0000C) /* */
  959. #define OSMR4 __REG(0x40A00080) /* */
  960. #define OSCR __REG(0x40A00010) /* OS Timer Counter Register */
  961. #define OSCR4 __REG(0x40A00040) /* OS Timer Counter Register */
  962. #define OMCR4 __REG(0x40A000C0) /* */
  963. #define OSSR __REG(0x40A00014) /* OS Timer Status Register */
  964. #define OWER __REG(0x40A00018) /* OS Timer Watchdog Enable Register */
  965. #define OIER __REG(0x40A0001C) /* OS Timer Interrupt Enable Register */
  966. #define OSSR_M3 (1 << 3) /* Match status channel 3 */
  967. #define OSSR_M2 (1 << 2) /* Match status channel 2 */
  968. #define OSSR_M1 (1 << 1) /* Match status channel 1 */
  969. #define OSSR_M0 (1 << 0) /* Match status channel 0 */
  970. #define OWER_WME (1 << 0) /* Watchdog Match Enable */
  971. #define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */
  972. #define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */
  973. #define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */
  974. #define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */
  975. /*
  976. * Pulse Width Modulator
  977. */
  978. #define PWM_CTRL0 __REG(0x40B00000) /* PWM 0 Control Register */
  979. #define PWM_PWDUTY0 __REG(0x40B00004) /* PWM 0 Duty Cycle Register */
  980. #define PWM_PERVAL0 __REG(0x40B00008) /* PWM 0 Period Control Register */
  981. #define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */
  982. #define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */
  983. #define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register */
  984. /*
  985. * Interrupt Controller
  986. */
  987. #define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
  988. #define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
  989. #define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
  990. #define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
  991. #define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
  992. #define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
  993. #define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
  994. #define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
  995. #define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
  996. #define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
  997. #define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
  998. /*
  999. * General Purpose I/O
  1000. */
  1001. #define GPIO0_BASE ((void __iomem *)io_p2v(0x40E00000))
  1002. #define GPIO1_BASE ((void __iomem *)io_p2v(0x40E00004))
  1003. #define GPIO2_BASE ((void __iomem *)io_p2v(0x40E00008))
  1004. #define GPIO3_BASE ((void __iomem *)io_p2v(0x40E00100))
  1005. #define GPLR_OFFSET 0x00
  1006. #define GPDR_OFFSET 0x0C
  1007. #define GPSR_OFFSET 0x18
  1008. #define GPCR_OFFSET 0x24
  1009. #define GRER_OFFSET 0x30
  1010. #define GFER_OFFSET 0x3C
  1011. #define GEDR_OFFSET 0x48
  1012. #define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */
  1013. #define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */
  1014. #define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */
  1015. #define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */
  1016. #define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */
  1017. #define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */
  1018. #define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */
  1019. #define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */
  1020. #define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */
  1021. #define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */
  1022. #define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */
  1023. #define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */
  1024. #define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */
  1025. #define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */
  1026. #define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */
  1027. #define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
  1028. #define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */
  1029. #define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */
  1030. #define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */
  1031. #define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */
  1032. #define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */
  1033. #define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */
  1034. #define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */
  1035. #define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */
  1036. #define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */
  1037. #define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */
  1038. #define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO<95-80> */
  1039. #define GAFR3_L __REG(0x40E0006C) /* GPIO Alternate Function Select Register GPIO<111:96> */
  1040. #define GAFR3_U __REG(0x40E00070) /* GPIO Alternate Function Select Register GPIO<127:112> */
  1041. #define GPLR3 __REG(0x40E00100) /* GPIO Pin-Level Register GPIO<127:96> */
  1042. #define GPDR3 __REG(0x40E0010C) /* GPIO Pin Direction Register GPIO<127:96> */
  1043. #define GPSR3 __REG(0x40E00118) /* GPIO Pin Output Set Register GPIO<127:96> */
  1044. #define GPCR3 __REG(0x40E00124) /* GPIO Pin Output Clear Register GPIO<127:96> */
  1045. #define GRER3 __REG(0x40E00130) /* GPIO Rising-Edge Detect Register GPIO<127:96> */
  1046. #define GFER3 __REG(0x40E0013C) /* GPIO Falling-Edge Detect Register GPIO<127:96> */
  1047. #define GEDR3 __REG(0x40E00148) /* GPIO Edge Detect Status Register GPIO<127:96> */
  1048. /* More handy macros. The argument is a literal GPIO number. */
  1049. #define GPIO_bit(x) (1 << ((x) & 0x1f))
  1050. #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
  1051. /* Interrupt Controller */
  1052. #define _GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
  1053. #define _GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
  1054. #define _GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
  1055. #define _GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
  1056. #define _GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
  1057. #define _GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
  1058. #define _GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
  1059. #define _GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
  1060. #define GPLR(x) (*((((x) & 0x7f) < 96) ? &_GPLR(x) : &GPLR3))
  1061. #define GPDR(x) (*((((x) & 0x7f) < 96) ? &_GPDR(x) : &GPDR3))
  1062. #define GPSR(x) (*((((x) & 0x7f) < 96) ? &_GPSR(x) : &GPSR3))
  1063. #define GPCR(x) (*((((x) & 0x7f) < 96) ? &_GPCR(x) : &GPCR3))
  1064. #define GRER(x) (*((((x) & 0x7f) < 96) ? &_GRER(x) : &GRER3))
  1065. #define GFER(x) (*((((x) & 0x7f) < 96) ? &_GFER(x) : &GFER3))
  1066. #define GEDR(x) (*((((x) & 0x7f) < 96) ? &_GEDR(x) : &GEDR3))
  1067. #define GAFR(x) (*((((x) & 0x7f) < 96) ? &_GAFR(x) : \
  1068. ((((x) & 0x7f) < 112) ? &GAFR3_L : &GAFR3_U)))
  1069. #else
  1070. #define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
  1071. #define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
  1072. #define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
  1073. #define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
  1074. #define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
  1075. #define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
  1076. #define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
  1077. #define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
  1078. #endif
  1079. /*
  1080. * Power Manager
  1081. */
  1082. #define PMCR __REG(0x40F00000) /* Power Manager Control Register */
  1083. #define PSSR __REG(0x40F00004) /* Power Manager Sleep Status Register */
  1084. #define PSPR __REG(0x40F00008) /* Power Manager Scratch Pad Register */
  1085. #define PWER __REG(0x40F0000C) /* Power Manager Wake-up Enable Register */
  1086. #define PRER __REG(0x40F00010) /* Power Manager GPIO Rising-Edge Detect Enable Register */
  1087. #define PFER __REG(0x40F00014) /* Power Manager GPIO Falling-Edge Detect Enable Register */
  1088. #define PEDR __REG(0x40F00018) /* Power Manager GPIO Edge Detect Status Register */
  1089. #define PCFR __REG(0x40F0001C) /* Power Manager General Configuration Register */
  1090. #define PGSR0 __REG(0x40F00020) /* Power Manager GPIO Sleep State Register for GP[31-0] */
  1091. #define PGSR1 __REG(0x40F00024) /* Power Manager GPIO Sleep State Register for GP[63-32] */
  1092. #define PGSR2 __REG(0x40F00028) /* Power Manager GPIO Sleep State Register for GP[84-64] */
  1093. #define PGSR3 __REG(0x40F0002C) /* Power Manager GPIO Sleep State Register for GP[118-96] */
  1094. #define RCSR __REG(0x40F00030) /* Reset Controller Status Register */
  1095. #define PSLR __REG(0x40F00034) /* Power Manager Sleep Config Register */
  1096. #define PSTR __REG(0x40F00038) /*Power Manager Standby Config Register */
  1097. #define PSNR __REG(0x40F0003C) /*Power Manager Sense Config Register */
  1098. #define PVCR __REG(0x40F00040) /*Power Manager VoltageControl Register */
  1099. #define PKWR __REG(0x40F00050) /* Power Manager KB Wake-up Enable Reg */
  1100. #define PKSR __REG(0x40F00054) /* Power Manager KB Level-Detect Register */
  1101. #define PCMD(x) __REG2(0x40F00080, (x)<<2)
  1102. #define PCMD0 __REG(0x40F00080 + 0 * 4)
  1103. #define PCMD1 __REG(0x40F00080 + 1 * 4)
  1104. #define PCMD2 __REG(0x40F00080 + 2 * 4)
  1105. #define PCMD3 __REG(0x40F00080 + 3 * 4)
  1106. #define PCMD4 __REG(0x40F00080 + 4 * 4)
  1107. #define PCMD5 __REG(0x40F00080 + 5 * 4)
  1108. #define PCMD6 __REG(0x40F00080 + 6 * 4)
  1109. #define PCMD7 __REG(0x40F00080 + 7 * 4)
  1110. #define PCMD8 __REG(0x40F00080 + 8 * 4)
  1111. #define PCMD9 __REG(0x40F00080 + 9 * 4)
  1112. #define PCMD10 __REG(0x40F00080 + 10 * 4)
  1113. #define PCMD11 __REG(0x40F00080 + 11 * 4)
  1114. #define PCMD12 __REG(0x40F00080 + 12 * 4)
  1115. #define PCMD13 __REG(0x40F00080 + 13 * 4)
  1116. #define PCMD14 __REG(0x40F00080 + 14 * 4)
  1117. #define PCMD15 __REG(0x40F00080 + 15 * 4)
  1118. #define PCMD16 __REG(0x40F00080 + 16 * 4)
  1119. #define PCMD17 __REG(0x40F00080 + 17 * 4)
  1120. #define PCMD18 __REG(0x40F00080 + 18 * 4)
  1121. #define PCMD19 __REG(0x40F00080 + 19 * 4)
  1122. #define PCMD20 __REG(0x40F00080 + 20 * 4)
  1123. #define PCMD21 __REG(0x40F00080 + 21 * 4)
  1124. #define PCMD22 __REG(0x40F00080 + 22 * 4)
  1125. #define PCMD23 __REG(0x40F00080 + 23 * 4)
  1126. #define PCMD24 __REG(0x40F00080 + 24 * 4)
  1127. #define PCMD25 __REG(0x40F00080 + 25 * 4)
  1128. #define PCMD26 __REG(0x40F00080 + 26 * 4)
  1129. #define PCMD27 __REG(0x40F00080 + 27 * 4)
  1130. #define PCMD28 __REG(0x40F00080 + 28 * 4)
  1131. #define PCMD29 __REG(0x40F00080 + 29 * 4)
  1132. #define PCMD30 __REG(0x40F00080 + 30 * 4)
  1133. #define PCMD31 __REG(0x40F00080 + 31 * 4)
  1134. #define PCMD_MBC (1<<12)
  1135. #define PCMD_DCE (1<<11)
  1136. #define PCMD_LC (1<<10)
  1137. /* FIXME: PCMD_SQC need be checked. */
  1138. #define PCMD_SQC (3<<8) /* currently only bit 8 is changeable,
  1139. bit 9 should be 0 all day. */
  1140. #define PVCR_VCSA (0x1<<14)
  1141. #define PVCR_CommandDelay (0xf80)
  1142. #define PCFR_PI2C_EN (0x1 << 6)
  1143. #define PSSR_OTGPH (1 << 6) /* OTG Peripheral control Hold */
  1144. #define PSSR_RDH (1 << 5) /* Read Disable Hold */
  1145. #define PSSR_PH (1 << 4) /* Peripheral Control Hold */
  1146. #define PSSR_STS (1 << 3) /* Standby Mode Status */
  1147. #define PSSR_VFS (1 << 2) /* VDD Fault Status */
  1148. #define PSSR_BFS (1 << 1) /* Battery Fault Status */
  1149. #define PSSR_SSS (1 << 0) /* Software Sleep Status */
  1150. #define PSLR_SL_ROD (1 << 20) /* Sleep-Mode/Depp-Sleep Mode nRESET_OUT Disable */
  1151. #define PCFR_RO (1 << 15) /* RDH Override */
  1152. #define PCFR_PO (1 << 14) /* PH Override */
  1153. #define PCFR_GPROD (1 << 12) /* GPIO nRESET_OUT Disable */
  1154. #define PCFR_L1_EN (1 << 11) /* Sleep Mode L1 converter Enable */
  1155. #define PCFR_FVC (1 << 10) /* Frequency/Voltage Change */
  1156. #define PCFR_DC_EN (1 << 7) /* Sleep/deep-sleep DC-DC Converter Enable */
  1157. #define PCFR_PI2CEN (1 << 6) /* Enable PI2C controller */
  1158. #define PCFR_GPR_EN (1 << 4) /* nRESET_GPIO Pin Enable */
  1159. #define PCFR_DS (1 << 3) /* Deep Sleep Mode */
  1160. #define PCFR_FS (1 << 2) /* Float Static Chip Selects */
  1161. #define PCFR_FP (1 << 1) /* Float PCMCIA controls */
  1162. #define PCFR_OPDE (1 << 0) /* 3.6864 MHz oscillator power-down enable */
  1163. #define RCSR_GPR (1 << 3) /* GPIO Reset */
  1164. #define RCSR_SMR (1 << 2) /* Sleep Mode */
  1165. #define RCSR_WDR (1 << 1) /* Watchdog Reset */
  1166. #define RCSR_HWR (1 << 0) /* Hardware Reset */
  1167. #define PWER_GPIO(Nb) (1 << Nb) /* GPIO [0..15] wake-up enable */
  1168. #define PWER_GPIO0 PWER_GPIO (0) /* GPIO [0] wake-up enable */
  1169. #define PWER_GPIO1 PWER_GPIO (1) /* GPIO [1] wake-up enable */
  1170. #define PWER_GPIO2 PWER_GPIO (2) /* GPIO [2] wake-up enable */
  1171. #define PWER_GPIO3 PWER_GPIO (3) /* GPIO [3] wake-up enable */
  1172. #define PWER_GPIO4 PWER_GPIO (4) /* GPIO [4] wake-up enable */
  1173. #define PWER_GPIO5 PWER_GPIO (5) /* GPIO [5] wake-up enable */
  1174. #define PWER_GPIO6 PWER_GPIO (6) /* GPIO [6] wake-up enable */
  1175. #define PWER_GPIO7 PWER_GPIO (7) /* GPIO [7] wake-up enable */
  1176. #define PWER_GPIO8 PWER_GPIO (8) /* GPIO [8] wake-up enable */
  1177. #define PWER_GPIO9 PWER_GPIO (9) /* GPIO [9] wake-up enable */
  1178. #define PWER_GPIO10 PWER_GPIO (10) /* GPIO [10] wake-up enable */
  1179. #define PWER_GPIO11 PWER_GPIO (11) /* GPIO [11] wake-up enable */
  1180. #define PWER_GPIO12 PWER_GPIO (12) /* GPIO [12] wake-up enable */
  1181. #define PWER_GPIO13 PWER_GPIO (13) /* GPIO [13] wake-up enable */
  1182. #define PWER_GPIO14 PWER_GPIO (14) /* GPIO [14] wake-up enable */
  1183. #define PWER_GPIO15 PWER_GPIO (15) /* GPIO [15] wake-up enable */
  1184. #define PWER_RTC 0x80000000 /* RTC alarm wake-up enable */
  1185. /*
  1186. * SSP Serial Port Registers - see include/asm-arm/arch-pxa/regs-ssp.h
  1187. */
  1188. /*
  1189. * MultiMediaCard (MMC) controller - see drivers/mmc/host/pxamci.h
  1190. */
  1191. /*
  1192. * Core Clock
  1193. */
  1194. #define CCCR __REG(0x41300000) /* Core Clock Configuration Register */
  1195. #define CKEN __REG(0x41300004) /* Clock Enable Register */
  1196. #define OSCC __REG(0x41300008) /* Oscillator Configuration Register */
  1197. #define CCSR __REG(0x4130000C) /* Core Clock Status Register */
  1198. #define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
  1199. #define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */
  1200. #define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */
  1201. #define CKEN_AC97CONF (31) /* AC97 Controller Configuration */
  1202. #define CKEN_CAMERA (24) /* Camera Interface Clock Enable */
  1203. #define CKEN_SSP1 (23) /* SSP1 Unit Clock Enable */
  1204. #define CKEN_MEMC (22) /* Memory Controller Clock Enable */
  1205. #define CKEN_MEMSTK (21) /* Memory Stick Host Controller */
  1206. #define CKEN_IM (20) /* Internal Memory Clock Enable */
  1207. #define CKEN_KEYPAD (19) /* Keypad Interface Clock Enable */
  1208. #define CKEN_USIM (18) /* USIM Unit Clock Enable */
  1209. #define CKEN_MSL (17) /* MSL Unit Clock Enable */
  1210. #define CKEN_LCD (16) /* LCD Unit Clock Enable */
  1211. #define CKEN_PWRI2C (15) /* PWR I2C Unit Clock Enable */
  1212. #define CKEN_I2C (14) /* I2C Unit Clock Enable */
  1213. #define CKEN_FICP (13) /* FICP Unit Clock Enable */
  1214. #define CKEN_MMC (12) /* MMC Unit Clock Enable */
  1215. #define CKEN_USB (11) /* USB Unit Clock Enable */
  1216. #define CKEN_ASSP (10) /* ASSP (SSP3) Clock Enable */
  1217. #define CKEN_USBHOST (10) /* USB Host Unit Clock Enable */
  1218. #define CKEN_OSTIMER (9) /* OS Timer Unit Clock Enable */
  1219. #define CKEN_NSSP (9) /* NSSP (SSP2) Clock Enable */
  1220. #define CKEN_I2S (8) /* I2S Unit Clock Enable */
  1221. #define CKEN_BTUART (7) /* BTUART Unit Clock Enable */
  1222. #define CKEN_FFUART (6) /* FFUART Unit Clock Enable */
  1223. #define CKEN_STUART (5) /* STUART Unit Clock Enable */
  1224. #define CKEN_HWUART (4) /* HWUART Unit Clock Enable */
  1225. #define CKEN_SSP3 (4) /* SSP3 Unit Clock Enable */
  1226. #define CKEN_SSP (3) /* SSP Unit Clock Enable */
  1227. #define CKEN_SSP2 (3) /* SSP2 Unit Clock Enable */
  1228. #define CKEN_AC97 (2) /* AC97 Unit Clock Enable */
  1229. #define CKEN_PWM1 (1) /* PWM1 Clock Enable */
  1230. #define CKEN_PWM0 (0) /* PWM0 Clock Enable */
  1231. #define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */
  1232. #define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */
  1233. /*
  1234. * LCD
  1235. */
  1236. #define LCCR0 __REG(0x44000000) /* LCD Controller Control Register 0 */
  1237. #define LCCR1 __REG(0x44000004) /* LCD Controller Control Register 1 */
  1238. #define LCCR2 __REG(0x44000008) /* LCD Controller Control Register 2 */
  1239. #define LCCR3 __REG(0x4400000C) /* LCD Controller Control Register 3 */
  1240. #define LCCR4 __REG(0x44000010) /* LCD Controller Control Register 3 */
  1241. #define DFBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
  1242. #define DFBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
  1243. #define LCSR __REG(0x44000038) /* LCD Controller Status Register */
  1244. #define LIIDR __REG(0x4400003C) /* LCD Controller Interrupt ID Register */
  1245. #define TMEDRGBR __REG(0x44000040) /* TMED RGB Seed Register */
  1246. #define TMEDCR __REG(0x44000044) /* TMED Control Register */
  1247. #define LCCR3_1BPP (0 << 24)
  1248. #define LCCR3_2BPP (1 << 24)
  1249. #define LCCR3_4BPP (2 << 24)
  1250. #define LCCR3_8BPP (3 << 24)
  1251. #define LCCR3_16BPP (4 << 24)
  1252. #define LCCR3_PDFOR_0 (0 << 30)
  1253. #define LCCR3_PDFOR_1 (1 << 30)
  1254. #define LCCR3_PDFOR_2 (2 << 30)
  1255. #define LCCR3_PDFOR_3 (3 << 30)
  1256. #define LCCR4_PAL_FOR_0 (0 << 15)
  1257. #define LCCR4_PAL_FOR_1 (1 << 15)
  1258. #define LCCR4_PAL_FOR_2 (2 << 15)
  1259. #define LCCR4_PAL_FOR_MASK (3 << 15)
  1260. #define FDADR0 __REG(0x44000200) /* DMA Channel 0 Frame Descriptor Address Register */
  1261. #define FSADR0 __REG(0x44000204) /* DMA Channel 0 Frame Source Address Register */
  1262. #define FIDR0 __REG(0x44000208) /* DMA Channel 0 Frame ID Register */
  1263. #define LDCMD0 __REG(0x4400020C) /* DMA Channel 0 Command Register */
  1264. #define FDADR1 __REG(0x44000210) /* DMA Channel 1 Frame Descriptor Address Register */
  1265. #define FSADR1 __REG(0x44000214) /* DMA Channel 1 Frame Source Address Register */
  1266. #define FIDR1 __REG(0x44000218) /* DMA Channel 1 Frame ID Register */
  1267. #define LDCMD1 __REG(0x4400021C) /* DMA Channel 1 Command Register */
  1268. #define LCCR0_ENB (1 << 0) /* LCD Controller enable */
  1269. #define LCCR0_CMS (1 << 1) /* Color/Monochrome Display Select */
  1270. #define LCCR0_Color (LCCR0_CMS*0) /* Color display */
  1271. #define LCCR0_Mono (LCCR0_CMS*1) /* Monochrome display */
  1272. #define LCCR0_SDS (1 << 2) /* Single/Dual Panel Display */
  1273. /* Select */
  1274. #define LCCR0_Sngl (LCCR0_SDS*0) /* Single panel display */
  1275. #define LCCR0_Dual (LCCR0_SDS*1) /* Dual panel display */
  1276. #define LCCR0_LDM (1 << 3) /* LCD Disable Done Mask */
  1277. #define LCCR0_SFM (1 << 4) /* Start of frame mask */
  1278. #define LCCR0_IUM (1 << 5) /* Input FIFO underrun mask */
  1279. #define LCCR0_EFM (1 << 6) /* End of Frame mask */
  1280. #define LCCR0_PAS (1 << 7) /* Passive/Active display Select */
  1281. #define LCCR0_Pas (LCCR0_PAS*0) /* Passive display (STN) */
  1282. #define LCCR0_Act (LCCR0_PAS*1) /* Active display (TFT) */
  1283. #define LCCR0_DPD (1 << 9) /* Double Pixel Data (monochrome */
  1284. /* display mode) */
  1285. #define LCCR0_4PixMono (LCCR0_DPD*0) /* 4-Pixel/clock Monochrome */
  1286. /* display */
  1287. #define LCCR0_8PixMono (LCCR0_DPD*1) /* 8-Pixel/clock Monochrome */
  1288. /* display */
  1289. #define LCCR0_DIS (1 << 10) /* LCD Disable */
  1290. #define LCCR0_QDM (1 << 11) /* LCD Quick Disable mask */
  1291. #define LCCR0_PDD (0xff << 12) /* Palette DMA request delay */
  1292. #define LCCR0_PDD_S 12
  1293. #define LCCR0_BM (1 << 20) /* Branch mask */
  1294. #define LCCR0_OUM (1 << 21) /* Output FIFO underrun mask */
  1295. #define LCCR0_LCDT (1 << 22) /* LCD panel type */
  1296. #define LCCR0_RDSTM (1 << 23) /* Read status interrupt mask */
  1297. #define LCCR0_CMDIM (1 << 24) /* Command interrupt mask */
  1298. #define LCCR0_OUC (1 << 25) /* Overlay Underlay control bit */
  1299. #define LCCR0_LDDALT (1 << 26) /* LDD alternate mapping control */
  1300. #define LCCR1_PPL Fld (10, 0) /* Pixels Per Line - 1 */
  1301. #define LCCR1_DisWdth(Pixel) /* Display Width [1..800 pix.] */ \
  1302. (((Pixel) - 1) << FShft (LCCR1_PPL))
  1303. #define LCCR1_HSW Fld (6, 10) /* Horizontal Synchronization */
  1304. #define LCCR1_HorSnchWdth(Tpix) /* Horizontal Synchronization */ \
  1305. /* pulse Width [1..64 Tpix] */ \
  1306. (((Tpix) - 1) << FShft (LCCR1_HSW))
  1307. #define LCCR1_ELW Fld (8, 16) /* End-of-Line pixel clock Wait */
  1308. /* count - 1 [Tpix] */
  1309. #define LCCR1_EndLnDel(Tpix) /* End-of-Line Delay */ \
  1310. /* [1..256 Tpix] */ \
  1311. (((Tpix) - 1) << FShft (LCCR1_ELW))
  1312. #define LCCR1_BLW Fld (8, 24) /* Beginning-of-Line pixel clock */
  1313. /* Wait count - 1 [Tpix] */
  1314. #define LCCR1_BegLnDel(Tpix) /* Beginning-of-Line Delay */ \
  1315. /* [1..256 Tpix] */ \
  1316. (((Tpix) - 1) << FShft (LCCR1_BLW))
  1317. #define LCCR2_LPP Fld (10, 0) /* Line Per Panel - 1 */
  1318. #define LCCR2_DisHght(Line) /* Display Height [1..1024 lines] */ \
  1319. (((Line) - 1) << FShft (LCCR2_LPP))
  1320. #define LCCR2_VSW Fld (6, 10) /* Vertical Synchronization pulse */
  1321. /* Width - 1 [Tln] (L_FCLK) */
  1322. #define LCCR2_VrtSnchWdth(Tln) /* Vertical Synchronization pulse */ \
  1323. /* Width [1..64 Tln] */ \
  1324. (((Tln) - 1) << FShft (LCCR2_VSW))
  1325. #define LCCR2_EFW Fld (8, 16) /* End-of-Frame line clock Wait */
  1326. /* count [Tln] */
  1327. #define LCCR2_EndFrmDel(Tln) /* End-of-Frame Delay */ \
  1328. /* [0..255 Tln] */ \
  1329. ((Tln) << FShft (LCCR2_EFW))
  1330. #define LCCR2_BFW Fld (8, 24) /* Beginning-of-Frame line clock */
  1331. /* Wait count [Tln] */
  1332. #define LCCR2_BegFrmDel(Tln) /* Beginning-of-Frame Delay */ \
  1333. /* [0..255 Tln] */ \
  1334. ((Tln) << FShft (LCCR2_BFW))
  1335. #if 0
  1336. #define LCCR3_PCD (0xff) /* Pixel clock divisor */
  1337. #define LCCR3_ACB (0xff << 8) /* AC Bias pin frequency */
  1338. #define LCCR3_ACB_S 8
  1339. #endif
  1340. #define LCCR3_API (0xf << 16) /* AC Bias pin trasitions per interrupt */
  1341. #define LCCR3_API_S 16
  1342. #define LCCR3_VSP (1 << 20) /* vertical sync polarity */
  1343. #define LCCR3_HSP (1 << 21) /* horizontal sync polarity */
  1344. #define LCCR3_PCP (1 << 22) /* Pixel Clock Polarity (L_PCLK) */
  1345. #define LCCR3_PixRsEdg (LCCR3_PCP*0) /* Pixel clock Rising-Edge */
  1346. #define LCCR3_PixFlEdg (LCCR3_PCP*1) /* Pixel clock Falling-Edge */
  1347. #define LCCR3_OEP (1 << 23) /* Output Enable Polarity (L_BIAS, */
  1348. /* active display mode) */
  1349. #define LCCR3_OutEnH (LCCR3_OEP*0) /* Output Enable active High */
  1350. #define LCCR3_OutEnL (LCCR3_OEP*1) /* Output Enable active Low */
  1351. #if 0
  1352. #define LCCR3_BPP (7 << 24) /* bits per pixel */
  1353. #define LCCR3_BPP_S 24
  1354. #endif
  1355. #define LCCR3_DPC (1 << 27) /* double pixel clock mode */
  1356. #define LCCR3_PCD Fld (8, 0) /* Pixel Clock Divisor */
  1357. #define LCCR3_PixClkDiv(Div) /* Pixel Clock Divisor */ \
  1358. (((Div) << FShft (LCCR3_PCD)))
  1359. #define LCCR3_BPP Fld (3, 24) /* Bit Per Pixel */
  1360. #define LCCR3_Bpp(Bpp) /* Bit Per Pixel */ \
  1361. (((Bpp) << FShft (LCCR3_BPP)))
  1362. #define LCCR3_ACB Fld (8, 8) /* AC Bias */
  1363. #define LCCR3_Acb(Acb) /* BAC Bias */ \
  1364. (((Acb) << FShft (LCCR3_ACB)))
  1365. #define LCCR3_HorSnchH (LCCR3_HSP*0) /* Horizontal Synchronization */
  1366. /* pulse active High */
  1367. #define LCCR3_HorSnchL (LCCR3_HSP*1) /* Horizontal Synchronization */
  1368. #define LCCR3_VrtSnchH (LCCR3_VSP*0) /* Vertical Synchronization pulse */
  1369. /* active High */
  1370. #define LCCR3_VrtSnchL (LCCR3_VSP*1) /* Vertical Synchronization pulse */
  1371. /* active Low */
  1372. #define LCSR_LDD (1 << 0) /* LCD Disable Done */
  1373. #define LCSR_SOF (1 << 1) /* Start of frame */
  1374. #define LCSR_BER (1 << 2) /* Bus error */
  1375. #define LCSR_ABC (1 << 3) /* AC Bias count */
  1376. #define LCSR_IUL (1 << 4) /* input FIFO underrun Lower panel */
  1377. #define LCSR_IUU (1 << 5) /* input FIFO underrun Upper panel */
  1378. #define LCSR_OU (1 << 6) /* output FIFO underrun */
  1379. #define LCSR_QD (1 << 7) /* quick disable */
  1380. #define LCSR_EOF (1 << 8) /* end of frame */
  1381. #define LCSR_BS (1 << 9) /* branch status */
  1382. #define LCSR_SINT (1 << 10) /* subsequent interrupt */
  1383. #define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
  1384. #define LCSR_LDD (1 << 0) /* LCD Disable Done */
  1385. #define LCSR_SOF (1 << 1) /* Start of frame */
  1386. #define LCSR_BER (1 << 2) /* Bus error */
  1387. #define LCSR_ABC (1 << 3) /* AC Bias count */
  1388. #define LCSR_IUL (1 << 4) /* input FIFO underrun Lower panel */
  1389. #define LCSR_IUU (1 << 5) /* input FIFO underrun Upper panel */
  1390. #define LCSR_OU (1 << 6) /* output FIFO underrun */
  1391. #define LCSR_QD (1 << 7) /* quick disable */
  1392. #define LCSR_EOF (1 << 8) /* end of frame */
  1393. #define LCSR_BS (1 << 9) /* branch status */
  1394. #define LCSR_SINT (1 << 10) /* subsequent interrupt */
  1395. #define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
  1396. #ifdef CONFIG_PXA27x
  1397. /* Camera Interface */
  1398. #define CICR0 __REG(0x50000000)
  1399. #define CICR1 __REG(0x50000004)
  1400. #define CICR2 __REG(0x50000008)
  1401. #define CICR3 __REG(0x5000000C)
  1402. #define CICR4 __REG(0x50000010)
  1403. #define CISR __REG(0x50000014)
  1404. #define CIFR __REG(0x50000018)
  1405. #define CITOR __REG(0x5000001C)
  1406. #define CIBR0 __REG(0x50000028)
  1407. #define CIBR1 __REG(0x50000030)
  1408. #define CIBR2 __REG(0x50000038)
  1409. #define CICR0_DMAEN (1 << 31) /* DMA request enable */
  1410. #define CICR0_PAR_EN (1 << 30) /* Parity enable */
  1411. #define CICR0_SL_CAP_EN (1 << 29) /* Capture enable for slave mode */
  1412. #define CICR0_ENB (1 << 28) /* Camera interface enable */
  1413. #define CICR0_DIS (1 << 27) /* Camera interface disable */
  1414. #define CICR0_SIM (0x7 << 24) /* Sensor interface mode mask */
  1415. #define CICR0_TOM (1 << 9) /* Time-out mask */
  1416. #define CICR0_RDAVM (1 << 8) /* Receive-data-available mask */
  1417. #define CICR0_FEM (1 << 7) /* FIFO-empty mask */
  1418. #define CICR0_EOLM (1 << 6) /* End-of-line mask */
  1419. #define CICR0_PERRM (1 << 5) /* Parity-error mask */
  1420. #define CICR0_QDM (1 << 4) /* Quick-disable mask */
  1421. #define CICR0_CDM (1 << 3) /* Disable-done mask */
  1422. #define CICR0_SOFM (1 << 2) /* Start-of-frame mask */
  1423. #define CICR0_EOFM (1 << 1) /* End-of-frame mask */
  1424. #define CICR0_FOM (1 << 0) /* FIFO-overrun mask */
  1425. #define CICR1_TBIT (1 << 31) /* Transparency bit */
  1426. #define CICR1_RGBT_CONV (0x3 << 29) /* RGBT conversion mask */
  1427. #define CICR1_PPL (0x7ff << 15) /* Pixels per line mask */
  1428. #define CICR1_RGB_CONV (0x7 << 12) /* RGB conversion mask */
  1429. #define CICR1_RGB_F (1 << 11) /* RGB format */
  1430. #define CICR1_YCBCR_F (1 << 10) /* YCbCr format */
  1431. #define CICR1_RGB_BPP (0x7 << 7) /* RGB bis per pixel mask */
  1432. #define CICR1_RAW_BPP (0x3 << 5) /* Raw bis per pixel mask */
  1433. #define CICR1_COLOR_SP (0x3 << 3) /* Color space mask */
  1434. #define CICR1_DW (0x7 << 0) /* Data width mask */
  1435. #define CICR2_BLW (0xff << 24) /* Beginning-of-line pixel clock
  1436. wait count mask */
  1437. #define CICR2_ELW (0xff << 16) /* End-of-line pixel clock
  1438. wait count mask */
  1439. #define CICR2_HSW (0x3f << 10) /* Horizontal sync pulse width mask */
  1440. #define CICR2_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  1441. wait count mask */
  1442. #define CICR2_FSW (0x7 << 0) /* Frame stabilization
  1443. wait count mask */
  1444. #define CICR3_BFW (0xff << 24) /* Beginning-of-frame line clock
  1445. wait count mask */
  1446. #define CICR3_EFW (0xff << 16) /* End-of-frame line clock
  1447. wait count mask */
  1448. #define CICR3_VSW (0x3f << 10) /* Vertical sync pulse width mask */
  1449. #define CICR3_BFPW (0x3f << 3) /* Beginning-of-frame pixel clock
  1450. wait count mask */
  1451. #define CICR3_LPF (0x7ff << 0) /* Lines per frame mask */
  1452. #define CICR4_MCLK_DLY (0x3 << 24) /* MCLK Data Capture Delay mask */
  1453. #define CICR4_PCLK_EN (1 << 23) /* Pixel clock enable */
  1454. #define CICR4_PCP (1 << 22) /* Pixel clock polarity */
  1455. #define CICR4_HSP (1 << 21) /* Horizontal sync polarity */
  1456. #define CICR4_VSP (1 << 20) /* Vertical sync polarity */
  1457. #define CICR4_MCLK_EN (1 << 19) /* MCLK enable */
  1458. #define CICR4_FR_RATE (0x7 << 8) /* Frame rate mask */
  1459. #define CICR4_DIV (0xff << 0) /* Clock divisor mask */
  1460. #define CISR_FTO (1 << 15) /* FIFO time-out */
  1461. #define CISR_RDAV_2 (1 << 14) /* Channel 2 receive data available */
  1462. #define CISR_RDAV_1 (1 << 13) /* Channel 1 receive data available */
  1463. #define CISR_RDAV_0 (1 << 12) /* Channel 0 receive data available */
  1464. #define CISR_FEMPTY_2 (1 << 11) /* Channel 2 FIFO empty */
  1465. #define CISR_FEMPTY_1 (1 << 10) /* Channel 1 FIFO empty */
  1466. #define CISR_FEMPTY_0 (1 << 9) /* Channel 0 FIFO empty */
  1467. #define CISR_EOL (1 << 8) /* End of line */
  1468. #define CISR_PAR_ERR (1 << 7) /* Parity error */
  1469. #define CISR_CQD (1 << 6) /* Camera interface quick disable */
  1470. #define CISR_CDD (1 << 5) /* Camera interface disable done */
  1471. #define CISR_SOF (1 << 4) /* Start of frame */
  1472. #define CISR_EOF (1 << 3) /* End of frame */
  1473. #define CISR_IFO_2 (1 << 2) /* FIFO overrun for Channel 2 */
  1474. #define CISR_IFO_1 (1 << 1) /* FIFO overrun for Channel 1 */
  1475. #define CISR_IFO_0 (1 << 0) /* FIFO overrun for Channel 0 */
  1476. #define CIFR_FLVL2 (0x7f << 23) /* FIFO 2 level mask */
  1477. #define CIFR_FLVL1 (0x7f << 16) /* FIFO 1 level mask */
  1478. #define CIFR_FLVL0 (0xff << 8) /* FIFO 0 level mask */
  1479. #define CIFR_THL_0 (0x3 << 4) /* Threshold Level for Channel 0 FIFO */
  1480. #define CIFR_RESET_F (1 << 3) /* Reset input FIFOs */
  1481. #define CIFR_FEN2 (1 << 2) /* FIFO enable for channel 2 */
  1482. #define CIFR_FEN1 (1 << 1) /* FIFO enable for channel 1 */
  1483. #define CIFR_FEN0 (1 << 0) /* FIFO enable for channel 0 */
  1484. #define SRAM_SIZE 0x40000 /* 4x64K */
  1485. #define SRAM_MEM_PHYS 0x5C000000
  1486. #define IMPMCR __REG(0x58000000) /* IM Power Management Control Reg */
  1487. #define IMPMSR __REG(0x58000008) /* IM Power Management Status Reg */
  1488. #define IMPMCR_PC3 (0x3 << 22) /* Bank 3 Power Control */
  1489. #define IMPMCR_PC3_RUN_MODE (0x0 << 22) /* Run mode */
  1490. #define IMPMCR_PC3_STANDBY_MODE (0x1 << 22) /* Standby mode */
  1491. #define IMPMCR_PC3_AUTO_MODE (0x3 << 22) /* Automatically controlled */
  1492. #define IMPMCR_PC2 (0x3 << 20) /* Bank 2 Power Control */
  1493. #define IMPMCR_PC2_RUN_MODE (0x0 << 20) /* Run mode */
  1494. #define IMPMCR_PC2_STANDBY_MODE (0x1 << 20) /* Standby mode */
  1495. #define IMPMCR_PC2_AUTO_MODE (0x3 << 20) /* Automatically controlled */
  1496. #define IMPMCR_PC1 (0x3 << 18) /* Bank 1 Power Control */
  1497. #define IMPMCR_PC1_RUN_MODE (0x0 << 18) /* Run mode */
  1498. #define IMPMCR_PC1_STANDBY_MODE (0x1 << 18) /* Standby mode */
  1499. #define IMPMCR_PC1_AUTO_MODE (0x3 << 18) /* Automatically controlled */
  1500. #define IMPMCR_PC0 (0x3 << 16) /* Bank 0 Power Control */
  1501. #define IMPMCR_PC0_RUN_MODE (0x0 << 16) /* Run mode */
  1502. #define IMPMCR_PC0_STANDBY_MODE (0x1 << 16) /* Standby mode */
  1503. #define IMPMCR_PC0_AUTO_MODE (0x3 << 16) /* Automatically controlled */
  1504. #define IMPMCR_AW3 (1 << 11) /* Bank 3 Automatic Wake-up enable */
  1505. #define IMPMCR_AW2 (1 << 10) /* Bank 2 Automatic Wake-up enable */
  1506. #define IMPMCR_AW1 (1 << 9) /* Bank 1 Automatic Wake-up enable */
  1507. #define IMPMCR_AW0 (1 << 8) /* Bank 0 Automatic Wake-up enable */
  1508. #define IMPMCR_DST (0xFF << 0) /* Delay Standby Time, ms */
  1509. #define IMPMSR_PS3 (0x3 << 6) /* Bank 3 Power Status: */
  1510. #define IMPMSR_PS3_RUN_MODE (0x0 << 6) /* Run mode */
  1511. #define IMPMSR_PS3_STANDBY_MODE (0x1 << 6) /* Standby mode */
  1512. #define IMPMSR_PS2 (0x3 << 4) /* Bank 2 Power Status: */
  1513. #define IMPMSR_PS2_RUN_MODE (0x0 << 4) /* Run mode */
  1514. #define IMPMSR_PS2_STANDBY_MODE (0x1 << 4) /* Standby mode */
  1515. #define IMPMSR_PS1 (0x3 << 2) /* Bank 1 Power Status: */
  1516. #define IMPMSR_PS1_RUN_MODE (0x0 << 2) /* Run mode */
  1517. #define IMPMSR_PS1_STANDBY_MODE (0x1 << 2) /* Standby mode */
  1518. #define IMPMSR_PS0 (0x3 << 0) /* Bank 0 Power Status: */
  1519. #define IMPMSR_PS0_RUN_MODE (0x0 << 0) /* Run mode */
  1520. #define IMPMSR_PS0_STANDBY_MODE (0x1 << 0) /* Standby mode */
  1521. #endif
  1522. #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
  1523. /*
  1524. * UHC: USB Host Controller (OHCI-like) register definitions
  1525. */
  1526. #define UHC_BASE_PHYS (0x4C000000)
  1527. #define UHCREV __REG(0x4C000000) /* UHC HCI Spec Revision */
  1528. #define UHCHCON __REG(0x4C000004) /* UHC Host Control Register */
  1529. #define UHCCOMS __REG(0x4C000008) /* UHC Command Status Register */
  1530. #define UHCINTS __REG(0x4C00000C) /* UHC Interrupt Status Register */
  1531. #define UHCINTE __REG(0x4C000010) /* UHC Interrupt Enable */
  1532. #define UHCINTD __REG(0x4C000014) /* UHC Interrupt Disable */
  1533. #define UHCHCCA __REG(0x4C000018) /* UHC Host Controller Comm. Area */
  1534. #define UHCPCED __REG(0x4C00001C) /* UHC Period Current Endpt Descr */
  1535. #define UHCCHED __REG(0x4C000020) /* UHC Control Head Endpt Descr */
  1536. #define UHCCCED __REG(0x4C000024) /* UHC Control Current Endpt Descr */
  1537. #define UHCBHED __REG(0x4C000028) /* UHC Bulk Head Endpt Descr */
  1538. #define UHCBCED __REG(0x4C00002C) /* UHC Bulk Current Endpt Descr */
  1539. #define UHCDHEAD __REG(0x4C000030) /* UHC Done Head */
  1540. #define UHCFMI __REG(0x4C000034) /* UHC Frame Interval */
  1541. #define UHCFMR __REG(0x4C000038) /* UHC Frame Remaining */
  1542. #define UHCFMN __REG(0x4C00003C) /* UHC Frame Number */
  1543. #define UHCPERS __REG(0x4C000040) /* UHC Periodic Start */
  1544. #define UHCLS __REG(0x4C000044) /* UHC Low Speed Threshold */
  1545. #define UHCRHDA __REG(0x4C000048) /* UHC Root Hub Descriptor A */
  1546. #define UHCRHDA_NOCP (1 << 12) /* No over current protection */
  1547. #define UHCRHDB __REG(0x4C00004C) /* UHC Root Hub Descriptor B */
  1548. #define UHCRHS __REG(0x4C000050) /* UHC Root Hub Status */
  1549. #define UHCRHPS1 __REG(0x4C000054) /* UHC Root Hub Port 1 Status */
  1550. #define UHCRHPS2 __REG(0x4C000058) /* UHC Root Hub Port 2 Status */
  1551. #define UHCRHPS3 __REG(0x4C00005C) /* UHC Root Hub Port 3 Status */
  1552. #define UHCSTAT __REG(0x4C000060) /* UHC Status Register */
  1553. #define UHCSTAT_UPS3 (1 << 16) /* USB Power Sense Port3 */
  1554. #define UHCSTAT_SBMAI (1 << 15) /* System Bus Master Abort Interrupt*/
  1555. #define UHCSTAT_SBTAI (1 << 14) /* System Bus Target Abort Interrupt*/
  1556. #define UHCSTAT_UPRI (1 << 13) /* USB Port Resume Interrupt */
  1557. #define UHCSTAT_UPS2 (1 << 12) /* USB Power Sense Port 2 */
  1558. #define UHCSTAT_UPS1 (1 << 11) /* USB Power Sense Port 1 */
  1559. #define UHCSTAT_HTA (1 << 10) /* HCI Target Abort */
  1560. #define UHCSTAT_HBA (1 << 8) /* HCI Buffer Active */
  1561. #define UHCSTAT_RWUE (1 << 7) /* HCI Remote Wake Up Event */
  1562. #define UHCHR __REG(0x4C000064) /* UHC Reset Register */
  1563. #define UHCHR_SSEP3 (1 << 11) /* Sleep Standby Enable for Port3 */
  1564. #define UHCHR_SSEP2 (1 << 10) /* Sleep Standby Enable for Port2 */
  1565. #define UHCHR_SSEP1 (1 << 9) /* Sleep Standby Enable for Port1 */
  1566. #define UHCHR_PCPL (1 << 7) /* Power control polarity low */
  1567. #define UHCHR_PSPL (1 << 6) /* Power sense polarity low */
  1568. #define UHCHR_SSE (1 << 5) /* Sleep Standby Enable */
  1569. #define UHCHR_UIT (1 << 4) /* USB Interrupt Test */
  1570. #define UHCHR_SSDC (1 << 3) /* Simulation Scale Down Clock */
  1571. #define UHCHR_CGR (1 << 2) /* Clock Generation Reset */
  1572. #define UHCHR_FHR (1 << 1) /* Force Host Controller Reset */
  1573. #define UHCHR_FSBIR (1 << 0) /* Force System Bus Iface Reset */
  1574. #define UHCHIE __REG(0x4C000068) /* UHC Interrupt Enable Register*/
  1575. #define UHCHIE_UPS3IE (1 << 14) /* Power Sense Port3 IntEn */
  1576. #define UHCHIE_UPRIE (1 << 13) /* Port Resume IntEn */
  1577. #define UHCHIE_UPS2IE (1 << 12) /* Power Sense Port2 IntEn */
  1578. #define UHCHIE_UPS1IE (1 << 11) /* Power Sense Port1 IntEn */
  1579. #define UHCHIE_TAIE (1 << 10) /* HCI Interface Transfer Abort
  1580. Interrupt Enable*/
  1581. #define UHCHIE_HBAIE (1 << 8) /* HCI Buffer Active IntEn */
  1582. #define UHCHIE_RWIE (1 << 7) /* Remote Wake-up IntEn */
  1583. #define UHCHIT __REG(0x4C00006C) /* UHC Interrupt Test register */
  1584. #endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
  1585. /* PWRMODE register M field values */
  1586. #define PWRMODE_IDLE 0x1
  1587. #define PWRMODE_STANDBY 0x2
  1588. #define PWRMODE_SLEEP 0x3
  1589. #define PWRMODE_DEEPSLEEP 0x7
  1590. #endif