tridentfb.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. int vclk; /* in MHz */
  27. void __iomem *io_virt; /* iospace virtual memory address */
  28. };
  29. static unsigned char eng_oper; /* engine operation... */
  30. static struct fb_ops tridentfb_ops;
  31. static struct tridentfb_par default_par;
  32. /* FIXME:kmalloc these 3 instead */
  33. static struct fb_info fb_info;
  34. static u32 pseudo_pal[16];
  35. static struct fb_var_screeninfo default_var;
  36. static struct fb_fix_screeninfo tridentfb_fix = {
  37. .id = "Trident",
  38. .type = FB_TYPE_PACKED_PIXELS,
  39. .ypanstep = 1,
  40. .visual = FB_VISUAL_PSEUDOCOLOR,
  41. .accel = FB_ACCEL_NONE,
  42. };
  43. static int chip_id;
  44. static int defaultaccel;
  45. static int displaytype;
  46. /* defaults which are normally overriden by user values */
  47. /* video mode */
  48. static char *mode = "640x480";
  49. static int bpp = 8;
  50. static int noaccel;
  51. static int center;
  52. static int stretch;
  53. static int fp;
  54. static int crt;
  55. static int memsize;
  56. static int memdiff;
  57. static int nativex;
  58. module_param(mode, charp, 0);
  59. module_param(bpp, int, 0);
  60. module_param(center, int, 0);
  61. module_param(stretch, int, 0);
  62. module_param(noaccel, int, 0);
  63. module_param(memsize, int, 0);
  64. module_param(memdiff, int, 0);
  65. module_param(nativex, int, 0);
  66. module_param(fp, int, 0);
  67. module_param(crt, int, 0);
  68. static int chip3D;
  69. static int chipcyber;
  70. static int is3Dchip(int id)
  71. {
  72. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  73. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  74. (id == CYBER9397) || (id == CYBER9397DVD) ||
  75. (id == CYBER9520) || (id == CYBER9525DVD) ||
  76. (id == IMAGE975) || (id == IMAGE985) ||
  77. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  78. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  79. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  80. (id == CYBERBLADEXPAi1));
  81. }
  82. static int iscyber(int id)
  83. {
  84. switch (id) {
  85. case CYBER9388:
  86. case CYBER9382:
  87. case CYBER9385:
  88. case CYBER9397:
  89. case CYBER9397DVD:
  90. case CYBER9520:
  91. case CYBER9525DVD:
  92. case CYBERBLADEE4:
  93. case CYBERBLADEi7D:
  94. case CYBERBLADEi1:
  95. case CYBERBLADEi1D:
  96. case CYBERBLADEAi1:
  97. case CYBERBLADEAi1D:
  98. case CYBERBLADEXPAi1:
  99. return 1;
  100. case CYBER9320:
  101. case TGUI9660:
  102. case IMAGE975:
  103. case IMAGE985:
  104. case BLADE3D:
  105. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  106. default:
  107. /* case CYBERBLDAEXPm8: Strange */
  108. /* case CYBERBLDAEXPm16: Strange */
  109. return 0;
  110. }
  111. }
  112. #define CRT 0x3D0 /* CRTC registers offset for color display */
  113. #ifndef TRIDENT_MMIO
  114. #define TRIDENT_MMIO 1
  115. #endif
  116. #if TRIDENT_MMIO
  117. #define t_outb(val, reg) writeb(val,((struct tridentfb_par *)(fb_info.par))->io_virt + reg)
  118. #define t_inb(reg) readb(((struct tridentfb_par*)(fb_info.par))->io_virt + reg)
  119. #else
  120. #define t_outb(val, reg) outb(val, reg)
  121. #define t_inb(reg) inb(reg)
  122. #endif
  123. static struct accel_switch {
  124. void (*init_accel) (int, int);
  125. void (*wait_engine) (void);
  126. void (*fill_rect) (u32, u32, u32, u32, u32, u32);
  127. void (*copy_rect) (u32, u32, u32, u32, u32, u32);
  128. } *acc;
  129. #define writemmr(r, v) writel(v, ((struct tridentfb_par *)fb_info.par)->io_virt + r)
  130. #define readmmr(r) readl(((struct tridentfb_par *)fb_info.par)->io_virt + r)
  131. /*
  132. * Blade specific acceleration.
  133. */
  134. #define point(x, y) ((y) << 16 | (x))
  135. #define STA 0x2120
  136. #define CMD 0x2144
  137. #define ROP 0x2148
  138. #define CLR 0x2160
  139. #define SR1 0x2100
  140. #define SR2 0x2104
  141. #define DR1 0x2108
  142. #define DR2 0x210C
  143. #define ROP_S 0xCC
  144. static void blade_init_accel(int pitch, int bpp)
  145. {
  146. int v1 = (pitch >> 3) << 20;
  147. int tmp = 0, v2;
  148. switch (bpp) {
  149. case 8:
  150. tmp = 0;
  151. break;
  152. case 15:
  153. tmp = 5;
  154. break;
  155. case 16:
  156. tmp = 1;
  157. break;
  158. case 24:
  159. case 32:
  160. tmp = 2;
  161. break;
  162. }
  163. v2 = v1 | (tmp << 29);
  164. writemmr(0x21C0, v2);
  165. writemmr(0x21C4, v2);
  166. writemmr(0x21B8, v2);
  167. writemmr(0x21BC, v2);
  168. writemmr(0x21D0, v1);
  169. writemmr(0x21D4, v1);
  170. writemmr(0x21C8, v1);
  171. writemmr(0x21CC, v1);
  172. writemmr(0x216C, 0);
  173. }
  174. static void blade_wait_engine(void)
  175. {
  176. while (readmmr(STA) & 0xFA800000) ;
  177. }
  178. static void blade_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  179. {
  180. writemmr(CLR, c);
  181. writemmr(ROP, rop ? 0x66 : ROP_S);
  182. writemmr(CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  183. writemmr(DR1, point(x, y));
  184. writemmr(DR2, point(x + w - 1, y + h - 1));
  185. }
  186. static void blade_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  187. {
  188. u32 s1, s2, d1, d2;
  189. int direction = 2;
  190. s1 = point(x1, y1);
  191. s2 = point(x1 + w - 1, y1 + h - 1);
  192. d1 = point(x2, y2);
  193. d2 = point(x2 + w - 1, y2 + h - 1);
  194. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  195. direction = 0;
  196. writemmr(ROP, ROP_S);
  197. writemmr(CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  198. writemmr(SR1, direction ? s2 : s1);
  199. writemmr(SR2, direction ? s1 : s2);
  200. writemmr(DR1, direction ? d2 : d1);
  201. writemmr(DR2, direction ? d1 : d2);
  202. }
  203. static struct accel_switch accel_blade = {
  204. blade_init_accel,
  205. blade_wait_engine,
  206. blade_fill_rect,
  207. blade_copy_rect,
  208. };
  209. /*
  210. * BladeXP specific acceleration functions
  211. */
  212. #define ROP_P 0xF0
  213. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  214. static void xp_init_accel(int pitch, int bpp)
  215. {
  216. int tmp = 0, v1;
  217. unsigned char x = 0;
  218. switch (bpp) {
  219. case 8:
  220. x = 0;
  221. break;
  222. case 16:
  223. x = 1;
  224. break;
  225. case 24:
  226. x = 3;
  227. break;
  228. case 32:
  229. x = 2;
  230. break;
  231. }
  232. switch (pitch << (bpp >> 3)) {
  233. case 8192:
  234. case 512:
  235. x |= 0x00;
  236. break;
  237. case 1024:
  238. x |= 0x04;
  239. break;
  240. case 2048:
  241. x |= 0x08;
  242. break;
  243. case 4096:
  244. x |= 0x0C;
  245. break;
  246. }
  247. t_outb(x, 0x2125);
  248. eng_oper = x | 0x40;
  249. switch (bpp) {
  250. case 8:
  251. tmp = 18;
  252. break;
  253. case 15:
  254. case 16:
  255. tmp = 19;
  256. break;
  257. case 24:
  258. case 32:
  259. tmp = 20;
  260. break;
  261. }
  262. v1 = pitch << tmp;
  263. writemmr(0x2154, v1);
  264. writemmr(0x2150, v1);
  265. t_outb(3, 0x2126);
  266. }
  267. static void xp_wait_engine(void)
  268. {
  269. int busy;
  270. int count, timeout;
  271. count = 0;
  272. timeout = 0;
  273. for (;;) {
  274. busy = t_inb(STA) & 0x80;
  275. if (busy != 0x80)
  276. return;
  277. count++;
  278. if (count == 10000000) {
  279. /* Timeout */
  280. count = 9990000;
  281. timeout++;
  282. if (timeout == 8) {
  283. /* Reset engine */
  284. t_outb(0x00, 0x2120);
  285. return;
  286. }
  287. }
  288. }
  289. }
  290. static void xp_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  291. {
  292. writemmr(0x2127, ROP_P);
  293. writemmr(0x2158, c);
  294. writemmr(0x2128, 0x4000);
  295. writemmr(0x2140, masked_point(h, w));
  296. writemmr(0x2138, masked_point(y, x));
  297. t_outb(0x01, 0x2124);
  298. t_outb(eng_oper, 0x2125);
  299. }
  300. static void xp_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  301. {
  302. int direction;
  303. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  304. direction = 0x0004;
  305. if ((x1 < x2) && (y1 == y2)) {
  306. direction |= 0x0200;
  307. x1_tmp = x1 + w - 1;
  308. x2_tmp = x2 + w - 1;
  309. } else {
  310. x1_tmp = x1;
  311. x2_tmp = x2;
  312. }
  313. if (y1 < y2) {
  314. direction |= 0x0100;
  315. y1_tmp = y1 + h - 1;
  316. y2_tmp = y2 + h - 1;
  317. } else {
  318. y1_tmp = y1;
  319. y2_tmp = y2;
  320. }
  321. writemmr(0x2128, direction);
  322. t_outb(ROP_S, 0x2127);
  323. writemmr(0x213C, masked_point(y1_tmp, x1_tmp));
  324. writemmr(0x2138, masked_point(y2_tmp, x2_tmp));
  325. writemmr(0x2140, masked_point(h, w));
  326. t_outb(0x01, 0x2124);
  327. }
  328. static struct accel_switch accel_xp = {
  329. xp_init_accel,
  330. xp_wait_engine,
  331. xp_fill_rect,
  332. xp_copy_rect,
  333. };
  334. /*
  335. * Image specific acceleration functions
  336. */
  337. static void image_init_accel(int pitch, int bpp)
  338. {
  339. int tmp = 0;
  340. switch (bpp) {
  341. case 8:
  342. tmp = 0;
  343. break;
  344. case 15:
  345. tmp = 5;
  346. break;
  347. case 16:
  348. tmp = 1;
  349. break;
  350. case 24:
  351. case 32:
  352. tmp = 2;
  353. break;
  354. }
  355. writemmr(0x2120, 0xF0000000);
  356. writemmr(0x2120, 0x40000000 | tmp);
  357. writemmr(0x2120, 0x80000000);
  358. writemmr(0x2144, 0x00000000);
  359. writemmr(0x2148, 0x00000000);
  360. writemmr(0x2150, 0x00000000);
  361. writemmr(0x2154, 0x00000000);
  362. writemmr(0x2120, 0x60000000 | (pitch << 16) | pitch);
  363. writemmr(0x216C, 0x00000000);
  364. writemmr(0x2170, 0x00000000);
  365. writemmr(0x217C, 0x00000000);
  366. writemmr(0x2120, 0x10000000);
  367. writemmr(0x2130, (2047 << 16) | 2047);
  368. }
  369. static void image_wait_engine(void)
  370. {
  371. while (readmmr(0x2164) & 0xF0000000) ;
  372. }
  373. static void image_fill_rect(u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  374. {
  375. writemmr(0x2120, 0x80000000);
  376. writemmr(0x2120, 0x90000000 | ROP_S);
  377. writemmr(0x2144, c);
  378. writemmr(DR1, point(x, y));
  379. writemmr(DR2, point(x + w - 1, y + h - 1));
  380. writemmr(0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  381. }
  382. static void image_copy_rect(u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  383. {
  384. u32 s1, s2, d1, d2;
  385. int direction = 2;
  386. s1 = point(x1, y1);
  387. s2 = point(x1 + w - 1, y1 + h - 1);
  388. d1 = point(x2, y2);
  389. d2 = point(x2 + w - 1, y2 + h - 1);
  390. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  391. direction = 0;
  392. writemmr(0x2120, 0x80000000);
  393. writemmr(0x2120, 0x90000000 | ROP_S);
  394. writemmr(SR1, direction ? s2 : s1);
  395. writemmr(SR2, direction ? s1 : s2);
  396. writemmr(DR1, direction ? d2 : d1);
  397. writemmr(DR2, direction ? d1 : d2);
  398. writemmr(0x2124, 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  399. }
  400. static struct accel_switch accel_image = {
  401. image_init_accel,
  402. image_wait_engine,
  403. image_fill_rect,
  404. image_copy_rect,
  405. };
  406. /*
  407. * Accel functions called by the upper layers
  408. */
  409. #ifdef CONFIG_FB_TRIDENT_ACCEL
  410. static void tridentfb_fillrect(struct fb_info *info,
  411. const struct fb_fillrect *fr)
  412. {
  413. int bpp = info->var.bits_per_pixel;
  414. int col = 0;
  415. switch (bpp) {
  416. default:
  417. case 8:
  418. col |= fr->color;
  419. col |= col << 8;
  420. col |= col << 16;
  421. break;
  422. case 16:
  423. col = ((u32 *)(info->pseudo_palette))[fr->color];
  424. break;
  425. case 32:
  426. col = ((u32 *)(info->pseudo_palette))[fr->color];
  427. break;
  428. }
  429. acc->fill_rect(fr->dx, fr->dy, fr->width, fr->height, col, fr->rop);
  430. acc->wait_engine();
  431. }
  432. static void tridentfb_copyarea(struct fb_info *info,
  433. const struct fb_copyarea *ca)
  434. {
  435. acc->copy_rect(ca->sx, ca->sy, ca->dx, ca->dy, ca->width, ca->height);
  436. acc->wait_engine();
  437. }
  438. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  439. #define tridentfb_fillrect cfb_fillrect
  440. #define tridentfb_copyarea cfb_copyarea
  441. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  442. /*
  443. * Hardware access functions
  444. */
  445. static inline unsigned char read3X4(int reg)
  446. {
  447. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  448. writeb(reg, par->io_virt + CRT + 4);
  449. return readb(par->io_virt + CRT + 5);
  450. }
  451. static inline void write3X4(int reg, unsigned char val)
  452. {
  453. struct tridentfb_par *par = (struct tridentfb_par *)fb_info.par;
  454. writeb(reg, par->io_virt + CRT + 4);
  455. writeb(val, par->io_virt + CRT + 5);
  456. }
  457. static inline unsigned char read3C4(int reg)
  458. {
  459. t_outb(reg, 0x3C4);
  460. return t_inb(0x3C5);
  461. }
  462. static inline void write3C4(int reg, unsigned char val)
  463. {
  464. t_outb(reg, 0x3C4);
  465. t_outb(val, 0x3C5);
  466. }
  467. static inline unsigned char read3CE(int reg)
  468. {
  469. t_outb(reg, 0x3CE);
  470. return t_inb(0x3CF);
  471. }
  472. static inline void writeAttr(int reg, unsigned char val)
  473. {
  474. readb(((struct tridentfb_par *)fb_info.par)->io_virt + CRT + 0x0A); /* flip-flop to index */
  475. t_outb(reg, 0x3C0);
  476. t_outb(val, 0x3C0);
  477. }
  478. static inline void write3CE(int reg, unsigned char val)
  479. {
  480. t_outb(reg, 0x3CE);
  481. t_outb(val, 0x3CF);
  482. }
  483. static void enable_mmio(void)
  484. {
  485. /* Goto New Mode */
  486. outb(0x0B, 0x3C4);
  487. inb(0x3C5);
  488. /* Unprotect registers */
  489. outb(NewMode1, 0x3C4);
  490. outb(0x80, 0x3C5);
  491. /* Enable MMIO */
  492. outb(PCIReg, 0x3D4);
  493. outb(inb(0x3D5) | 0x01, 0x3D5);
  494. }
  495. static void disable_mmio(void)
  496. {
  497. /* Goto New Mode */
  498. t_outb(0x0B, 0x3C4);
  499. t_inb(0x3C5);
  500. /* Unprotect registers */
  501. t_outb(NewMode1, 0x3C4);
  502. t_outb(0x80, 0x3C5);
  503. /* Disable MMIO */
  504. t_outb(PCIReg, 0x3D4);
  505. t_outb(t_inb(0x3D5) & ~0x01, 0x3D5);
  506. }
  507. #define crtc_unlock() write3X4(CRTVSyncEnd, read3X4(CRTVSyncEnd) & 0x7F)
  508. /* Return flat panel's maximum x resolution */
  509. static int __devinit get_nativex(void)
  510. {
  511. int x, y, tmp;
  512. if (nativex)
  513. return nativex;
  514. tmp = (read3CE(VertStretch) >> 4) & 3;
  515. switch (tmp) {
  516. case 0:
  517. x = 1280; y = 1024;
  518. break;
  519. case 2:
  520. x = 1024; y = 768;
  521. break;
  522. case 3:
  523. x = 800; y = 600;
  524. break;
  525. case 4:
  526. x = 1400; y = 1050;
  527. break;
  528. case 1:
  529. default:
  530. x = 640; y = 480;
  531. break;
  532. }
  533. output("%dx%d flat panel found\n", x, y);
  534. return x;
  535. }
  536. /* Set pitch */
  537. static void set_lwidth(int width)
  538. {
  539. write3X4(Offset, width & 0xFF);
  540. write3X4(AddColReg,
  541. (read3X4(AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  542. }
  543. /* For resolutions smaller than FP resolution stretch */
  544. static void screen_stretch(void)
  545. {
  546. if (chip_id != CYBERBLADEXPAi1)
  547. write3CE(BiosReg, 0);
  548. else
  549. write3CE(BiosReg, 8);
  550. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 1);
  551. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 1);
  552. }
  553. /* For resolutions smaller than FP resolution center */
  554. static void screen_center(void)
  555. {
  556. write3CE(VertStretch, (read3CE(VertStretch) & 0x7C) | 0x80);
  557. write3CE(HorStretch, (read3CE(HorStretch) & 0x7C) | 0x80);
  558. }
  559. /* Address of first shown pixel in display memory */
  560. static void set_screen_start(int base)
  561. {
  562. write3X4(StartAddrLow, base & 0xFF);
  563. write3X4(StartAddrHigh, (base & 0xFF00) >> 8);
  564. write3X4(CRTCModuleTest,
  565. (read3X4(CRTCModuleTest) & 0xDF) | ((base & 0x10000) >> 11));
  566. write3X4(CRTHiOrd,
  567. (read3X4(CRTHiOrd) & 0xF8) | ((base & 0xE0000) >> 17));
  568. }
  569. /* Use 20.12 fixed-point for NTSC value and frequency calculation */
  570. #define calc_freq(n, m, k) ( ((unsigned long)0xE517 * (n + 8) / ((m + 2) * (1 << k))) >> 12 )
  571. /* Set dotclock frequency */
  572. static void set_vclk(int freq)
  573. {
  574. int m, n, k;
  575. int f, fi, d, di;
  576. unsigned char lo = 0, hi = 0;
  577. d = 20;
  578. for (k = 2; k >= 0; k--)
  579. for (m = 0; m < 63; m++)
  580. for (n = 0; n < 128; n++) {
  581. fi = calc_freq(n, m, k);
  582. if ((di = abs(fi - freq)) < d) {
  583. d = di;
  584. f = fi;
  585. lo = n;
  586. hi = (k << 6) | m;
  587. }
  588. }
  589. if (chip3D) {
  590. write3C4(ClockHigh, hi);
  591. write3C4(ClockLow, lo);
  592. } else {
  593. outb(lo, 0x43C8);
  594. outb(hi, 0x43C9);
  595. }
  596. debug("VCLK = %X %X\n", hi, lo);
  597. }
  598. /* Set number of lines for flat panels*/
  599. static void set_number_of_lines(int lines)
  600. {
  601. int tmp = read3CE(CyberEnhance) & 0x8F;
  602. if (lines > 1024)
  603. tmp |= 0x50;
  604. else if (lines > 768)
  605. tmp |= 0x30;
  606. else if (lines > 600)
  607. tmp |= 0x20;
  608. else if (lines > 480)
  609. tmp |= 0x10;
  610. write3CE(CyberEnhance, tmp);
  611. }
  612. /*
  613. * If we see that FP is active we assume we have one.
  614. * Otherwise we have a CRT display.User can override.
  615. */
  616. static unsigned int __devinit get_displaytype(void)
  617. {
  618. if (fp)
  619. return DISPLAY_FP;
  620. if (crt || !chipcyber)
  621. return DISPLAY_CRT;
  622. return (read3CE(FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  623. }
  624. /* Try detecting the video memory size */
  625. static unsigned int __devinit get_memsize(void)
  626. {
  627. unsigned char tmp, tmp2;
  628. unsigned int k;
  629. /* If memory size provided by user */
  630. if (memsize)
  631. k = memsize * Kb;
  632. else
  633. switch (chip_id) {
  634. case CYBER9525DVD:
  635. k = 2560 * Kb;
  636. break;
  637. default:
  638. tmp = read3X4(SPR) & 0x0F;
  639. switch (tmp) {
  640. case 0x01:
  641. k = 512 * Kb;
  642. break;
  643. case 0x02:
  644. k = 6 * Mb; /* XP */
  645. break;
  646. case 0x03:
  647. k = 1 * Mb;
  648. break;
  649. case 0x04:
  650. k = 8 * Mb;
  651. break;
  652. case 0x06:
  653. k = 10 * Mb; /* XP */
  654. break;
  655. case 0x07:
  656. k = 2 * Mb;
  657. break;
  658. case 0x08:
  659. k = 12 * Mb; /* XP */
  660. break;
  661. case 0x0A:
  662. k = 14 * Mb; /* XP */
  663. break;
  664. case 0x0C:
  665. k = 16 * Mb; /* XP */
  666. break;
  667. case 0x0E: /* XP */
  668. tmp2 = read3C4(0xC1);
  669. switch (tmp2) {
  670. case 0x00:
  671. k = 20 * Mb;
  672. break;
  673. case 0x01:
  674. k = 24 * Mb;
  675. break;
  676. case 0x10:
  677. k = 28 * Mb;
  678. break;
  679. case 0x11:
  680. k = 32 * Mb;
  681. break;
  682. default:
  683. k = 1 * Mb;
  684. break;
  685. }
  686. break;
  687. case 0x0F:
  688. k = 4 * Mb;
  689. break;
  690. default:
  691. k = 1 * Mb;
  692. break;
  693. }
  694. }
  695. k -= memdiff * Kb;
  696. output("framebuffer size = %d Kb\n", k / Kb);
  697. return k;
  698. }
  699. /* See if we can handle the video mode described in var */
  700. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  701. struct fb_info *info)
  702. {
  703. int bpp = var->bits_per_pixel;
  704. debug("enter\n");
  705. /* check color depth */
  706. if (bpp == 24)
  707. bpp = var->bits_per_pixel = 32;
  708. /* check whether resolution fits on panel and in memory */
  709. if (flatpanel && nativex && var->xres > nativex)
  710. return -EINVAL;
  711. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  712. return -EINVAL;
  713. switch (bpp) {
  714. case 8:
  715. var->red.offset = 0;
  716. var->green.offset = 0;
  717. var->blue.offset = 0;
  718. var->red.length = 6;
  719. var->green.length = 6;
  720. var->blue.length = 6;
  721. break;
  722. case 16:
  723. var->red.offset = 11;
  724. var->green.offset = 5;
  725. var->blue.offset = 0;
  726. var->red.length = 5;
  727. var->green.length = 6;
  728. var->blue.length = 5;
  729. break;
  730. case 32:
  731. var->red.offset = 16;
  732. var->green.offset = 8;
  733. var->blue.offset = 0;
  734. var->red.length = 8;
  735. var->green.length = 8;
  736. var->blue.length = 8;
  737. break;
  738. default:
  739. return -EINVAL;
  740. }
  741. debug("exit\n");
  742. return 0;
  743. }
  744. /* Pan the display */
  745. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  746. struct fb_info *info)
  747. {
  748. unsigned int offset;
  749. debug("enter\n");
  750. offset = (var->xoffset + (var->yoffset * var->xres))
  751. * var->bits_per_pixel / 32;
  752. info->var.xoffset = var->xoffset;
  753. info->var.yoffset = var->yoffset;
  754. set_screen_start(offset);
  755. debug("exit\n");
  756. return 0;
  757. }
  758. #define shadowmode_on() write3CE(CyberControl, read3CE(CyberControl) | 0x81)
  759. #define shadowmode_off() write3CE(CyberControl, read3CE(CyberControl) & 0x7E)
  760. /* Set the hardware to the requested video mode */
  761. static int tridentfb_set_par(struct fb_info *info)
  762. {
  763. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  764. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  765. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  766. struct fb_var_screeninfo *var = &info->var;
  767. int bpp = var->bits_per_pixel;
  768. unsigned char tmp;
  769. debug("enter\n");
  770. hdispend = var->xres / 8 - 1;
  771. hsyncstart = (var->xres + var->right_margin) / 8;
  772. hsyncend = var->hsync_len / 8;
  773. htotal =
  774. (var->xres + var->left_margin + var->right_margin +
  775. var->hsync_len) / 8 - 10;
  776. hblankstart = hdispend + 1;
  777. hblankend = htotal + 5;
  778. vdispend = var->yres - 1;
  779. vsyncstart = var->yres + var->lower_margin;
  780. vsyncend = var->vsync_len;
  781. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  782. vblankstart = var->yres;
  783. vblankend = vtotal + 2;
  784. enable_mmio();
  785. crtc_unlock();
  786. write3CE(CyberControl, 8);
  787. if (flatpanel && var->xres < nativex) {
  788. /*
  789. * on flat panels with native size larger
  790. * than requested resolution decide whether
  791. * we stretch or center
  792. */
  793. t_outb(0xEB, 0x3C2);
  794. shadowmode_on();
  795. if (center)
  796. screen_center();
  797. else if (stretch)
  798. screen_stretch();
  799. } else {
  800. t_outb(0x2B, 0x3C2);
  801. write3CE(CyberControl, 8);
  802. }
  803. /* vertical timing values */
  804. write3X4(CRTVTotal, vtotal & 0xFF);
  805. write3X4(CRTVDispEnd, vdispend & 0xFF);
  806. write3X4(CRTVSyncStart, vsyncstart & 0xFF);
  807. write3X4(CRTVSyncEnd, (vsyncend & 0x0F));
  808. write3X4(CRTVBlankStart, vblankstart & 0xFF);
  809. write3X4(CRTVBlankEnd, 0 /* p->vblankend & 0xFF */ );
  810. /* horizontal timing values */
  811. write3X4(CRTHTotal, htotal & 0xFF);
  812. write3X4(CRTHDispEnd, hdispend & 0xFF);
  813. write3X4(CRTHSyncStart, hsyncstart & 0xFF);
  814. write3X4(CRTHSyncEnd, (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  815. write3X4(CRTHBlankStart, hblankstart & 0xFF);
  816. write3X4(CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */ );
  817. /* higher bits of vertical timing values */
  818. tmp = 0x10;
  819. if (vtotal & 0x100) tmp |= 0x01;
  820. if (vdispend & 0x100) tmp |= 0x02;
  821. if (vsyncstart & 0x100) tmp |= 0x04;
  822. if (vblankstart & 0x100) tmp |= 0x08;
  823. if (vtotal & 0x200) tmp |= 0x20;
  824. if (vdispend & 0x200) tmp |= 0x40;
  825. if (vsyncstart & 0x200) tmp |= 0x80;
  826. write3X4(CRTOverflow, tmp);
  827. tmp = read3X4(CRTHiOrd) | 0x08; /* line compare bit 10 */
  828. if (vtotal & 0x400) tmp |= 0x80;
  829. if (vblankstart & 0x400) tmp |= 0x40;
  830. if (vsyncstart & 0x400) tmp |= 0x20;
  831. if (vdispend & 0x400) tmp |= 0x10;
  832. write3X4(CRTHiOrd, tmp);
  833. tmp = 0;
  834. if (htotal & 0x800) tmp |= 0x800 >> 11;
  835. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  836. write3X4(HorizOverflow, tmp);
  837. tmp = 0x40;
  838. if (vblankstart & 0x200) tmp |= 0x20;
  839. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  840. write3X4(CRTMaxScanLine, tmp);
  841. write3X4(CRTLineCompare, 0xFF);
  842. write3X4(CRTPRowScan, 0);
  843. write3X4(CRTModeControl, 0xC3);
  844. write3X4(LinearAddReg, 0x20); /* enable linear addressing */
  845. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  846. write3X4(CRTCModuleTest, tmp); /* enable access extended memory */
  847. write3X4(GraphEngReg, 0x80); /* enable GE for text acceleration */
  848. #ifdef CONFIG_FB_TRIDENT_ACCEL
  849. acc->init_accel(info->var.xres, bpp);
  850. #endif
  851. switch (bpp) {
  852. case 8:
  853. tmp = 0x00;
  854. break;
  855. case 16:
  856. tmp = 0x05;
  857. break;
  858. case 24:
  859. tmp = 0x29;
  860. break;
  861. case 32:
  862. tmp = 0x09;
  863. break;
  864. }
  865. write3X4(PixelBusReg, tmp);
  866. tmp = 0x10;
  867. if (chipcyber)
  868. tmp |= 0x20;
  869. write3X4(DRAMControl, tmp); /* both IO, linear enable */
  870. write3X4(InterfaceSel, read3X4(InterfaceSel) | 0x40);
  871. write3X4(Performance, 0x92);
  872. write3X4(PCIReg, 0x07); /* MMIO & PCI read and write burst enable */
  873. /* convert from picoseconds to MHz */
  874. par->vclk = 1000000 / info->var.pixclock;
  875. if (bpp == 32)
  876. par->vclk *= 2;
  877. set_vclk(par->vclk);
  878. write3C4(0, 3);
  879. write3C4(1, 1); /* set char clock 8 dots wide */
  880. write3C4(2, 0x0F); /* enable 4 maps because needed in chain4 mode */
  881. write3C4(3, 0);
  882. write3C4(4, 0x0E); /* memory mode enable bitmaps ?? */
  883. write3CE(MiscExtFunc, (bpp == 32) ? 0x1A : 0x12); /* divide clock by 2 if 32bpp */
  884. /* chain4 mode display and CPU path */
  885. write3CE(0x5, 0x40); /* no CGA compat, allow 256 col */
  886. write3CE(0x6, 0x05); /* graphics mode */
  887. write3CE(0x7, 0x0F); /* planes? */
  888. if (chip_id == CYBERBLADEXPAi1) {
  889. /* This fixes snow-effect in 32 bpp */
  890. write3X4(CRTHSyncStart, 0x84);
  891. }
  892. writeAttr(0x10, 0x41); /* graphics mode and support 256 color modes */
  893. writeAttr(0x12, 0x0F); /* planes */
  894. writeAttr(0x13, 0); /* horizontal pel panning */
  895. /* colors */
  896. for (tmp = 0; tmp < 0x10; tmp++)
  897. writeAttr(tmp, tmp);
  898. readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  899. t_outb(0x20, 0x3C0); /* enable attr */
  900. switch (bpp) {
  901. case 8:
  902. tmp = 0;
  903. break;
  904. case 15:
  905. tmp = 0x10;
  906. break;
  907. case 16:
  908. tmp = 0x30;
  909. break;
  910. case 24:
  911. case 32:
  912. tmp = 0xD0;
  913. break;
  914. }
  915. t_inb(0x3C8);
  916. t_inb(0x3C6);
  917. t_inb(0x3C6);
  918. t_inb(0x3C6);
  919. t_inb(0x3C6);
  920. t_outb(tmp, 0x3C6);
  921. t_inb(0x3C8);
  922. if (flatpanel)
  923. set_number_of_lines(info->var.yres);
  924. set_lwidth(info->var.xres * bpp / (4 * 16));
  925. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  926. info->fix.line_length = info->var.xres * (bpp >> 3);
  927. info->cmap.len = (bpp == 8) ? 256 : 16;
  928. debug("exit\n");
  929. return 0;
  930. }
  931. /* Set one color register */
  932. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  933. unsigned blue, unsigned transp,
  934. struct fb_info *info)
  935. {
  936. int bpp = info->var.bits_per_pixel;
  937. if (regno >= info->cmap.len)
  938. return 1;
  939. if (bpp == 8) {
  940. t_outb(0xFF, 0x3C6);
  941. t_outb(regno, 0x3C8);
  942. t_outb(red >> 10, 0x3C9);
  943. t_outb(green >> 10, 0x3C9);
  944. t_outb(blue >> 10, 0x3C9);
  945. } else if (regno < 16) {
  946. if (bpp == 16) { /* RGB 565 */
  947. u32 col;
  948. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  949. ((blue & 0xF800) >> 11);
  950. col |= col << 16;
  951. ((u32 *)(info->pseudo_palette))[regno] = col;
  952. } else if (bpp == 32) /* ARGB 8888 */
  953. ((u32*)info->pseudo_palette)[regno] =
  954. ((transp & 0xFF00) << 16) |
  955. ((red & 0xFF00) << 8) |
  956. ((green & 0xFF00)) |
  957. ((blue & 0xFF00) >> 8);
  958. }
  959. /* debug("exit\n"); */
  960. return 0;
  961. }
  962. /* Try blanking the screen.For flat panels it does nothing */
  963. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  964. {
  965. unsigned char PMCont, DPMSCont;
  966. debug("enter\n");
  967. if (flatpanel)
  968. return 0;
  969. t_outb(0x04, 0x83C8); /* Read DPMS Control */
  970. PMCont = t_inb(0x83C6) & 0xFC;
  971. DPMSCont = read3CE(PowerStatus) & 0xFC;
  972. switch (blank_mode) {
  973. case FB_BLANK_UNBLANK:
  974. /* Screen: On, HSync: On, VSync: On */
  975. case FB_BLANK_NORMAL:
  976. /* Screen: Off, HSync: On, VSync: On */
  977. PMCont |= 0x03;
  978. DPMSCont |= 0x00;
  979. break;
  980. case FB_BLANK_HSYNC_SUSPEND:
  981. /* Screen: Off, HSync: Off, VSync: On */
  982. PMCont |= 0x02;
  983. DPMSCont |= 0x01;
  984. break;
  985. case FB_BLANK_VSYNC_SUSPEND:
  986. /* Screen: Off, HSync: On, VSync: Off */
  987. PMCont |= 0x02;
  988. DPMSCont |= 0x02;
  989. break;
  990. case FB_BLANK_POWERDOWN:
  991. /* Screen: Off, HSync: Off, VSync: Off */
  992. PMCont |= 0x00;
  993. DPMSCont |= 0x03;
  994. break;
  995. }
  996. write3CE(PowerStatus, DPMSCont);
  997. t_outb(4, 0x83C8);
  998. t_outb(PMCont, 0x83C6);
  999. debug("exit\n");
  1000. /* let fbcon do a softblank for us */
  1001. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1002. }
  1003. static struct fb_ops tridentfb_ops = {
  1004. .owner = THIS_MODULE,
  1005. .fb_setcolreg = tridentfb_setcolreg,
  1006. .fb_pan_display = tridentfb_pan_display,
  1007. .fb_blank = tridentfb_blank,
  1008. .fb_check_var = tridentfb_check_var,
  1009. .fb_set_par = tridentfb_set_par,
  1010. .fb_fillrect = tridentfb_fillrect,
  1011. .fb_copyarea = tridentfb_copyarea,
  1012. .fb_imageblit = cfb_imageblit,
  1013. };
  1014. static int __devinit trident_pci_probe(struct pci_dev * dev,
  1015. const struct pci_device_id * id)
  1016. {
  1017. int err;
  1018. unsigned char revision;
  1019. err = pci_enable_device(dev);
  1020. if (err)
  1021. return err;
  1022. chip_id = id->device;
  1023. if (chip_id == CYBERBLADEi1)
  1024. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1025. "will soon be removed from tridentfb!\n");
  1026. /* If PCI id is 0x9660 then further detect chip type */
  1027. if (chip_id == TGUI9660) {
  1028. outb(RevisionID, 0x3C4);
  1029. revision = inb(0x3C5);
  1030. switch (revision) {
  1031. case 0x22:
  1032. case 0x23:
  1033. chip_id = CYBER9397;
  1034. break;
  1035. case 0x2A:
  1036. chip_id = CYBER9397DVD;
  1037. break;
  1038. case 0x30:
  1039. case 0x33:
  1040. case 0x34:
  1041. case 0x35:
  1042. case 0x38:
  1043. case 0x3A:
  1044. case 0xB3:
  1045. chip_id = CYBER9385;
  1046. break;
  1047. case 0x40 ... 0x43:
  1048. chip_id = CYBER9382;
  1049. break;
  1050. case 0x4A:
  1051. chip_id = CYBER9388;
  1052. break;
  1053. default:
  1054. break;
  1055. }
  1056. }
  1057. chip3D = is3Dchip(chip_id);
  1058. chipcyber = iscyber(chip_id);
  1059. if (is_xp(chip_id)) {
  1060. acc = &accel_xp;
  1061. } else if (is_blade(chip_id)) {
  1062. acc = &accel_blade;
  1063. } else {
  1064. acc = &accel_image;
  1065. }
  1066. /* acceleration is on by default for 3D chips */
  1067. defaultaccel = chip3D && !noaccel;
  1068. fb_info.par = &default_par;
  1069. /* setup MMIO region */
  1070. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1071. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1072. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1073. debug("request_region failed!\n");
  1074. return -1;
  1075. }
  1076. default_par.io_virt = ioremap_nocache(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1077. if (!default_par.io_virt) {
  1078. debug("ioremap failed\n");
  1079. err = -1;
  1080. goto out_unmap1;
  1081. }
  1082. enable_mmio();
  1083. /* setup framebuffer memory */
  1084. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1085. tridentfb_fix.smem_len = get_memsize();
  1086. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1087. debug("request_mem_region failed!\n");
  1088. disable_mmio();
  1089. err = -1;
  1090. goto out_unmap1;
  1091. }
  1092. fb_info.screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1093. tridentfb_fix.smem_len);
  1094. if (!fb_info.screen_base) {
  1095. debug("ioremap failed\n");
  1096. err = -1;
  1097. goto out_unmap2;
  1098. }
  1099. output("%s board found\n", pci_name(dev));
  1100. displaytype = get_displaytype();
  1101. if (flatpanel)
  1102. nativex = get_nativex();
  1103. fb_info.fix = tridentfb_fix;
  1104. fb_info.fbops = &tridentfb_ops;
  1105. fb_info.flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1106. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1107. fb_info.flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1108. #endif
  1109. fb_info.pseudo_palette = pseudo_pal;
  1110. if (!fb_find_mode(&default_var, &fb_info, mode, NULL, 0, NULL, bpp)) {
  1111. err = -EINVAL;
  1112. goto out_unmap2;
  1113. }
  1114. err = fb_alloc_cmap(&fb_info.cmap, 256, 0);
  1115. if (err < 0)
  1116. goto out_unmap2;
  1117. if (defaultaccel && acc)
  1118. default_var.accel_flags |= FB_ACCELF_TEXT;
  1119. else
  1120. default_var.accel_flags &= ~FB_ACCELF_TEXT;
  1121. default_var.activate |= FB_ACTIVATE_NOW;
  1122. fb_info.var = default_var;
  1123. fb_info.device = &dev->dev;
  1124. if (register_framebuffer(&fb_info) < 0) {
  1125. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1126. fb_dealloc_cmap(&fb_info.cmap);
  1127. err = -EINVAL;
  1128. goto out_unmap2;
  1129. }
  1130. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1131. fb_info.node, fb_info.fix.id, default_var.xres,
  1132. default_var.yres, default_var.bits_per_pixel);
  1133. return 0;
  1134. out_unmap2:
  1135. if (fb_info.screen_base)
  1136. iounmap(fb_info.screen_base);
  1137. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1138. disable_mmio();
  1139. out_unmap1:
  1140. if (default_par.io_virt)
  1141. iounmap(default_par.io_virt);
  1142. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1143. return err;
  1144. }
  1145. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1146. {
  1147. struct tridentfb_par *par = (struct tridentfb_par*)fb_info.par;
  1148. unregister_framebuffer(&fb_info);
  1149. iounmap(par->io_virt);
  1150. iounmap(fb_info.screen_base);
  1151. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1152. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1153. }
  1154. /* List of boards that we are trying to support */
  1155. static struct pci_device_id trident_devices[] = {
  1156. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1157. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1158. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1159. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1160. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1161. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1162. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1163. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1164. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1165. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1166. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1167. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1168. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1169. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1170. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1171. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1172. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1173. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1174. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1175. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1176. {0,}
  1177. };
  1178. MODULE_DEVICE_TABLE(pci, trident_devices);
  1179. static struct pci_driver tridentfb_pci_driver = {
  1180. .name = "tridentfb",
  1181. .id_table = trident_devices,
  1182. .probe = trident_pci_probe,
  1183. .remove = __devexit_p(trident_pci_remove)
  1184. };
  1185. /*
  1186. * Parse user specified options (`video=trident:')
  1187. * example:
  1188. * video=trident:800x600,bpp=16,noaccel
  1189. */
  1190. #ifndef MODULE
  1191. static int tridentfb_setup(char *options)
  1192. {
  1193. char *opt;
  1194. if (!options || !*options)
  1195. return 0;
  1196. while ((opt = strsep(&options, ",")) != NULL) {
  1197. if (!*opt)
  1198. continue;
  1199. if (!strncmp(opt, "noaccel", 7))
  1200. noaccel = 1;
  1201. else if (!strncmp(opt, "fp", 2))
  1202. displaytype = DISPLAY_FP;
  1203. else if (!strncmp(opt, "crt", 3))
  1204. displaytype = DISPLAY_CRT;
  1205. else if (!strncmp(opt, "bpp=", 4))
  1206. bpp = simple_strtoul(opt + 4, NULL, 0);
  1207. else if (!strncmp(opt, "center", 6))
  1208. center = 1;
  1209. else if (!strncmp(opt, "stretch", 7))
  1210. stretch = 1;
  1211. else if (!strncmp(opt, "memsize=", 8))
  1212. memsize = simple_strtoul(opt + 8, NULL, 0);
  1213. else if (!strncmp(opt, "memdiff=", 8))
  1214. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1215. else if (!strncmp(opt, "nativex=", 8))
  1216. nativex = simple_strtoul(opt + 8, NULL, 0);
  1217. else
  1218. mode = opt;
  1219. }
  1220. return 0;
  1221. }
  1222. #endif
  1223. static int __init tridentfb_init(void)
  1224. {
  1225. #ifndef MODULE
  1226. char *option = NULL;
  1227. if (fb_get_options("tridentfb", &option))
  1228. return -ENODEV;
  1229. tridentfb_setup(option);
  1230. #endif
  1231. output("Trident framebuffer %s initializing\n", VERSION);
  1232. return pci_register_driver(&tridentfb_pci_driver);
  1233. }
  1234. static void __exit tridentfb_exit(void)
  1235. {
  1236. pci_unregister_driver(&tridentfb_pci_driver);
  1237. }
  1238. module_init(tridentfb_init);
  1239. module_exit(tridentfb_exit);
  1240. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1241. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1242. MODULE_LICENSE("GPL");