intelfbhw.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083
  1. /*
  2. * intelfb
  3. *
  4. * Linux framebuffer driver for Intel(R) 865G integrated graphics chips.
  5. *
  6. * Copyright © 2002, 2003 David Dawes <dawes@xfree86.org>
  7. * 2004 Sylvain Meyer
  8. *
  9. * This driver consists of two parts. The first part (intelfbdrv.c) provides
  10. * the basic fbdev interfaces, is derived in part from the radeonfb and
  11. * vesafb drivers, and is covered by the GPL. The second part (intelfbhw.c)
  12. * provides the code to program the hardware. Most of it is derived from
  13. * the i810/i830 XFree86 driver. The HW-specific code is covered here
  14. * under a dual license (GPL and MIT/XFree86 license).
  15. *
  16. * Author: David Dawes
  17. *
  18. */
  19. /* $DHD: intelfb/intelfbhw.c,v 1.9 2003/06/27 15:06:25 dawes Exp $ */
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/errno.h>
  23. #include <linux/string.h>
  24. #include <linux/mm.h>
  25. #include <linux/slab.h>
  26. #include <linux/delay.h>
  27. #include <linux/fb.h>
  28. #include <linux/ioport.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/pagemap.h>
  33. #include <linux/interrupt.h>
  34. #include <asm/io.h>
  35. #include "intelfb.h"
  36. #include "intelfbhw.h"
  37. struct pll_min_max {
  38. int min_m, max_m, min_m1, max_m1;
  39. int min_m2, max_m2, min_n, max_n;
  40. int min_p, max_p, min_p1, max_p1;
  41. int min_vco, max_vco, p_transition_clk, ref_clk;
  42. int p_inc_lo, p_inc_hi;
  43. };
  44. #define PLLS_I8xx 0
  45. #define PLLS_I9xx 1
  46. #define PLLS_MAX 2
  47. static struct pll_min_max plls[PLLS_MAX] = {
  48. { 108, 140, 18, 26,
  49. 6, 16, 3, 16,
  50. 4, 128, 0, 31,
  51. 930000, 1400000, 165000, 48000,
  52. 4, 2 }, /* I8xx */
  53. { 75, 120, 10, 20,
  54. 5, 9, 4, 7,
  55. 5, 80, 1, 8,
  56. 1400000, 2800000, 200000, 96000,
  57. 10, 5 } /* I9xx */
  58. };
  59. int intelfbhw_get_chipset(struct pci_dev *pdev, struct intelfb_info *dinfo)
  60. {
  61. u32 tmp;
  62. if (!pdev || !dinfo)
  63. return 1;
  64. switch (pdev->device) {
  65. case PCI_DEVICE_ID_INTEL_830M:
  66. dinfo->name = "Intel(R) 830M";
  67. dinfo->chipset = INTEL_830M;
  68. dinfo->mobile = 1;
  69. dinfo->pll_index = PLLS_I8xx;
  70. return 0;
  71. case PCI_DEVICE_ID_INTEL_845G:
  72. dinfo->name = "Intel(R) 845G";
  73. dinfo->chipset = INTEL_845G;
  74. dinfo->mobile = 0;
  75. dinfo->pll_index = PLLS_I8xx;
  76. return 0;
  77. case PCI_DEVICE_ID_INTEL_85XGM:
  78. tmp = 0;
  79. dinfo->mobile = 1;
  80. dinfo->pll_index = PLLS_I8xx;
  81. pci_read_config_dword(pdev, INTEL_85X_CAPID, &tmp);
  82. switch ((tmp >> INTEL_85X_VARIANT_SHIFT) &
  83. INTEL_85X_VARIANT_MASK) {
  84. case INTEL_VAR_855GME:
  85. dinfo->name = "Intel(R) 855GME";
  86. dinfo->chipset = INTEL_855GME;
  87. return 0;
  88. case INTEL_VAR_855GM:
  89. dinfo->name = "Intel(R) 855GM";
  90. dinfo->chipset = INTEL_855GM;
  91. return 0;
  92. case INTEL_VAR_852GME:
  93. dinfo->name = "Intel(R) 852GME";
  94. dinfo->chipset = INTEL_852GME;
  95. return 0;
  96. case INTEL_VAR_852GM:
  97. dinfo->name = "Intel(R) 852GM";
  98. dinfo->chipset = INTEL_852GM;
  99. return 0;
  100. default:
  101. dinfo->name = "Intel(R) 852GM/855GM";
  102. dinfo->chipset = INTEL_85XGM;
  103. return 0;
  104. }
  105. break;
  106. case PCI_DEVICE_ID_INTEL_865G:
  107. dinfo->name = "Intel(R) 865G";
  108. dinfo->chipset = INTEL_865G;
  109. dinfo->mobile = 0;
  110. dinfo->pll_index = PLLS_I8xx;
  111. return 0;
  112. case PCI_DEVICE_ID_INTEL_915G:
  113. dinfo->name = "Intel(R) 915G";
  114. dinfo->chipset = INTEL_915G;
  115. dinfo->mobile = 0;
  116. dinfo->pll_index = PLLS_I9xx;
  117. return 0;
  118. case PCI_DEVICE_ID_INTEL_915GM:
  119. dinfo->name = "Intel(R) 915GM";
  120. dinfo->chipset = INTEL_915GM;
  121. dinfo->mobile = 1;
  122. dinfo->pll_index = PLLS_I9xx;
  123. return 0;
  124. case PCI_DEVICE_ID_INTEL_945G:
  125. dinfo->name = "Intel(R) 945G";
  126. dinfo->chipset = INTEL_945G;
  127. dinfo->mobile = 0;
  128. dinfo->pll_index = PLLS_I9xx;
  129. return 0;
  130. case PCI_DEVICE_ID_INTEL_945GM:
  131. dinfo->name = "Intel(R) 945GM";
  132. dinfo->chipset = INTEL_945GM;
  133. dinfo->mobile = 1;
  134. dinfo->pll_index = PLLS_I9xx;
  135. return 0;
  136. default:
  137. return 1;
  138. }
  139. }
  140. int intelfbhw_get_memory(struct pci_dev *pdev, int *aperture_size,
  141. int *stolen_size)
  142. {
  143. struct pci_dev *bridge_dev;
  144. u16 tmp;
  145. int stolen_overhead;
  146. if (!pdev || !aperture_size || !stolen_size)
  147. return 1;
  148. /* Find the bridge device. It is always 0:0.0 */
  149. if (!(bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0)))) {
  150. ERR_MSG("cannot find bridge device\n");
  151. return 1;
  152. }
  153. /* Get the fb aperture size and "stolen" memory amount. */
  154. tmp = 0;
  155. pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
  156. pci_dev_put(bridge_dev);
  157. switch (pdev->device) {
  158. case PCI_DEVICE_ID_INTEL_915G:
  159. case PCI_DEVICE_ID_INTEL_915GM:
  160. case PCI_DEVICE_ID_INTEL_945G:
  161. case PCI_DEVICE_ID_INTEL_945GM:
  162. /* 915 and 945 chipsets support a 256MB aperture.
  163. Aperture size is determined by inspected the
  164. base address of the aperture. */
  165. if (pci_resource_start(pdev, 2) & 0x08000000)
  166. *aperture_size = MB(128);
  167. else
  168. *aperture_size = MB(256);
  169. break;
  170. default:
  171. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  172. *aperture_size = MB(64);
  173. else
  174. *aperture_size = MB(128);
  175. break;
  176. }
  177. /* Stolen memory size is reduced by the GTT and the popup.
  178. GTT is 1K per MB of aperture size, and popup is 4K. */
  179. stolen_overhead = (*aperture_size / MB(1)) + 4;
  180. switch(pdev->device) {
  181. case PCI_DEVICE_ID_INTEL_830M:
  182. case PCI_DEVICE_ID_INTEL_845G:
  183. switch (tmp & INTEL_830_GMCH_GMS_MASK) {
  184. case INTEL_830_GMCH_GMS_STOLEN_512:
  185. *stolen_size = KB(512) - KB(stolen_overhead);
  186. return 0;
  187. case INTEL_830_GMCH_GMS_STOLEN_1024:
  188. *stolen_size = MB(1) - KB(stolen_overhead);
  189. return 0;
  190. case INTEL_830_GMCH_GMS_STOLEN_8192:
  191. *stolen_size = MB(8) - KB(stolen_overhead);
  192. return 0;
  193. case INTEL_830_GMCH_GMS_LOCAL:
  194. ERR_MSG("only local memory found\n");
  195. return 1;
  196. case INTEL_830_GMCH_GMS_DISABLED:
  197. ERR_MSG("video memory is disabled\n");
  198. return 1;
  199. default:
  200. ERR_MSG("unexpected GMCH_GMS value: 0x%02x\n",
  201. tmp & INTEL_830_GMCH_GMS_MASK);
  202. return 1;
  203. }
  204. break;
  205. default:
  206. switch (tmp & INTEL_855_GMCH_GMS_MASK) {
  207. case INTEL_855_GMCH_GMS_STOLEN_1M:
  208. *stolen_size = MB(1) - KB(stolen_overhead);
  209. return 0;
  210. case INTEL_855_GMCH_GMS_STOLEN_4M:
  211. *stolen_size = MB(4) - KB(stolen_overhead);
  212. return 0;
  213. case INTEL_855_GMCH_GMS_STOLEN_8M:
  214. *stolen_size = MB(8) - KB(stolen_overhead);
  215. return 0;
  216. case INTEL_855_GMCH_GMS_STOLEN_16M:
  217. *stolen_size = MB(16) - KB(stolen_overhead);
  218. return 0;
  219. case INTEL_855_GMCH_GMS_STOLEN_32M:
  220. *stolen_size = MB(32) - KB(stolen_overhead);
  221. return 0;
  222. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  223. *stolen_size = MB(48) - KB(stolen_overhead);
  224. return 0;
  225. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  226. *stolen_size = MB(64) - KB(stolen_overhead);
  227. return 0;
  228. case INTEL_855_GMCH_GMS_DISABLED:
  229. ERR_MSG("video memory is disabled\n");
  230. return 0;
  231. default:
  232. ERR_MSG("unexpected GMCH_GMS value: 0x%02x\n",
  233. tmp & INTEL_855_GMCH_GMS_MASK);
  234. return 1;
  235. }
  236. }
  237. }
  238. int intelfbhw_check_non_crt(struct intelfb_info *dinfo)
  239. {
  240. int dvo = 0;
  241. if (INREG(LVDS) & PORT_ENABLE)
  242. dvo |= LVDS_PORT;
  243. if (INREG(DVOA) & PORT_ENABLE)
  244. dvo |= DVOA_PORT;
  245. if (INREG(DVOB) & PORT_ENABLE)
  246. dvo |= DVOB_PORT;
  247. if (INREG(DVOC) & PORT_ENABLE)
  248. dvo |= DVOC_PORT;
  249. return dvo;
  250. }
  251. const char * intelfbhw_dvo_to_string(int dvo)
  252. {
  253. if (dvo & DVOA_PORT)
  254. return "DVO port A";
  255. else if (dvo & DVOB_PORT)
  256. return "DVO port B";
  257. else if (dvo & DVOC_PORT)
  258. return "DVO port C";
  259. else if (dvo & LVDS_PORT)
  260. return "LVDS port";
  261. else
  262. return NULL;
  263. }
  264. int intelfbhw_validate_mode(struct intelfb_info *dinfo,
  265. struct fb_var_screeninfo *var)
  266. {
  267. int bytes_per_pixel;
  268. int tmp;
  269. #if VERBOSE > 0
  270. DBG_MSG("intelfbhw_validate_mode\n");
  271. #endif
  272. bytes_per_pixel = var->bits_per_pixel / 8;
  273. if (bytes_per_pixel == 3)
  274. bytes_per_pixel = 4;
  275. /* Check if enough video memory. */
  276. tmp = var->yres_virtual * var->xres_virtual * bytes_per_pixel;
  277. if (tmp > dinfo->fb.size) {
  278. WRN_MSG("Not enough video ram for mode "
  279. "(%d KByte vs %d KByte).\n",
  280. BtoKB(tmp), BtoKB(dinfo->fb.size));
  281. return 1;
  282. }
  283. /* Check if x/y limits are OK. */
  284. if (var->xres - 1 > HACTIVE_MASK) {
  285. WRN_MSG("X resolution too large (%d vs %d).\n",
  286. var->xres, HACTIVE_MASK + 1);
  287. return 1;
  288. }
  289. if (var->yres - 1 > VACTIVE_MASK) {
  290. WRN_MSG("Y resolution too large (%d vs %d).\n",
  291. var->yres, VACTIVE_MASK + 1);
  292. return 1;
  293. }
  294. if (var->xres < 4) {
  295. WRN_MSG("X resolution too small (%d vs 4).\n", var->xres);
  296. return 1;
  297. }
  298. if (var->yres < 4) {
  299. WRN_MSG("Y resolution too small (%d vs 4).\n", var->yres);
  300. return 1;
  301. }
  302. /* Check for doublescan modes. */
  303. if (var->vmode & FB_VMODE_DOUBLE) {
  304. WRN_MSG("Mode is double-scan.\n");
  305. return 1;
  306. }
  307. if ((var->vmode & FB_VMODE_INTERLACED) && (var->yres & 1)) {
  308. WRN_MSG("Odd number of lines in interlaced mode\n");
  309. return 1;
  310. }
  311. /* Check if clock is OK. */
  312. tmp = 1000000000 / var->pixclock;
  313. if (tmp < MIN_CLOCK) {
  314. WRN_MSG("Pixel clock is too low (%d MHz vs %d MHz).\n",
  315. (tmp + 500) / 1000, MIN_CLOCK / 1000);
  316. return 1;
  317. }
  318. if (tmp > MAX_CLOCK) {
  319. WRN_MSG("Pixel clock is too high (%d MHz vs %d MHz).\n",
  320. (tmp + 500) / 1000, MAX_CLOCK / 1000);
  321. return 1;
  322. }
  323. return 0;
  324. }
  325. int intelfbhw_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  326. {
  327. struct intelfb_info *dinfo = GET_DINFO(info);
  328. u32 offset, xoffset, yoffset;
  329. #if VERBOSE > 0
  330. DBG_MSG("intelfbhw_pan_display\n");
  331. #endif
  332. xoffset = ROUND_DOWN_TO(var->xoffset, 8);
  333. yoffset = var->yoffset;
  334. if ((xoffset + var->xres > var->xres_virtual) ||
  335. (yoffset + var->yres > var->yres_virtual))
  336. return -EINVAL;
  337. offset = (yoffset * dinfo->pitch) +
  338. (xoffset * var->bits_per_pixel) / 8;
  339. offset += dinfo->fb.offset << 12;
  340. dinfo->vsync.pan_offset = offset;
  341. if ((var->activate & FB_ACTIVATE_VBL) &&
  342. !intelfbhw_enable_irq(dinfo))
  343. dinfo->vsync.pan_display = 1;
  344. else {
  345. dinfo->vsync.pan_display = 0;
  346. OUTREG(DSPABASE, offset);
  347. }
  348. return 0;
  349. }
  350. /* Blank the screen. */
  351. void intelfbhw_do_blank(int blank, struct fb_info *info)
  352. {
  353. struct intelfb_info *dinfo = GET_DINFO(info);
  354. u32 tmp;
  355. #if VERBOSE > 0
  356. DBG_MSG("intelfbhw_do_blank: blank is %d\n", blank);
  357. #endif
  358. /* Turn plane A on or off */
  359. tmp = INREG(DSPACNTR);
  360. if (blank)
  361. tmp &= ~DISPPLANE_PLANE_ENABLE;
  362. else
  363. tmp |= DISPPLANE_PLANE_ENABLE;
  364. OUTREG(DSPACNTR, tmp);
  365. /* Flush */
  366. tmp = INREG(DSPABASE);
  367. OUTREG(DSPABASE, tmp);
  368. /* Turn off/on the HW cursor */
  369. #if VERBOSE > 0
  370. DBG_MSG("cursor_on is %d\n", dinfo->cursor_on);
  371. #endif
  372. if (dinfo->cursor_on) {
  373. if (blank)
  374. intelfbhw_cursor_hide(dinfo);
  375. else
  376. intelfbhw_cursor_show(dinfo);
  377. dinfo->cursor_on = 1;
  378. }
  379. dinfo->cursor_blanked = blank;
  380. /* Set DPMS level */
  381. tmp = INREG(ADPA) & ~ADPA_DPMS_CONTROL_MASK;
  382. switch (blank) {
  383. case FB_BLANK_UNBLANK:
  384. case FB_BLANK_NORMAL:
  385. tmp |= ADPA_DPMS_D0;
  386. break;
  387. case FB_BLANK_VSYNC_SUSPEND:
  388. tmp |= ADPA_DPMS_D1;
  389. break;
  390. case FB_BLANK_HSYNC_SUSPEND:
  391. tmp |= ADPA_DPMS_D2;
  392. break;
  393. case FB_BLANK_POWERDOWN:
  394. tmp |= ADPA_DPMS_D3;
  395. break;
  396. }
  397. OUTREG(ADPA, tmp);
  398. return;
  399. }
  400. void intelfbhw_setcolreg(struct intelfb_info *dinfo, unsigned regno,
  401. unsigned red, unsigned green, unsigned blue,
  402. unsigned transp)
  403. {
  404. u32 palette_reg = (dinfo->pipe == PIPE_A) ?
  405. PALETTE_A : PALETTE_B;
  406. #if VERBOSE > 0
  407. DBG_MSG("intelfbhw_setcolreg: %d: (%d, %d, %d)\n",
  408. regno, red, green, blue);
  409. #endif
  410. OUTREG(palette_reg + (regno << 2),
  411. (red << PALETTE_8_RED_SHIFT) |
  412. (green << PALETTE_8_GREEN_SHIFT) |
  413. (blue << PALETTE_8_BLUE_SHIFT));
  414. }
  415. int intelfbhw_read_hw_state(struct intelfb_info *dinfo,
  416. struct intelfb_hwstate *hw, int flag)
  417. {
  418. int i;
  419. #if VERBOSE > 0
  420. DBG_MSG("intelfbhw_read_hw_state\n");
  421. #endif
  422. if (!hw || !dinfo)
  423. return -1;
  424. /* Read in as much of the HW state as possible. */
  425. hw->vga0_divisor = INREG(VGA0_DIVISOR);
  426. hw->vga1_divisor = INREG(VGA1_DIVISOR);
  427. hw->vga_pd = INREG(VGAPD);
  428. hw->dpll_a = INREG(DPLL_A);
  429. hw->dpll_b = INREG(DPLL_B);
  430. hw->fpa0 = INREG(FPA0);
  431. hw->fpa1 = INREG(FPA1);
  432. hw->fpb0 = INREG(FPB0);
  433. hw->fpb1 = INREG(FPB1);
  434. if (flag == 1)
  435. return flag;
  436. #if 0
  437. /* This seems to be a problem with the 852GM/855GM */
  438. for (i = 0; i < PALETTE_8_ENTRIES; i++) {
  439. hw->palette_a[i] = INREG(PALETTE_A + (i << 2));
  440. hw->palette_b[i] = INREG(PALETTE_B + (i << 2));
  441. }
  442. #endif
  443. if (flag == 2)
  444. return flag;
  445. hw->htotal_a = INREG(HTOTAL_A);
  446. hw->hblank_a = INREG(HBLANK_A);
  447. hw->hsync_a = INREG(HSYNC_A);
  448. hw->vtotal_a = INREG(VTOTAL_A);
  449. hw->vblank_a = INREG(VBLANK_A);
  450. hw->vsync_a = INREG(VSYNC_A);
  451. hw->src_size_a = INREG(SRC_SIZE_A);
  452. hw->bclrpat_a = INREG(BCLRPAT_A);
  453. hw->htotal_b = INREG(HTOTAL_B);
  454. hw->hblank_b = INREG(HBLANK_B);
  455. hw->hsync_b = INREG(HSYNC_B);
  456. hw->vtotal_b = INREG(VTOTAL_B);
  457. hw->vblank_b = INREG(VBLANK_B);
  458. hw->vsync_b = INREG(VSYNC_B);
  459. hw->src_size_b = INREG(SRC_SIZE_B);
  460. hw->bclrpat_b = INREG(BCLRPAT_B);
  461. if (flag == 3)
  462. return flag;
  463. hw->adpa = INREG(ADPA);
  464. hw->dvoa = INREG(DVOA);
  465. hw->dvob = INREG(DVOB);
  466. hw->dvoc = INREG(DVOC);
  467. hw->dvoa_srcdim = INREG(DVOA_SRCDIM);
  468. hw->dvob_srcdim = INREG(DVOB_SRCDIM);
  469. hw->dvoc_srcdim = INREG(DVOC_SRCDIM);
  470. hw->lvds = INREG(LVDS);
  471. if (flag == 4)
  472. return flag;
  473. hw->pipe_a_conf = INREG(PIPEACONF);
  474. hw->pipe_b_conf = INREG(PIPEBCONF);
  475. hw->disp_arb = INREG(DISPARB);
  476. if (flag == 5)
  477. return flag;
  478. hw->cursor_a_control = INREG(CURSOR_A_CONTROL);
  479. hw->cursor_b_control = INREG(CURSOR_B_CONTROL);
  480. hw->cursor_a_base = INREG(CURSOR_A_BASEADDR);
  481. hw->cursor_b_base = INREG(CURSOR_B_BASEADDR);
  482. if (flag == 6)
  483. return flag;
  484. for (i = 0; i < 4; i++) {
  485. hw->cursor_a_palette[i] = INREG(CURSOR_A_PALETTE0 + (i << 2));
  486. hw->cursor_b_palette[i] = INREG(CURSOR_B_PALETTE0 + (i << 2));
  487. }
  488. if (flag == 7)
  489. return flag;
  490. hw->cursor_size = INREG(CURSOR_SIZE);
  491. if (flag == 8)
  492. return flag;
  493. hw->disp_a_ctrl = INREG(DSPACNTR);
  494. hw->disp_b_ctrl = INREG(DSPBCNTR);
  495. hw->disp_a_base = INREG(DSPABASE);
  496. hw->disp_b_base = INREG(DSPBBASE);
  497. hw->disp_a_stride = INREG(DSPASTRIDE);
  498. hw->disp_b_stride = INREG(DSPBSTRIDE);
  499. if (flag == 9)
  500. return flag;
  501. hw->vgacntrl = INREG(VGACNTRL);
  502. if (flag == 10)
  503. return flag;
  504. hw->add_id = INREG(ADD_ID);
  505. if (flag == 11)
  506. return flag;
  507. for (i = 0; i < 7; i++) {
  508. hw->swf0x[i] = INREG(SWF00 + (i << 2));
  509. hw->swf1x[i] = INREG(SWF10 + (i << 2));
  510. if (i < 3)
  511. hw->swf3x[i] = INREG(SWF30 + (i << 2));
  512. }
  513. for (i = 0; i < 8; i++)
  514. hw->fence[i] = INREG(FENCE + (i << 2));
  515. hw->instpm = INREG(INSTPM);
  516. hw->mem_mode = INREG(MEM_MODE);
  517. hw->fw_blc_0 = INREG(FW_BLC_0);
  518. hw->fw_blc_1 = INREG(FW_BLC_1);
  519. hw->hwstam = INREG16(HWSTAM);
  520. hw->ier = INREG16(IER);
  521. hw->iir = INREG16(IIR);
  522. hw->imr = INREG16(IMR);
  523. return 0;
  524. }
  525. static int calc_vclock3(int index, int m, int n, int p)
  526. {
  527. if (p == 0 || n == 0)
  528. return 0;
  529. return plls[index].ref_clk * m / n / p;
  530. }
  531. static int calc_vclock(int index, int m1, int m2, int n, int p1, int p2,
  532. int lvds)
  533. {
  534. struct pll_min_max *pll = &plls[index];
  535. u32 m, vco, p;
  536. m = (5 * (m1 + 2)) + (m2 + 2);
  537. n += 2;
  538. vco = pll->ref_clk * m / n;
  539. if (index == PLLS_I8xx)
  540. p = ((p1 + 2) * (1 << (p2 + 1)));
  541. else
  542. p = ((p1) * (p2 ? 5 : 10));
  543. return vco / p;
  544. }
  545. #if REGDUMP
  546. static void intelfbhw_get_p1p2(struct intelfb_info *dinfo, int dpll,
  547. int *o_p1, int *o_p2)
  548. {
  549. int p1, p2;
  550. if (IS_I9XX(dinfo)) {
  551. if (dpll & DPLL_P1_FORCE_DIV2)
  552. p1 = 1;
  553. else
  554. p1 = (dpll >> DPLL_P1_SHIFT) & 0xff;
  555. p1 = ffs(p1);
  556. p2 = (dpll >> DPLL_I9XX_P2_SHIFT) & DPLL_P2_MASK;
  557. } else {
  558. if (dpll & DPLL_P1_FORCE_DIV2)
  559. p1 = 0;
  560. else
  561. p1 = (dpll >> DPLL_P1_SHIFT) & DPLL_P1_MASK;
  562. p2 = (dpll >> DPLL_P2_SHIFT) & DPLL_P2_MASK;
  563. }
  564. *o_p1 = p1;
  565. *o_p2 = p2;
  566. }
  567. #endif
  568. void intelfbhw_print_hw_state(struct intelfb_info *dinfo,
  569. struct intelfb_hwstate *hw)
  570. {
  571. #if REGDUMP
  572. int i, m1, m2, n, p1, p2;
  573. int index = dinfo->pll_index;
  574. DBG_MSG("intelfbhw_print_hw_state\n");
  575. if (!hw)
  576. return;
  577. /* Read in as much of the HW state as possible. */
  578. printk("hw state dump start\n");
  579. printk(" VGA0_DIVISOR: 0x%08x\n", hw->vga0_divisor);
  580. printk(" VGA1_DIVISOR: 0x%08x\n", hw->vga1_divisor);
  581. printk(" VGAPD: 0x%08x\n", hw->vga_pd);
  582. n = (hw->vga0_divisor >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  583. m1 = (hw->vga0_divisor >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  584. m2 = (hw->vga0_divisor >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  585. intelfbhw_get_p1p2(dinfo, hw->vga_pd, &p1, &p2);
  586. printk(" VGA0: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  587. m1, m2, n, p1, p2);
  588. printk(" VGA0: clock is %d\n",
  589. calc_vclock(index, m1, m2, n, p1, p2, 0));
  590. n = (hw->vga1_divisor >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  591. m1 = (hw->vga1_divisor >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  592. m2 = (hw->vga1_divisor >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  593. intelfbhw_get_p1p2(dinfo, hw->vga_pd, &p1, &p2);
  594. printk(" VGA1: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  595. m1, m2, n, p1, p2);
  596. printk(" VGA1: clock is %d\n",
  597. calc_vclock(index, m1, m2, n, p1, p2, 0));
  598. printk(" DPLL_A: 0x%08x\n", hw->dpll_a);
  599. printk(" DPLL_B: 0x%08x\n", hw->dpll_b);
  600. printk(" FPA0: 0x%08x\n", hw->fpa0);
  601. printk(" FPA1: 0x%08x\n", hw->fpa1);
  602. printk(" FPB0: 0x%08x\n", hw->fpb0);
  603. printk(" FPB1: 0x%08x\n", hw->fpb1);
  604. n = (hw->fpa0 >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  605. m1 = (hw->fpa0 >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  606. m2 = (hw->fpa0 >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  607. intelfbhw_get_p1p2(dinfo, hw->dpll_a, &p1, &p2);
  608. printk(" PLLA0: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  609. m1, m2, n, p1, p2);
  610. printk(" PLLA0: clock is %d\n",
  611. calc_vclock(index, m1, m2, n, p1, p2, 0));
  612. n = (hw->fpa1 >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  613. m1 = (hw->fpa1 >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  614. m2 = (hw->fpa1 >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  615. intelfbhw_get_p1p2(dinfo, hw->dpll_a, &p1, &p2);
  616. printk(" PLLA1: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  617. m1, m2, n, p1, p2);
  618. printk(" PLLA1: clock is %d\n",
  619. calc_vclock(index, m1, m2, n, p1, p2, 0));
  620. #if 0
  621. printk(" PALETTE_A:\n");
  622. for (i = 0; i < PALETTE_8_ENTRIES)
  623. printk(" %3d: 0x%08x\n", i, hw->palette_a[i]);
  624. printk(" PALETTE_B:\n");
  625. for (i = 0; i < PALETTE_8_ENTRIES)
  626. printk(" %3d: 0x%08x\n", i, hw->palette_b[i]);
  627. #endif
  628. printk(" HTOTAL_A: 0x%08x\n", hw->htotal_a);
  629. printk(" HBLANK_A: 0x%08x\n", hw->hblank_a);
  630. printk(" HSYNC_A: 0x%08x\n", hw->hsync_a);
  631. printk(" VTOTAL_A: 0x%08x\n", hw->vtotal_a);
  632. printk(" VBLANK_A: 0x%08x\n", hw->vblank_a);
  633. printk(" VSYNC_A: 0x%08x\n", hw->vsync_a);
  634. printk(" SRC_SIZE_A: 0x%08x\n", hw->src_size_a);
  635. printk(" BCLRPAT_A: 0x%08x\n", hw->bclrpat_a);
  636. printk(" HTOTAL_B: 0x%08x\n", hw->htotal_b);
  637. printk(" HBLANK_B: 0x%08x\n", hw->hblank_b);
  638. printk(" HSYNC_B: 0x%08x\n", hw->hsync_b);
  639. printk(" VTOTAL_B: 0x%08x\n", hw->vtotal_b);
  640. printk(" VBLANK_B: 0x%08x\n", hw->vblank_b);
  641. printk(" VSYNC_B: 0x%08x\n", hw->vsync_b);
  642. printk(" SRC_SIZE_B: 0x%08x\n", hw->src_size_b);
  643. printk(" BCLRPAT_B: 0x%08x\n", hw->bclrpat_b);
  644. printk(" ADPA: 0x%08x\n", hw->adpa);
  645. printk(" DVOA: 0x%08x\n", hw->dvoa);
  646. printk(" DVOB: 0x%08x\n", hw->dvob);
  647. printk(" DVOC: 0x%08x\n", hw->dvoc);
  648. printk(" DVOA_SRCDIM: 0x%08x\n", hw->dvoa_srcdim);
  649. printk(" DVOB_SRCDIM: 0x%08x\n", hw->dvob_srcdim);
  650. printk(" DVOC_SRCDIM: 0x%08x\n", hw->dvoc_srcdim);
  651. printk(" LVDS: 0x%08x\n", hw->lvds);
  652. printk(" PIPEACONF: 0x%08x\n", hw->pipe_a_conf);
  653. printk(" PIPEBCONF: 0x%08x\n", hw->pipe_b_conf);
  654. printk(" DISPARB: 0x%08x\n", hw->disp_arb);
  655. printk(" CURSOR_A_CONTROL: 0x%08x\n", hw->cursor_a_control);
  656. printk(" CURSOR_B_CONTROL: 0x%08x\n", hw->cursor_b_control);
  657. printk(" CURSOR_A_BASEADDR: 0x%08x\n", hw->cursor_a_base);
  658. printk(" CURSOR_B_BASEADDR: 0x%08x\n", hw->cursor_b_base);
  659. printk(" CURSOR_A_PALETTE: ");
  660. for (i = 0; i < 4; i++) {
  661. printk("0x%08x", hw->cursor_a_palette[i]);
  662. if (i < 3)
  663. printk(", ");
  664. }
  665. printk("\n");
  666. printk(" CURSOR_B_PALETTE: ");
  667. for (i = 0; i < 4; i++) {
  668. printk("0x%08x", hw->cursor_b_palette[i]);
  669. if (i < 3)
  670. printk(", ");
  671. }
  672. printk("\n");
  673. printk(" CURSOR_SIZE: 0x%08x\n", hw->cursor_size);
  674. printk(" DSPACNTR: 0x%08x\n", hw->disp_a_ctrl);
  675. printk(" DSPBCNTR: 0x%08x\n", hw->disp_b_ctrl);
  676. printk(" DSPABASE: 0x%08x\n", hw->disp_a_base);
  677. printk(" DSPBBASE: 0x%08x\n", hw->disp_b_base);
  678. printk(" DSPASTRIDE: 0x%08x\n", hw->disp_a_stride);
  679. printk(" DSPBSTRIDE: 0x%08x\n", hw->disp_b_stride);
  680. printk(" VGACNTRL: 0x%08x\n", hw->vgacntrl);
  681. printk(" ADD_ID: 0x%08x\n", hw->add_id);
  682. for (i = 0; i < 7; i++) {
  683. printk(" SWF0%d 0x%08x\n", i,
  684. hw->swf0x[i]);
  685. }
  686. for (i = 0; i < 7; i++) {
  687. printk(" SWF1%d 0x%08x\n", i,
  688. hw->swf1x[i]);
  689. }
  690. for (i = 0; i < 3; i++) {
  691. printk(" SWF3%d 0x%08x\n", i,
  692. hw->swf3x[i]);
  693. }
  694. for (i = 0; i < 8; i++)
  695. printk(" FENCE%d 0x%08x\n", i,
  696. hw->fence[i]);
  697. printk(" INSTPM 0x%08x\n", hw->instpm);
  698. printk(" MEM_MODE 0x%08x\n", hw->mem_mode);
  699. printk(" FW_BLC_0 0x%08x\n", hw->fw_blc_0);
  700. printk(" FW_BLC_1 0x%08x\n", hw->fw_blc_1);
  701. printk(" HWSTAM 0x%04x\n", hw->hwstam);
  702. printk(" IER 0x%04x\n", hw->ier);
  703. printk(" IIR 0x%04x\n", hw->iir);
  704. printk(" IMR 0x%04x\n", hw->imr);
  705. printk("hw state dump end\n");
  706. #endif
  707. }
  708. /* Split the M parameter into M1 and M2. */
  709. static int splitm(int index, unsigned int m, unsigned int *retm1,
  710. unsigned int *retm2)
  711. {
  712. int m1, m2;
  713. int testm;
  714. struct pll_min_max *pll = &plls[index];
  715. /* no point optimising too much - brute force m */
  716. for (m1 = pll->min_m1; m1 < pll->max_m1 + 1; m1++) {
  717. for (m2 = pll->min_m2; m2 < pll->max_m2 + 1; m2++) {
  718. testm = (5 * (m1 + 2)) + (m2 + 2);
  719. if (testm == m) {
  720. *retm1 = (unsigned int)m1;
  721. *retm2 = (unsigned int)m2;
  722. return 0;
  723. }
  724. }
  725. }
  726. return 1;
  727. }
  728. /* Split the P parameter into P1 and P2. */
  729. static int splitp(int index, unsigned int p, unsigned int *retp1,
  730. unsigned int *retp2)
  731. {
  732. int p1, p2;
  733. struct pll_min_max *pll = &plls[index];
  734. if (index == PLLS_I9xx) {
  735. p2 = (p % 10) ? 1 : 0;
  736. p1 = p / (p2 ? 5 : 10);
  737. *retp1 = (unsigned int)p1;
  738. *retp2 = (unsigned int)p2;
  739. return 0;
  740. }
  741. if (p % 4 == 0)
  742. p2 = 1;
  743. else
  744. p2 = 0;
  745. p1 = (p / (1 << (p2 + 1))) - 2;
  746. if (p % 4 == 0 && p1 < pll->min_p1) {
  747. p2 = 0;
  748. p1 = (p / (1 << (p2 + 1))) - 2;
  749. }
  750. if (p1 < pll->min_p1 || p1 > pll->max_p1 ||
  751. (p1 + 2) * (1 << (p2 + 1)) != p) {
  752. return 1;
  753. } else {
  754. *retp1 = (unsigned int)p1;
  755. *retp2 = (unsigned int)p2;
  756. return 0;
  757. }
  758. }
  759. static int calc_pll_params(int index, int clock, u32 *retm1, u32 *retm2,
  760. u32 *retn, u32 *retp1, u32 *retp2, u32 *retclock)
  761. {
  762. u32 m1, m2, n, p1, p2, n1, testm;
  763. u32 f_vco, p, p_best = 0, m, f_out = 0;
  764. u32 err_max, err_target, err_best = 10000000;
  765. u32 n_best = 0, m_best = 0, f_best, f_err;
  766. u32 p_min, p_max, p_inc, div_max;
  767. struct pll_min_max *pll = &plls[index];
  768. /* Accept 0.5% difference, but aim for 0.1% */
  769. err_max = 5 * clock / 1000;
  770. err_target = clock / 1000;
  771. DBG_MSG("Clock is %d\n", clock);
  772. div_max = pll->max_vco / clock;
  773. p_inc = (clock <= pll->p_transition_clk) ? pll->p_inc_lo : pll->p_inc_hi;
  774. p_min = p_inc;
  775. p_max = ROUND_DOWN_TO(div_max, p_inc);
  776. if (p_min < pll->min_p)
  777. p_min = pll->min_p;
  778. if (p_max > pll->max_p)
  779. p_max = pll->max_p;
  780. DBG_MSG("p range is %d-%d (%d)\n", p_min, p_max, p_inc);
  781. p = p_min;
  782. do {
  783. if (splitp(index, p, &p1, &p2)) {
  784. WRN_MSG("cannot split p = %d\n", p);
  785. p += p_inc;
  786. continue;
  787. }
  788. n = pll->min_n;
  789. f_vco = clock * p;
  790. do {
  791. m = ROUND_UP_TO(f_vco * n, pll->ref_clk) / pll->ref_clk;
  792. if (m < pll->min_m)
  793. m = pll->min_m + 1;
  794. if (m > pll->max_m)
  795. m = pll->max_m - 1;
  796. for (testm = m - 1; testm <= m; testm++) {
  797. f_out = calc_vclock3(index, testm, n, p);
  798. if (splitm(index, testm, &m1, &m2)) {
  799. WRN_MSG("cannot split m = %d\n",
  800. testm);
  801. continue;
  802. }
  803. if (clock > f_out)
  804. f_err = clock - f_out;
  805. else/* slightly bias the error for bigger clocks */
  806. f_err = f_out - clock + 1;
  807. if (f_err < err_best) {
  808. m_best = testm;
  809. n_best = n;
  810. p_best = p;
  811. f_best = f_out;
  812. err_best = f_err;
  813. }
  814. }
  815. n++;
  816. } while ((n <= pll->max_n) && (f_out >= clock));
  817. p += p_inc;
  818. } while ((p <= p_max));
  819. if (!m_best) {
  820. WRN_MSG("cannot find parameters for clock %d\n", clock);
  821. return 1;
  822. }
  823. m = m_best;
  824. n = n_best;
  825. p = p_best;
  826. splitm(index, m, &m1, &m2);
  827. splitp(index, p, &p1, &p2);
  828. n1 = n - 2;
  829. DBG_MSG("m, n, p: %d (%d,%d), %d (%d), %d (%d,%d), "
  830. "f: %d (%d), VCO: %d\n",
  831. m, m1, m2, n, n1, p, p1, p2,
  832. calc_vclock3(index, m, n, p),
  833. calc_vclock(index, m1, m2, n1, p1, p2, 0),
  834. calc_vclock3(index, m, n, p) * p);
  835. *retm1 = m1;
  836. *retm2 = m2;
  837. *retn = n1;
  838. *retp1 = p1;
  839. *retp2 = p2;
  840. *retclock = calc_vclock(index, m1, m2, n1, p1, p2, 0);
  841. return 0;
  842. }
  843. static __inline__ int check_overflow(u32 value, u32 limit,
  844. const char *description)
  845. {
  846. if (value > limit) {
  847. WRN_MSG("%s value %d exceeds limit %d\n",
  848. description, value, limit);
  849. return 1;
  850. }
  851. return 0;
  852. }
  853. /* It is assumed that hw is filled in with the initial state information. */
  854. int intelfbhw_mode_to_hw(struct intelfb_info *dinfo,
  855. struct intelfb_hwstate *hw,
  856. struct fb_var_screeninfo *var)
  857. {
  858. int pipe = PIPE_A;
  859. u32 *dpll, *fp0, *fp1;
  860. u32 m1, m2, n, p1, p2, clock_target, clock;
  861. u32 hsync_start, hsync_end, hblank_start, hblank_end, htotal, hactive;
  862. u32 vsync_start, vsync_end, vblank_start, vblank_end, vtotal, vactive;
  863. u32 vsync_pol, hsync_pol;
  864. u32 *vs, *vb, *vt, *hs, *hb, *ht, *ss, *pipe_conf;
  865. u32 stride_alignment;
  866. DBG_MSG("intelfbhw_mode_to_hw\n");
  867. /* Disable VGA */
  868. hw->vgacntrl |= VGA_DISABLE;
  869. /* Check whether pipe A or pipe B is enabled. */
  870. if (hw->pipe_a_conf & PIPECONF_ENABLE)
  871. pipe = PIPE_A;
  872. else if (hw->pipe_b_conf & PIPECONF_ENABLE)
  873. pipe = PIPE_B;
  874. /* Set which pipe's registers will be set. */
  875. if (pipe == PIPE_B) {
  876. dpll = &hw->dpll_b;
  877. fp0 = &hw->fpb0;
  878. fp1 = &hw->fpb1;
  879. hs = &hw->hsync_b;
  880. hb = &hw->hblank_b;
  881. ht = &hw->htotal_b;
  882. vs = &hw->vsync_b;
  883. vb = &hw->vblank_b;
  884. vt = &hw->vtotal_b;
  885. ss = &hw->src_size_b;
  886. pipe_conf = &hw->pipe_b_conf;
  887. } else {
  888. dpll = &hw->dpll_a;
  889. fp0 = &hw->fpa0;
  890. fp1 = &hw->fpa1;
  891. hs = &hw->hsync_a;
  892. hb = &hw->hblank_a;
  893. ht = &hw->htotal_a;
  894. vs = &hw->vsync_a;
  895. vb = &hw->vblank_a;
  896. vt = &hw->vtotal_a;
  897. ss = &hw->src_size_a;
  898. pipe_conf = &hw->pipe_a_conf;
  899. }
  900. /* Use ADPA register for sync control. */
  901. hw->adpa &= ~ADPA_USE_VGA_HVPOLARITY;
  902. /* sync polarity */
  903. hsync_pol = (var->sync & FB_SYNC_HOR_HIGH_ACT) ?
  904. ADPA_SYNC_ACTIVE_HIGH : ADPA_SYNC_ACTIVE_LOW;
  905. vsync_pol = (var->sync & FB_SYNC_VERT_HIGH_ACT) ?
  906. ADPA_SYNC_ACTIVE_HIGH : ADPA_SYNC_ACTIVE_LOW;
  907. hw->adpa &= ~((ADPA_SYNC_ACTIVE_MASK << ADPA_VSYNC_ACTIVE_SHIFT) |
  908. (ADPA_SYNC_ACTIVE_MASK << ADPA_HSYNC_ACTIVE_SHIFT));
  909. hw->adpa |= (hsync_pol << ADPA_HSYNC_ACTIVE_SHIFT) |
  910. (vsync_pol << ADPA_VSYNC_ACTIVE_SHIFT);
  911. /* Connect correct pipe to the analog port DAC */
  912. hw->adpa &= ~(PIPE_MASK << ADPA_PIPE_SELECT_SHIFT);
  913. hw->adpa |= (pipe << ADPA_PIPE_SELECT_SHIFT);
  914. /* Set DPMS state to D0 (on) */
  915. hw->adpa &= ~ADPA_DPMS_CONTROL_MASK;
  916. hw->adpa |= ADPA_DPMS_D0;
  917. hw->adpa |= ADPA_DAC_ENABLE;
  918. *dpll |= (DPLL_VCO_ENABLE | DPLL_VGA_MODE_DISABLE);
  919. *dpll &= ~(DPLL_RATE_SELECT_MASK | DPLL_REFERENCE_SELECT_MASK);
  920. *dpll |= (DPLL_REFERENCE_DEFAULT | DPLL_RATE_SELECT_FP0);
  921. /* Desired clock in kHz */
  922. clock_target = 1000000000 / var->pixclock;
  923. if (calc_pll_params(dinfo->pll_index, clock_target, &m1, &m2,
  924. &n, &p1, &p2, &clock)) {
  925. WRN_MSG("calc_pll_params failed\n");
  926. return 1;
  927. }
  928. /* Check for overflow. */
  929. if (check_overflow(p1, DPLL_P1_MASK, "PLL P1 parameter"))
  930. return 1;
  931. if (check_overflow(p2, DPLL_P2_MASK, "PLL P2 parameter"))
  932. return 1;
  933. if (check_overflow(m1, FP_DIVISOR_MASK, "PLL M1 parameter"))
  934. return 1;
  935. if (check_overflow(m2, FP_DIVISOR_MASK, "PLL M2 parameter"))
  936. return 1;
  937. if (check_overflow(n, FP_DIVISOR_MASK, "PLL N parameter"))
  938. return 1;
  939. *dpll &= ~DPLL_P1_FORCE_DIV2;
  940. *dpll &= ~((DPLL_P2_MASK << DPLL_P2_SHIFT) |
  941. (DPLL_P1_MASK << DPLL_P1_SHIFT));
  942. if (IS_I9XX(dinfo)) {
  943. *dpll |= (p2 << DPLL_I9XX_P2_SHIFT);
  944. *dpll |= (1 << (p1 - 1)) << DPLL_P1_SHIFT;
  945. } else
  946. *dpll |= (p2 << DPLL_P2_SHIFT) | (p1 << DPLL_P1_SHIFT);
  947. *fp0 = (n << FP_N_DIVISOR_SHIFT) |
  948. (m1 << FP_M1_DIVISOR_SHIFT) |
  949. (m2 << FP_M2_DIVISOR_SHIFT);
  950. *fp1 = *fp0;
  951. hw->dvob &= ~PORT_ENABLE;
  952. hw->dvoc &= ~PORT_ENABLE;
  953. /* Use display plane A. */
  954. hw->disp_a_ctrl |= DISPPLANE_PLANE_ENABLE;
  955. hw->disp_a_ctrl &= ~DISPPLANE_GAMMA_ENABLE;
  956. hw->disp_a_ctrl &= ~DISPPLANE_PIXFORMAT_MASK;
  957. switch (intelfb_var_to_depth(var)) {
  958. case 8:
  959. hw->disp_a_ctrl |= DISPPLANE_8BPP | DISPPLANE_GAMMA_ENABLE;
  960. break;
  961. case 15:
  962. hw->disp_a_ctrl |= DISPPLANE_15_16BPP;
  963. break;
  964. case 16:
  965. hw->disp_a_ctrl |= DISPPLANE_16BPP;
  966. break;
  967. case 24:
  968. hw->disp_a_ctrl |= DISPPLANE_32BPP_NO_ALPHA;
  969. break;
  970. }
  971. hw->disp_a_ctrl &= ~(PIPE_MASK << DISPPLANE_SEL_PIPE_SHIFT);
  972. hw->disp_a_ctrl |= (pipe << DISPPLANE_SEL_PIPE_SHIFT);
  973. /* Set CRTC registers. */
  974. hactive = var->xres;
  975. hsync_start = hactive + var->right_margin;
  976. hsync_end = hsync_start + var->hsync_len;
  977. htotal = hsync_end + var->left_margin;
  978. hblank_start = hactive;
  979. hblank_end = htotal;
  980. DBG_MSG("H: act %d, ss %d, se %d, tot %d bs %d, be %d\n",
  981. hactive, hsync_start, hsync_end, htotal, hblank_start,
  982. hblank_end);
  983. vactive = var->yres;
  984. if (var->vmode & FB_VMODE_INTERLACED)
  985. vactive--; /* the chip adds 2 halflines automatically */
  986. vsync_start = vactive + var->lower_margin;
  987. vsync_end = vsync_start + var->vsync_len;
  988. vtotal = vsync_end + var->upper_margin;
  989. vblank_start = vactive;
  990. vblank_end = vtotal;
  991. vblank_end = vsync_end + 1;
  992. DBG_MSG("V: act %d, ss %d, se %d, tot %d bs %d, be %d\n",
  993. vactive, vsync_start, vsync_end, vtotal, vblank_start,
  994. vblank_end);
  995. /* Adjust for register values, and check for overflow. */
  996. hactive--;
  997. if (check_overflow(hactive, HACTIVE_MASK, "CRTC hactive"))
  998. return 1;
  999. hsync_start--;
  1000. if (check_overflow(hsync_start, HSYNCSTART_MASK, "CRTC hsync_start"))
  1001. return 1;
  1002. hsync_end--;
  1003. if (check_overflow(hsync_end, HSYNCEND_MASK, "CRTC hsync_end"))
  1004. return 1;
  1005. htotal--;
  1006. if (check_overflow(htotal, HTOTAL_MASK, "CRTC htotal"))
  1007. return 1;
  1008. hblank_start--;
  1009. if (check_overflow(hblank_start, HBLANKSTART_MASK, "CRTC hblank_start"))
  1010. return 1;
  1011. hblank_end--;
  1012. if (check_overflow(hblank_end, HBLANKEND_MASK, "CRTC hblank_end"))
  1013. return 1;
  1014. vactive--;
  1015. if (check_overflow(vactive, VACTIVE_MASK, "CRTC vactive"))
  1016. return 1;
  1017. vsync_start--;
  1018. if (check_overflow(vsync_start, VSYNCSTART_MASK, "CRTC vsync_start"))
  1019. return 1;
  1020. vsync_end--;
  1021. if (check_overflow(vsync_end, VSYNCEND_MASK, "CRTC vsync_end"))
  1022. return 1;
  1023. vtotal--;
  1024. if (check_overflow(vtotal, VTOTAL_MASK, "CRTC vtotal"))
  1025. return 1;
  1026. vblank_start--;
  1027. if (check_overflow(vblank_start, VBLANKSTART_MASK, "CRTC vblank_start"))
  1028. return 1;
  1029. vblank_end--;
  1030. if (check_overflow(vblank_end, VBLANKEND_MASK, "CRTC vblank_end"))
  1031. return 1;
  1032. *ht = (htotal << HTOTAL_SHIFT) | (hactive << HACTIVE_SHIFT);
  1033. *hb = (hblank_start << HBLANKSTART_SHIFT) |
  1034. (hblank_end << HSYNCEND_SHIFT);
  1035. *hs = (hsync_start << HSYNCSTART_SHIFT) | (hsync_end << HSYNCEND_SHIFT);
  1036. *vt = (vtotal << VTOTAL_SHIFT) | (vactive << VACTIVE_SHIFT);
  1037. *vb = (vblank_start << VBLANKSTART_SHIFT) |
  1038. (vblank_end << VSYNCEND_SHIFT);
  1039. *vs = (vsync_start << VSYNCSTART_SHIFT) | (vsync_end << VSYNCEND_SHIFT);
  1040. *ss = (hactive << SRC_SIZE_HORIZ_SHIFT) |
  1041. (vactive << SRC_SIZE_VERT_SHIFT);
  1042. hw->disp_a_stride = dinfo->pitch;
  1043. DBG_MSG("pitch is %d\n", hw->disp_a_stride);
  1044. hw->disp_a_base = hw->disp_a_stride * var->yoffset +
  1045. var->xoffset * var->bits_per_pixel / 8;
  1046. hw->disp_a_base += dinfo->fb.offset << 12;
  1047. /* Check stride alignment. */
  1048. stride_alignment = IS_I9XX(dinfo) ? STRIDE_ALIGNMENT_I9XX :
  1049. STRIDE_ALIGNMENT;
  1050. if (hw->disp_a_stride % stride_alignment != 0) {
  1051. WRN_MSG("display stride %d has bad alignment %d\n",
  1052. hw->disp_a_stride, stride_alignment);
  1053. return 1;
  1054. }
  1055. /* Set the palette to 8-bit mode. */
  1056. *pipe_conf &= ~PIPECONF_GAMMA;
  1057. if (var->vmode & FB_VMODE_INTERLACED)
  1058. *pipe_conf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  1059. else
  1060. *pipe_conf &= ~PIPECONF_INTERLACE_MASK;
  1061. return 0;
  1062. }
  1063. /* Program a (non-VGA) video mode. */
  1064. int intelfbhw_program_mode(struct intelfb_info *dinfo,
  1065. const struct intelfb_hwstate *hw, int blank)
  1066. {
  1067. int pipe = PIPE_A;
  1068. u32 tmp;
  1069. const u32 *dpll, *fp0, *fp1, *pipe_conf;
  1070. const u32 *hs, *ht, *hb, *vs, *vt, *vb, *ss;
  1071. u32 dpll_reg, fp0_reg, fp1_reg, pipe_conf_reg, pipe_stat_reg;
  1072. u32 hsync_reg, htotal_reg, hblank_reg;
  1073. u32 vsync_reg, vtotal_reg, vblank_reg;
  1074. u32 src_size_reg;
  1075. u32 count, tmp_val[3];
  1076. /* Assume single pipe, display plane A, analog CRT. */
  1077. #if VERBOSE > 0
  1078. DBG_MSG("intelfbhw_program_mode\n");
  1079. #endif
  1080. /* Disable VGA */
  1081. tmp = INREG(VGACNTRL);
  1082. tmp |= VGA_DISABLE;
  1083. OUTREG(VGACNTRL, tmp);
  1084. /* Check whether pipe A or pipe B is enabled. */
  1085. if (hw->pipe_a_conf & PIPECONF_ENABLE)
  1086. pipe = PIPE_A;
  1087. else if (hw->pipe_b_conf & PIPECONF_ENABLE)
  1088. pipe = PIPE_B;
  1089. dinfo->pipe = pipe;
  1090. if (pipe == PIPE_B) {
  1091. dpll = &hw->dpll_b;
  1092. fp0 = &hw->fpb0;
  1093. fp1 = &hw->fpb1;
  1094. pipe_conf = &hw->pipe_b_conf;
  1095. hs = &hw->hsync_b;
  1096. hb = &hw->hblank_b;
  1097. ht = &hw->htotal_b;
  1098. vs = &hw->vsync_b;
  1099. vb = &hw->vblank_b;
  1100. vt = &hw->vtotal_b;
  1101. ss = &hw->src_size_b;
  1102. dpll_reg = DPLL_B;
  1103. fp0_reg = FPB0;
  1104. fp1_reg = FPB1;
  1105. pipe_conf_reg = PIPEBCONF;
  1106. pipe_stat_reg = PIPEBSTAT;
  1107. hsync_reg = HSYNC_B;
  1108. htotal_reg = HTOTAL_B;
  1109. hblank_reg = HBLANK_B;
  1110. vsync_reg = VSYNC_B;
  1111. vtotal_reg = VTOTAL_B;
  1112. vblank_reg = VBLANK_B;
  1113. src_size_reg = SRC_SIZE_B;
  1114. } else {
  1115. dpll = &hw->dpll_a;
  1116. fp0 = &hw->fpa0;
  1117. fp1 = &hw->fpa1;
  1118. pipe_conf = &hw->pipe_a_conf;
  1119. hs = &hw->hsync_a;
  1120. hb = &hw->hblank_a;
  1121. ht = &hw->htotal_a;
  1122. vs = &hw->vsync_a;
  1123. vb = &hw->vblank_a;
  1124. vt = &hw->vtotal_a;
  1125. ss = &hw->src_size_a;
  1126. dpll_reg = DPLL_A;
  1127. fp0_reg = FPA0;
  1128. fp1_reg = FPA1;
  1129. pipe_conf_reg = PIPEACONF;
  1130. pipe_stat_reg = PIPEASTAT;
  1131. hsync_reg = HSYNC_A;
  1132. htotal_reg = HTOTAL_A;
  1133. hblank_reg = HBLANK_A;
  1134. vsync_reg = VSYNC_A;
  1135. vtotal_reg = VTOTAL_A;
  1136. vblank_reg = VBLANK_A;
  1137. src_size_reg = SRC_SIZE_A;
  1138. }
  1139. /* turn off pipe */
  1140. tmp = INREG(pipe_conf_reg);
  1141. tmp &= ~PIPECONF_ENABLE;
  1142. OUTREG(pipe_conf_reg, tmp);
  1143. count = 0;
  1144. do {
  1145. tmp_val[count % 3] = INREG(PIPEA_DSL);
  1146. if ((tmp_val[0] == tmp_val[1]) && (tmp_val[1] == tmp_val[2]))
  1147. break;
  1148. count++;
  1149. udelay(1);
  1150. if (count % 200 == 0) {
  1151. tmp = INREG(pipe_conf_reg);
  1152. tmp &= ~PIPECONF_ENABLE;
  1153. OUTREG(pipe_conf_reg, tmp);
  1154. }
  1155. } while (count < 2000);
  1156. OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE);
  1157. /* Disable planes A and B. */
  1158. tmp = INREG(DSPACNTR);
  1159. tmp &= ~DISPPLANE_PLANE_ENABLE;
  1160. OUTREG(DSPACNTR, tmp);
  1161. tmp = INREG(DSPBCNTR);
  1162. tmp &= ~DISPPLANE_PLANE_ENABLE;
  1163. OUTREG(DSPBCNTR, tmp);
  1164. /* Wait for vblank. For now, just wait for a 50Hz cycle (20ms)) */
  1165. mdelay(20);
  1166. OUTREG(DVOB, INREG(DVOB) & ~PORT_ENABLE);
  1167. OUTREG(DVOC, INREG(DVOC) & ~PORT_ENABLE);
  1168. OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE);
  1169. /* Disable Sync */
  1170. tmp = INREG(ADPA);
  1171. tmp &= ~ADPA_DPMS_CONTROL_MASK;
  1172. tmp |= ADPA_DPMS_D3;
  1173. OUTREG(ADPA, tmp);
  1174. /* do some funky magic - xyzzy */
  1175. OUTREG(0x61204, 0xabcd0000);
  1176. /* turn off PLL */
  1177. tmp = INREG(dpll_reg);
  1178. tmp &= ~DPLL_VCO_ENABLE;
  1179. OUTREG(dpll_reg, tmp);
  1180. /* Set PLL parameters */
  1181. OUTREG(fp0_reg, *fp0);
  1182. OUTREG(fp1_reg, *fp1);
  1183. /* Enable PLL */
  1184. OUTREG(dpll_reg, *dpll);
  1185. /* Set DVOs B/C */
  1186. OUTREG(DVOB, hw->dvob);
  1187. OUTREG(DVOC, hw->dvoc);
  1188. /* undo funky magic */
  1189. OUTREG(0x61204, 0x00000000);
  1190. /* Set ADPA */
  1191. OUTREG(ADPA, INREG(ADPA) | ADPA_DAC_ENABLE);
  1192. OUTREG(ADPA, (hw->adpa & ~(ADPA_DPMS_CONTROL_MASK)) | ADPA_DPMS_D3);
  1193. /* Set pipe parameters */
  1194. OUTREG(hsync_reg, *hs);
  1195. OUTREG(hblank_reg, *hb);
  1196. OUTREG(htotal_reg, *ht);
  1197. OUTREG(vsync_reg, *vs);
  1198. OUTREG(vblank_reg, *vb);
  1199. OUTREG(vtotal_reg, *vt);
  1200. OUTREG(src_size_reg, *ss);
  1201. switch (dinfo->info->var.vmode & (FB_VMODE_INTERLACED |
  1202. FB_VMODE_ODD_FLD_FIRST)) {
  1203. case FB_VMODE_INTERLACED | FB_VMODE_ODD_FLD_FIRST:
  1204. OUTREG(pipe_stat_reg, 0xFFFF | PIPESTAT_FLD_EVT_ODD_EN);
  1205. break;
  1206. case FB_VMODE_INTERLACED: /* even lines first */
  1207. OUTREG(pipe_stat_reg, 0xFFFF | PIPESTAT_FLD_EVT_EVEN_EN);
  1208. break;
  1209. default: /* non-interlaced */
  1210. OUTREG(pipe_stat_reg, 0xFFFF); /* clear all status bits only */
  1211. }
  1212. /* Enable pipe */
  1213. OUTREG(pipe_conf_reg, *pipe_conf | PIPECONF_ENABLE);
  1214. /* Enable sync */
  1215. tmp = INREG(ADPA);
  1216. tmp &= ~ADPA_DPMS_CONTROL_MASK;
  1217. tmp |= ADPA_DPMS_D0;
  1218. OUTREG(ADPA, tmp);
  1219. /* setup display plane */
  1220. if (dinfo->pdev->device == PCI_DEVICE_ID_INTEL_830M) {
  1221. /*
  1222. * i830M errata: the display plane must be enabled
  1223. * to allow writes to the other bits in the plane
  1224. * control register.
  1225. */
  1226. tmp = INREG(DSPACNTR);
  1227. if ((tmp & DISPPLANE_PLANE_ENABLE) != DISPPLANE_PLANE_ENABLE) {
  1228. tmp |= DISPPLANE_PLANE_ENABLE;
  1229. OUTREG(DSPACNTR, tmp);
  1230. OUTREG(DSPACNTR,
  1231. hw->disp_a_ctrl|DISPPLANE_PLANE_ENABLE);
  1232. mdelay(1);
  1233. }
  1234. }
  1235. OUTREG(DSPACNTR, hw->disp_a_ctrl & ~DISPPLANE_PLANE_ENABLE);
  1236. OUTREG(DSPASTRIDE, hw->disp_a_stride);
  1237. OUTREG(DSPABASE, hw->disp_a_base);
  1238. /* Enable plane */
  1239. if (!blank) {
  1240. tmp = INREG(DSPACNTR);
  1241. tmp |= DISPPLANE_PLANE_ENABLE;
  1242. OUTREG(DSPACNTR, tmp);
  1243. OUTREG(DSPABASE, hw->disp_a_base);
  1244. }
  1245. return 0;
  1246. }
  1247. /* forward declarations */
  1248. static void refresh_ring(struct intelfb_info *dinfo);
  1249. static void reset_state(struct intelfb_info *dinfo);
  1250. static void do_flush(struct intelfb_info *dinfo);
  1251. static u32 get_ring_space(struct intelfb_info *dinfo)
  1252. {
  1253. u32 ring_space;
  1254. if (dinfo->ring_tail >= dinfo->ring_head)
  1255. ring_space = dinfo->ring.size -
  1256. (dinfo->ring_tail - dinfo->ring_head);
  1257. else
  1258. ring_space = dinfo->ring_head - dinfo->ring_tail;
  1259. if (ring_space > RING_MIN_FREE)
  1260. ring_space -= RING_MIN_FREE;
  1261. else
  1262. ring_space = 0;
  1263. return ring_space;
  1264. }
  1265. static int wait_ring(struct intelfb_info *dinfo, int n)
  1266. {
  1267. int i = 0;
  1268. unsigned long end;
  1269. u32 last_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
  1270. #if VERBOSE > 0
  1271. DBG_MSG("wait_ring: %d\n", n);
  1272. #endif
  1273. end = jiffies + (HZ * 3);
  1274. while (dinfo->ring_space < n) {
  1275. dinfo->ring_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
  1276. dinfo->ring_space = get_ring_space(dinfo);
  1277. if (dinfo->ring_head != last_head) {
  1278. end = jiffies + (HZ * 3);
  1279. last_head = dinfo->ring_head;
  1280. }
  1281. i++;
  1282. if (time_before(end, jiffies)) {
  1283. if (!i) {
  1284. /* Try again */
  1285. reset_state(dinfo);
  1286. refresh_ring(dinfo);
  1287. do_flush(dinfo);
  1288. end = jiffies + (HZ * 3);
  1289. i = 1;
  1290. } else {
  1291. WRN_MSG("ring buffer : space: %d wanted %d\n",
  1292. dinfo->ring_space, n);
  1293. WRN_MSG("lockup - turning off hardware "
  1294. "acceleration\n");
  1295. dinfo->ring_lockup = 1;
  1296. break;
  1297. }
  1298. }
  1299. udelay(1);
  1300. }
  1301. return i;
  1302. }
  1303. static void do_flush(struct intelfb_info *dinfo)
  1304. {
  1305. START_RING(2);
  1306. OUT_RING(MI_FLUSH | MI_WRITE_DIRTY_STATE | MI_INVALIDATE_MAP_CACHE);
  1307. OUT_RING(MI_NOOP);
  1308. ADVANCE_RING();
  1309. }
  1310. void intelfbhw_do_sync(struct intelfb_info *dinfo)
  1311. {
  1312. #if VERBOSE > 0
  1313. DBG_MSG("intelfbhw_do_sync\n");
  1314. #endif
  1315. if (!dinfo->accel)
  1316. return;
  1317. /*
  1318. * Send a flush, then wait until the ring is empty. This is what
  1319. * the XFree86 driver does, and actually it doesn't seem a lot worse
  1320. * than the recommended method (both have problems).
  1321. */
  1322. do_flush(dinfo);
  1323. wait_ring(dinfo, dinfo->ring.size - RING_MIN_FREE);
  1324. dinfo->ring_space = dinfo->ring.size - RING_MIN_FREE;
  1325. }
  1326. static void refresh_ring(struct intelfb_info *dinfo)
  1327. {
  1328. #if VERBOSE > 0
  1329. DBG_MSG("refresh_ring\n");
  1330. #endif
  1331. dinfo->ring_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
  1332. dinfo->ring_tail = INREG(PRI_RING_TAIL) & RING_TAIL_MASK;
  1333. dinfo->ring_space = get_ring_space(dinfo);
  1334. }
  1335. static void reset_state(struct intelfb_info *dinfo)
  1336. {
  1337. int i;
  1338. u32 tmp;
  1339. #if VERBOSE > 0
  1340. DBG_MSG("reset_state\n");
  1341. #endif
  1342. for (i = 0; i < FENCE_NUM; i++)
  1343. OUTREG(FENCE + (i << 2), 0);
  1344. /* Flush the ring buffer if it's enabled. */
  1345. tmp = INREG(PRI_RING_LENGTH);
  1346. if (tmp & RING_ENABLE) {
  1347. #if VERBOSE > 0
  1348. DBG_MSG("reset_state: ring was enabled\n");
  1349. #endif
  1350. refresh_ring(dinfo);
  1351. intelfbhw_do_sync(dinfo);
  1352. DO_RING_IDLE();
  1353. }
  1354. OUTREG(PRI_RING_LENGTH, 0);
  1355. OUTREG(PRI_RING_HEAD, 0);
  1356. OUTREG(PRI_RING_TAIL, 0);
  1357. OUTREG(PRI_RING_START, 0);
  1358. }
  1359. /* Stop the 2D engine, and turn off the ring buffer. */
  1360. void intelfbhw_2d_stop(struct intelfb_info *dinfo)
  1361. {
  1362. #if VERBOSE > 0
  1363. DBG_MSG("intelfbhw_2d_stop: accel: %d, ring_active: %d\n",
  1364. dinfo->accel, dinfo->ring_active);
  1365. #endif
  1366. if (!dinfo->accel)
  1367. return;
  1368. dinfo->ring_active = 0;
  1369. reset_state(dinfo);
  1370. }
  1371. /*
  1372. * Enable the ring buffer, and initialise the 2D engine.
  1373. * It is assumed that the graphics engine has been stopped by previously
  1374. * calling intelfb_2d_stop().
  1375. */
  1376. void intelfbhw_2d_start(struct intelfb_info *dinfo)
  1377. {
  1378. #if VERBOSE > 0
  1379. DBG_MSG("intelfbhw_2d_start: accel: %d, ring_active: %d\n",
  1380. dinfo->accel, dinfo->ring_active);
  1381. #endif
  1382. if (!dinfo->accel)
  1383. return;
  1384. /* Initialise the primary ring buffer. */
  1385. OUTREG(PRI_RING_LENGTH, 0);
  1386. OUTREG(PRI_RING_TAIL, 0);
  1387. OUTREG(PRI_RING_HEAD, 0);
  1388. OUTREG(PRI_RING_START, dinfo->ring.physical & RING_START_MASK);
  1389. OUTREG(PRI_RING_LENGTH,
  1390. ((dinfo->ring.size - GTT_PAGE_SIZE) & RING_LENGTH_MASK) |
  1391. RING_NO_REPORT | RING_ENABLE);
  1392. refresh_ring(dinfo);
  1393. dinfo->ring_active = 1;
  1394. }
  1395. /* 2D fillrect (solid fill or invert) */
  1396. void intelfbhw_do_fillrect(struct intelfb_info *dinfo, u32 x, u32 y, u32 w,
  1397. u32 h, u32 color, u32 pitch, u32 bpp, u32 rop)
  1398. {
  1399. u32 br00, br09, br13, br14, br16;
  1400. #if VERBOSE > 0
  1401. DBG_MSG("intelfbhw_do_fillrect: (%d,%d) %dx%d, c 0x%06x, p %d bpp %d, "
  1402. "rop 0x%02x\n", x, y, w, h, color, pitch, bpp, rop);
  1403. #endif
  1404. br00 = COLOR_BLT_CMD;
  1405. br09 = dinfo->fb_start + (y * pitch + x * (bpp / 8));
  1406. br13 = (rop << ROP_SHIFT) | pitch;
  1407. br14 = (h << HEIGHT_SHIFT) | ((w * (bpp / 8)) << WIDTH_SHIFT);
  1408. br16 = color;
  1409. switch (bpp) {
  1410. case 8:
  1411. br13 |= COLOR_DEPTH_8;
  1412. break;
  1413. case 16:
  1414. br13 |= COLOR_DEPTH_16;
  1415. break;
  1416. case 32:
  1417. br13 |= COLOR_DEPTH_32;
  1418. br00 |= WRITE_ALPHA | WRITE_RGB;
  1419. break;
  1420. }
  1421. START_RING(6);
  1422. OUT_RING(br00);
  1423. OUT_RING(br13);
  1424. OUT_RING(br14);
  1425. OUT_RING(br09);
  1426. OUT_RING(br16);
  1427. OUT_RING(MI_NOOP);
  1428. ADVANCE_RING();
  1429. #if VERBOSE > 0
  1430. DBG_MSG("ring = 0x%08x, 0x%08x (%d)\n", dinfo->ring_head,
  1431. dinfo->ring_tail, dinfo->ring_space);
  1432. #endif
  1433. }
  1434. void
  1435. intelfbhw_do_bitblt(struct intelfb_info *dinfo, u32 curx, u32 cury,
  1436. u32 dstx, u32 dsty, u32 w, u32 h, u32 pitch, u32 bpp)
  1437. {
  1438. u32 br00, br09, br11, br12, br13, br22, br23, br26;
  1439. #if VERBOSE > 0
  1440. DBG_MSG("intelfbhw_do_bitblt: (%d,%d)->(%d,%d) %dx%d, p %d bpp %d\n",
  1441. curx, cury, dstx, dsty, w, h, pitch, bpp);
  1442. #endif
  1443. br00 = XY_SRC_COPY_BLT_CMD;
  1444. br09 = dinfo->fb_start;
  1445. br11 = (pitch << PITCH_SHIFT);
  1446. br12 = dinfo->fb_start;
  1447. br13 = (SRC_ROP_GXCOPY << ROP_SHIFT) | (pitch << PITCH_SHIFT);
  1448. br22 = (dstx << WIDTH_SHIFT) | (dsty << HEIGHT_SHIFT);
  1449. br23 = ((dstx + w) << WIDTH_SHIFT) |
  1450. ((dsty + h) << HEIGHT_SHIFT);
  1451. br26 = (curx << WIDTH_SHIFT) | (cury << HEIGHT_SHIFT);
  1452. switch (bpp) {
  1453. case 8:
  1454. br13 |= COLOR_DEPTH_8;
  1455. break;
  1456. case 16:
  1457. br13 |= COLOR_DEPTH_16;
  1458. break;
  1459. case 32:
  1460. br13 |= COLOR_DEPTH_32;
  1461. br00 |= WRITE_ALPHA | WRITE_RGB;
  1462. break;
  1463. }
  1464. START_RING(8);
  1465. OUT_RING(br00);
  1466. OUT_RING(br13);
  1467. OUT_RING(br22);
  1468. OUT_RING(br23);
  1469. OUT_RING(br09);
  1470. OUT_RING(br26);
  1471. OUT_RING(br11);
  1472. OUT_RING(br12);
  1473. ADVANCE_RING();
  1474. }
  1475. int intelfbhw_do_drawglyph(struct intelfb_info *dinfo, u32 fg, u32 bg, u32 w,
  1476. u32 h, const u8* cdat, u32 x, u32 y, u32 pitch,
  1477. u32 bpp)
  1478. {
  1479. int nbytes, ndwords, pad, tmp;
  1480. u32 br00, br09, br13, br18, br19, br22, br23;
  1481. int dat, ix, iy, iw;
  1482. int i, j;
  1483. #if VERBOSE > 0
  1484. DBG_MSG("intelfbhw_do_drawglyph: (%d,%d) %dx%d\n", x, y, w, h);
  1485. #endif
  1486. /* size in bytes of a padded scanline */
  1487. nbytes = ROUND_UP_TO(w, 16) / 8;
  1488. /* Total bytes of padded scanline data to write out. */
  1489. nbytes = nbytes * h;
  1490. /*
  1491. * Check if the glyph data exceeds the immediate mode limit.
  1492. * It would take a large font (1K pixels) to hit this limit.
  1493. */
  1494. if (nbytes > MAX_MONO_IMM_SIZE)
  1495. return 0;
  1496. /* Src data is packaged a dword (32-bit) at a time. */
  1497. ndwords = ROUND_UP_TO(nbytes, 4) / 4;
  1498. /*
  1499. * Ring has to be padded to a quad word. But because the command starts
  1500. with 7 bytes, pad only if there is an even number of ndwords
  1501. */
  1502. pad = !(ndwords % 2);
  1503. tmp = (XY_MONO_SRC_IMM_BLT_CMD & DW_LENGTH_MASK) + ndwords;
  1504. br00 = (XY_MONO_SRC_IMM_BLT_CMD & ~DW_LENGTH_MASK) | tmp;
  1505. br09 = dinfo->fb_start;
  1506. br13 = (SRC_ROP_GXCOPY << ROP_SHIFT) | (pitch << PITCH_SHIFT);
  1507. br18 = bg;
  1508. br19 = fg;
  1509. br22 = (x << WIDTH_SHIFT) | (y << HEIGHT_SHIFT);
  1510. br23 = ((x + w) << WIDTH_SHIFT) | ((y + h) << HEIGHT_SHIFT);
  1511. switch (bpp) {
  1512. case 8:
  1513. br13 |= COLOR_DEPTH_8;
  1514. break;
  1515. case 16:
  1516. br13 |= COLOR_DEPTH_16;
  1517. break;
  1518. case 32:
  1519. br13 |= COLOR_DEPTH_32;
  1520. br00 |= WRITE_ALPHA | WRITE_RGB;
  1521. break;
  1522. }
  1523. START_RING(8 + ndwords);
  1524. OUT_RING(br00);
  1525. OUT_RING(br13);
  1526. OUT_RING(br22);
  1527. OUT_RING(br23);
  1528. OUT_RING(br09);
  1529. OUT_RING(br18);
  1530. OUT_RING(br19);
  1531. ix = iy = 0;
  1532. iw = ROUND_UP_TO(w, 8) / 8;
  1533. while (ndwords--) {
  1534. dat = 0;
  1535. for (j = 0; j < 2; ++j) {
  1536. for (i = 0; i < 2; ++i) {
  1537. if (ix != iw || i == 0)
  1538. dat |= cdat[iy*iw + ix++] << (i+j*2)*8;
  1539. }
  1540. if (ix == iw && iy != (h-1)) {
  1541. ix = 0;
  1542. ++iy;
  1543. }
  1544. }
  1545. OUT_RING(dat);
  1546. }
  1547. if (pad)
  1548. OUT_RING(MI_NOOP);
  1549. ADVANCE_RING();
  1550. return 1;
  1551. }
  1552. /* HW cursor functions. */
  1553. void intelfbhw_cursor_init(struct intelfb_info *dinfo)
  1554. {
  1555. u32 tmp;
  1556. #if VERBOSE > 0
  1557. DBG_MSG("intelfbhw_cursor_init\n");
  1558. #endif
  1559. if (dinfo->mobile || IS_I9XX(dinfo)) {
  1560. if (!dinfo->cursor.physical)
  1561. return;
  1562. tmp = INREG(CURSOR_A_CONTROL);
  1563. tmp &= ~(CURSOR_MODE_MASK | CURSOR_MOBILE_GAMMA_ENABLE |
  1564. CURSOR_MEM_TYPE_LOCAL |
  1565. (1 << CURSOR_PIPE_SELECT_SHIFT));
  1566. tmp |= CURSOR_MODE_DISABLE;
  1567. OUTREG(CURSOR_A_CONTROL, tmp);
  1568. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1569. } else {
  1570. tmp = INREG(CURSOR_CONTROL);
  1571. tmp &= ~(CURSOR_FORMAT_MASK | CURSOR_GAMMA_ENABLE |
  1572. CURSOR_ENABLE | CURSOR_STRIDE_MASK);
  1573. tmp = CURSOR_FORMAT_3C;
  1574. OUTREG(CURSOR_CONTROL, tmp);
  1575. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.offset << 12);
  1576. tmp = (64 << CURSOR_SIZE_H_SHIFT) |
  1577. (64 << CURSOR_SIZE_V_SHIFT);
  1578. OUTREG(CURSOR_SIZE, tmp);
  1579. }
  1580. }
  1581. void intelfbhw_cursor_hide(struct intelfb_info *dinfo)
  1582. {
  1583. u32 tmp;
  1584. #if VERBOSE > 0
  1585. DBG_MSG("intelfbhw_cursor_hide\n");
  1586. #endif
  1587. dinfo->cursor_on = 0;
  1588. if (dinfo->mobile || IS_I9XX(dinfo)) {
  1589. if (!dinfo->cursor.physical)
  1590. return;
  1591. tmp = INREG(CURSOR_A_CONTROL);
  1592. tmp &= ~CURSOR_MODE_MASK;
  1593. tmp |= CURSOR_MODE_DISABLE;
  1594. OUTREG(CURSOR_A_CONTROL, tmp);
  1595. /* Flush changes */
  1596. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1597. } else {
  1598. tmp = INREG(CURSOR_CONTROL);
  1599. tmp &= ~CURSOR_ENABLE;
  1600. OUTREG(CURSOR_CONTROL, tmp);
  1601. }
  1602. }
  1603. void intelfbhw_cursor_show(struct intelfb_info *dinfo)
  1604. {
  1605. u32 tmp;
  1606. #if VERBOSE > 0
  1607. DBG_MSG("intelfbhw_cursor_show\n");
  1608. #endif
  1609. dinfo->cursor_on = 1;
  1610. if (dinfo->cursor_blanked)
  1611. return;
  1612. if (dinfo->mobile || IS_I9XX(dinfo)) {
  1613. if (!dinfo->cursor.physical)
  1614. return;
  1615. tmp = INREG(CURSOR_A_CONTROL);
  1616. tmp &= ~CURSOR_MODE_MASK;
  1617. tmp |= CURSOR_MODE_64_4C_AX;
  1618. OUTREG(CURSOR_A_CONTROL, tmp);
  1619. /* Flush changes */
  1620. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1621. } else {
  1622. tmp = INREG(CURSOR_CONTROL);
  1623. tmp |= CURSOR_ENABLE;
  1624. OUTREG(CURSOR_CONTROL, tmp);
  1625. }
  1626. }
  1627. void intelfbhw_cursor_setpos(struct intelfb_info *dinfo, int x, int y)
  1628. {
  1629. u32 tmp;
  1630. #if VERBOSE > 0
  1631. DBG_MSG("intelfbhw_cursor_setpos: (%d, %d)\n", x, y);
  1632. #endif
  1633. /*
  1634. * Sets the position. The coordinates are assumed to already
  1635. * have any offset adjusted. Assume that the cursor is never
  1636. * completely off-screen, and that x, y are always >= 0.
  1637. */
  1638. tmp = ((x & CURSOR_POS_MASK) << CURSOR_X_SHIFT) |
  1639. ((y & CURSOR_POS_MASK) << CURSOR_Y_SHIFT);
  1640. OUTREG(CURSOR_A_POSITION, tmp);
  1641. if (IS_I9XX(dinfo))
  1642. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1643. }
  1644. void intelfbhw_cursor_setcolor(struct intelfb_info *dinfo, u32 bg, u32 fg)
  1645. {
  1646. #if VERBOSE > 0
  1647. DBG_MSG("intelfbhw_cursor_setcolor\n");
  1648. #endif
  1649. OUTREG(CURSOR_A_PALETTE0, bg & CURSOR_PALETTE_MASK);
  1650. OUTREG(CURSOR_A_PALETTE1, fg & CURSOR_PALETTE_MASK);
  1651. OUTREG(CURSOR_A_PALETTE2, fg & CURSOR_PALETTE_MASK);
  1652. OUTREG(CURSOR_A_PALETTE3, bg & CURSOR_PALETTE_MASK);
  1653. }
  1654. void intelfbhw_cursor_load(struct intelfb_info *dinfo, int width, int height,
  1655. u8 *data)
  1656. {
  1657. u8 __iomem *addr = (u8 __iomem *)dinfo->cursor.virtual;
  1658. int i, j, w = width / 8;
  1659. int mod = width % 8, t_mask, d_mask;
  1660. #if VERBOSE > 0
  1661. DBG_MSG("intelfbhw_cursor_load\n");
  1662. #endif
  1663. if (!dinfo->cursor.virtual)
  1664. return;
  1665. t_mask = 0xff >> mod;
  1666. d_mask = ~(0xff >> mod);
  1667. for (i = height; i--; ) {
  1668. for (j = 0; j < w; j++) {
  1669. writeb(0x00, addr + j);
  1670. writeb(*(data++), addr + j+8);
  1671. }
  1672. if (mod) {
  1673. writeb(t_mask, addr + j);
  1674. writeb(*(data++) & d_mask, addr + j+8);
  1675. }
  1676. addr += 16;
  1677. }
  1678. }
  1679. void intelfbhw_cursor_reset(struct intelfb_info *dinfo)
  1680. {
  1681. u8 __iomem *addr = (u8 __iomem *)dinfo->cursor.virtual;
  1682. int i, j;
  1683. #if VERBOSE > 0
  1684. DBG_MSG("intelfbhw_cursor_reset\n");
  1685. #endif
  1686. if (!dinfo->cursor.virtual)
  1687. return;
  1688. for (i = 64; i--; ) {
  1689. for (j = 0; j < 8; j++) {
  1690. writeb(0xff, addr + j+0);
  1691. writeb(0x00, addr + j+8);
  1692. }
  1693. addr += 16;
  1694. }
  1695. }
  1696. static irqreturn_t intelfbhw_irq(int irq, void *dev_id)
  1697. {
  1698. u16 tmp;
  1699. struct intelfb_info *dinfo = dev_id;
  1700. spin_lock(&dinfo->int_lock);
  1701. tmp = INREG16(IIR);
  1702. if (dinfo->info->var.vmode & FB_VMODE_INTERLACED)
  1703. tmp &= PIPE_A_EVENT_INTERRUPT;
  1704. else
  1705. tmp &= VSYNC_PIPE_A_INTERRUPT; /* non-interlaced */
  1706. if (tmp == 0) {
  1707. spin_unlock(&dinfo->int_lock);
  1708. return IRQ_RETVAL(0); /* not us */
  1709. }
  1710. /* clear status bits 0-15 ASAP and don't touch bits 16-31 */
  1711. OUTREG(PIPEASTAT, INREG(PIPEASTAT));
  1712. OUTREG16(IIR, tmp);
  1713. if (dinfo->vsync.pan_display) {
  1714. dinfo->vsync.pan_display = 0;
  1715. OUTREG(DSPABASE, dinfo->vsync.pan_offset);
  1716. }
  1717. dinfo->vsync.count++;
  1718. wake_up_interruptible(&dinfo->vsync.wait);
  1719. spin_unlock(&dinfo->int_lock);
  1720. return IRQ_RETVAL(1);
  1721. }
  1722. int intelfbhw_enable_irq(struct intelfb_info *dinfo)
  1723. {
  1724. u16 tmp;
  1725. if (!test_and_set_bit(0, &dinfo->irq_flags)) {
  1726. if (request_irq(dinfo->pdev->irq, intelfbhw_irq, IRQF_SHARED,
  1727. "intelfb", dinfo)) {
  1728. clear_bit(0, &dinfo->irq_flags);
  1729. return -EINVAL;
  1730. }
  1731. spin_lock_irq(&dinfo->int_lock);
  1732. OUTREG16(HWSTAM, 0xfffe); /* i830 DRM uses ffff */
  1733. OUTREG16(IMR, 0);
  1734. } else
  1735. spin_lock_irq(&dinfo->int_lock);
  1736. if (dinfo->info->var.vmode & FB_VMODE_INTERLACED)
  1737. tmp = PIPE_A_EVENT_INTERRUPT;
  1738. else
  1739. tmp = VSYNC_PIPE_A_INTERRUPT; /* non-interlaced */
  1740. if (tmp != INREG16(IER)) {
  1741. DBG_MSG("changing IER to 0x%X\n", tmp);
  1742. OUTREG16(IER, tmp);
  1743. }
  1744. spin_unlock_irq(&dinfo->int_lock);
  1745. return 0;
  1746. }
  1747. void intelfbhw_disable_irq(struct intelfb_info *dinfo)
  1748. {
  1749. if (test_and_clear_bit(0, &dinfo->irq_flags)) {
  1750. if (dinfo->vsync.pan_display) {
  1751. dinfo->vsync.pan_display = 0;
  1752. OUTREG(DSPABASE, dinfo->vsync.pan_offset);
  1753. }
  1754. spin_lock_irq(&dinfo->int_lock);
  1755. OUTREG16(HWSTAM, 0xffff);
  1756. OUTREG16(IMR, 0xffff);
  1757. OUTREG16(IER, 0x0);
  1758. OUTREG16(IIR, INREG16(IIR)); /* clear IRQ requests */
  1759. spin_unlock_irq(&dinfo->int_lock);
  1760. free_irq(dinfo->pdev->irq, dinfo);
  1761. }
  1762. }
  1763. int intelfbhw_wait_for_vsync(struct intelfb_info *dinfo, u32 pipe)
  1764. {
  1765. struct intelfb_vsync *vsync;
  1766. unsigned int count;
  1767. int ret;
  1768. switch (pipe) {
  1769. case 0:
  1770. vsync = &dinfo->vsync;
  1771. break;
  1772. default:
  1773. return -ENODEV;
  1774. }
  1775. ret = intelfbhw_enable_irq(dinfo);
  1776. if (ret)
  1777. return ret;
  1778. count = vsync->count;
  1779. ret = wait_event_interruptible_timeout(vsync->wait,
  1780. count != vsync->count, HZ / 10);
  1781. if (ret < 0)
  1782. return ret;
  1783. if (ret == 0) {
  1784. DBG_MSG("wait_for_vsync timed out!\n");
  1785. return -ETIMEDOUT;
  1786. }
  1787. return 0;
  1788. }