spi_bfin5xx.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * Blackfin On-Chip SPI Driver
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/delay.h>
  13. #include <linux/device.h>
  14. #include <linux/io.h>
  15. #include <linux/ioport.h>
  16. #include <linux/irq.h>
  17. #include <linux/errno.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/spi/spi.h>
  22. #include <linux/workqueue.h>
  23. #include <asm/dma.h>
  24. #include <asm/portmux.h>
  25. #include <asm/bfin5xx_spi.h>
  26. #define DRV_NAME "bfin-spi"
  27. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  28. #define DRV_DESC "Blackfin BF5xx on-chip SPI Controller Driver"
  29. #define DRV_VERSION "1.0"
  30. MODULE_AUTHOR(DRV_AUTHOR);
  31. MODULE_DESCRIPTION(DRV_DESC);
  32. MODULE_LICENSE("GPL");
  33. #define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
  34. #define START_STATE ((void *)0)
  35. #define RUNNING_STATE ((void *)1)
  36. #define DONE_STATE ((void *)2)
  37. #define ERROR_STATE ((void *)-1)
  38. #define QUEUE_RUNNING 0
  39. #define QUEUE_STOPPED 1
  40. struct driver_data {
  41. /* Driver model hookup */
  42. struct platform_device *pdev;
  43. /* SPI framework hookup */
  44. struct spi_master *master;
  45. /* Regs base of SPI controller */
  46. void __iomem *regs_base;
  47. /* Pin request list */
  48. u16 *pin_req;
  49. /* BFIN hookup */
  50. struct bfin5xx_spi_master *master_info;
  51. /* Driver message queue */
  52. struct workqueue_struct *workqueue;
  53. struct work_struct pump_messages;
  54. spinlock_t lock;
  55. struct list_head queue;
  56. int busy;
  57. int run;
  58. /* Message Transfer pump */
  59. struct tasklet_struct pump_transfers;
  60. /* Current message transfer state info */
  61. struct spi_message *cur_msg;
  62. struct spi_transfer *cur_transfer;
  63. struct chip_data *cur_chip;
  64. size_t len_in_bytes;
  65. size_t len;
  66. void *tx;
  67. void *tx_end;
  68. void *rx;
  69. void *rx_end;
  70. /* DMA stuffs */
  71. int dma_channel;
  72. int dma_mapped;
  73. int dma_requested;
  74. dma_addr_t rx_dma;
  75. dma_addr_t tx_dma;
  76. size_t rx_map_len;
  77. size_t tx_map_len;
  78. u8 n_bytes;
  79. int cs_change;
  80. void (*write) (struct driver_data *);
  81. void (*read) (struct driver_data *);
  82. void (*duplex) (struct driver_data *);
  83. };
  84. struct chip_data {
  85. u16 ctl_reg;
  86. u16 baud;
  87. u16 flag;
  88. u8 chip_select_num;
  89. u8 n_bytes;
  90. u8 width; /* 0 or 1 */
  91. u8 enable_dma;
  92. u8 bits_per_word; /* 8 or 16 */
  93. u8 cs_change_per_word;
  94. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  95. void (*write) (struct driver_data *);
  96. void (*read) (struct driver_data *);
  97. void (*duplex) (struct driver_data *);
  98. };
  99. #define DEFINE_SPI_REG(reg, off) \
  100. static inline u16 read_##reg(struct driver_data *drv_data) \
  101. { return bfin_read16(drv_data->regs_base + off); } \
  102. static inline void write_##reg(struct driver_data *drv_data, u16 v) \
  103. { bfin_write16(drv_data->regs_base + off, v); }
  104. DEFINE_SPI_REG(CTRL, 0x00)
  105. DEFINE_SPI_REG(FLAG, 0x04)
  106. DEFINE_SPI_REG(STAT, 0x08)
  107. DEFINE_SPI_REG(TDBR, 0x0C)
  108. DEFINE_SPI_REG(RDBR, 0x10)
  109. DEFINE_SPI_REG(BAUD, 0x14)
  110. DEFINE_SPI_REG(SHAW, 0x18)
  111. static void bfin_spi_enable(struct driver_data *drv_data)
  112. {
  113. u16 cr;
  114. cr = read_CTRL(drv_data);
  115. write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
  116. }
  117. static void bfin_spi_disable(struct driver_data *drv_data)
  118. {
  119. u16 cr;
  120. cr = read_CTRL(drv_data);
  121. write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
  122. }
  123. /* Caculate the SPI_BAUD register value based on input HZ */
  124. static u16 hz_to_spi_baud(u32 speed_hz)
  125. {
  126. u_long sclk = get_sclk();
  127. u16 spi_baud = (sclk / (2 * speed_hz));
  128. if ((sclk % (2 * speed_hz)) > 0)
  129. spi_baud++;
  130. return spi_baud;
  131. }
  132. static int flush(struct driver_data *drv_data)
  133. {
  134. unsigned long limit = loops_per_jiffy << 1;
  135. /* wait for stop and clear stat */
  136. while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
  137. cpu_relax();
  138. write_STAT(drv_data, BIT_STAT_CLR);
  139. return limit;
  140. }
  141. /* Chip select operation functions for cs_change flag */
  142. static void cs_active(struct driver_data *drv_data, struct chip_data *chip)
  143. {
  144. u16 flag = read_FLAG(drv_data);
  145. flag |= chip->flag;
  146. flag &= ~(chip->flag << 8);
  147. write_FLAG(drv_data, flag);
  148. }
  149. static void cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
  150. {
  151. u16 flag = read_FLAG(drv_data);
  152. flag |= (chip->flag << 8);
  153. write_FLAG(drv_data, flag);
  154. /* Move delay here for consistency */
  155. if (chip->cs_chg_udelay)
  156. udelay(chip->cs_chg_udelay);
  157. }
  158. #define MAX_SPI_SSEL 7
  159. /* stop controller and re-config current chip*/
  160. static void restore_state(struct driver_data *drv_data)
  161. {
  162. struct chip_data *chip = drv_data->cur_chip;
  163. /* Clear status and disable clock */
  164. write_STAT(drv_data, BIT_STAT_CLR);
  165. bfin_spi_disable(drv_data);
  166. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  167. /* Load the registers */
  168. write_CTRL(drv_data, chip->ctl_reg);
  169. write_BAUD(drv_data, chip->baud);
  170. bfin_spi_enable(drv_data);
  171. cs_active(drv_data, chip);
  172. }
  173. /* used to kick off transfer in rx mode */
  174. static unsigned short dummy_read(struct driver_data *drv_data)
  175. {
  176. unsigned short tmp;
  177. tmp = read_RDBR(drv_data);
  178. return tmp;
  179. }
  180. static void null_writer(struct driver_data *drv_data)
  181. {
  182. u8 n_bytes = drv_data->n_bytes;
  183. while (drv_data->tx < drv_data->tx_end) {
  184. write_TDBR(drv_data, 0);
  185. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  186. cpu_relax();
  187. drv_data->tx += n_bytes;
  188. }
  189. }
  190. static void null_reader(struct driver_data *drv_data)
  191. {
  192. u8 n_bytes = drv_data->n_bytes;
  193. dummy_read(drv_data);
  194. while (drv_data->rx < drv_data->rx_end) {
  195. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  196. cpu_relax();
  197. dummy_read(drv_data);
  198. drv_data->rx += n_bytes;
  199. }
  200. }
  201. static void u8_writer(struct driver_data *drv_data)
  202. {
  203. dev_dbg(&drv_data->pdev->dev,
  204. "cr8-s is 0x%x\n", read_STAT(drv_data));
  205. while (drv_data->tx < drv_data->tx_end) {
  206. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  207. while (read_STAT(drv_data) & BIT_STAT_TXS)
  208. cpu_relax();
  209. ++drv_data->tx;
  210. }
  211. /* poll for SPI completion before return */
  212. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  213. cpu_relax();
  214. }
  215. static void u8_cs_chg_writer(struct driver_data *drv_data)
  216. {
  217. struct chip_data *chip = drv_data->cur_chip;
  218. while (drv_data->tx < drv_data->tx_end) {
  219. cs_active(drv_data, chip);
  220. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  221. while (read_STAT(drv_data) & BIT_STAT_TXS)
  222. cpu_relax();
  223. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  224. cpu_relax();
  225. cs_deactive(drv_data, chip);
  226. ++drv_data->tx;
  227. }
  228. }
  229. static void u8_reader(struct driver_data *drv_data)
  230. {
  231. dev_dbg(&drv_data->pdev->dev,
  232. "cr-8 is 0x%x\n", read_STAT(drv_data));
  233. /* poll for SPI completion before start */
  234. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  235. cpu_relax();
  236. /* clear TDBR buffer before read(else it will be shifted out) */
  237. write_TDBR(drv_data, 0xFFFF);
  238. dummy_read(drv_data);
  239. while (drv_data->rx < drv_data->rx_end - 1) {
  240. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  241. cpu_relax();
  242. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  243. ++drv_data->rx;
  244. }
  245. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  246. cpu_relax();
  247. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  248. ++drv_data->rx;
  249. }
  250. static void u8_cs_chg_reader(struct driver_data *drv_data)
  251. {
  252. struct chip_data *chip = drv_data->cur_chip;
  253. while (drv_data->rx < drv_data->rx_end) {
  254. cs_active(drv_data, chip);
  255. read_RDBR(drv_data); /* kick off */
  256. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  257. cpu_relax();
  258. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  259. cpu_relax();
  260. *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
  261. cs_deactive(drv_data, chip);
  262. ++drv_data->rx;
  263. }
  264. }
  265. static void u8_duplex(struct driver_data *drv_data)
  266. {
  267. /* in duplex mode, clk is triggered by writing of TDBR */
  268. while (drv_data->rx < drv_data->rx_end) {
  269. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  270. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  271. cpu_relax();
  272. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  273. cpu_relax();
  274. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  275. ++drv_data->rx;
  276. ++drv_data->tx;
  277. }
  278. }
  279. static void u8_cs_chg_duplex(struct driver_data *drv_data)
  280. {
  281. struct chip_data *chip = drv_data->cur_chip;
  282. while (drv_data->rx < drv_data->rx_end) {
  283. cs_active(drv_data, chip);
  284. write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
  285. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  286. cpu_relax();
  287. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  288. cpu_relax();
  289. *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
  290. cs_deactive(drv_data, chip);
  291. ++drv_data->rx;
  292. ++drv_data->tx;
  293. }
  294. }
  295. static void u16_writer(struct driver_data *drv_data)
  296. {
  297. dev_dbg(&drv_data->pdev->dev,
  298. "cr16 is 0x%x\n", read_STAT(drv_data));
  299. while (drv_data->tx < drv_data->tx_end) {
  300. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  301. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  302. cpu_relax();
  303. drv_data->tx += 2;
  304. }
  305. /* poll for SPI completion before return */
  306. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  307. cpu_relax();
  308. }
  309. static void u16_cs_chg_writer(struct driver_data *drv_data)
  310. {
  311. struct chip_data *chip = drv_data->cur_chip;
  312. while (drv_data->tx < drv_data->tx_end) {
  313. cs_active(drv_data, chip);
  314. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  315. while ((read_STAT(drv_data) & BIT_STAT_TXS))
  316. cpu_relax();
  317. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  318. cpu_relax();
  319. cs_deactive(drv_data, chip);
  320. drv_data->tx += 2;
  321. }
  322. }
  323. static void u16_reader(struct driver_data *drv_data)
  324. {
  325. dev_dbg(&drv_data->pdev->dev,
  326. "cr-16 is 0x%x\n", read_STAT(drv_data));
  327. /* poll for SPI completion before start */
  328. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  329. cpu_relax();
  330. /* clear TDBR buffer before read(else it will be shifted out) */
  331. write_TDBR(drv_data, 0xFFFF);
  332. dummy_read(drv_data);
  333. while (drv_data->rx < (drv_data->rx_end - 2)) {
  334. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  335. cpu_relax();
  336. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  337. drv_data->rx += 2;
  338. }
  339. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  340. cpu_relax();
  341. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  342. drv_data->rx += 2;
  343. }
  344. static void u16_cs_chg_reader(struct driver_data *drv_data)
  345. {
  346. struct chip_data *chip = drv_data->cur_chip;
  347. /* poll for SPI completion before start */
  348. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  349. cpu_relax();
  350. /* clear TDBR buffer before read(else it will be shifted out) */
  351. write_TDBR(drv_data, 0xFFFF);
  352. cs_active(drv_data, chip);
  353. dummy_read(drv_data);
  354. while (drv_data->rx < drv_data->rx_end - 2) {
  355. cs_deactive(drv_data, chip);
  356. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  357. cpu_relax();
  358. cs_active(drv_data, chip);
  359. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  360. drv_data->rx += 2;
  361. }
  362. cs_deactive(drv_data, chip);
  363. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  364. cpu_relax();
  365. *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
  366. drv_data->rx += 2;
  367. }
  368. static void u16_duplex(struct driver_data *drv_data)
  369. {
  370. /* in duplex mode, clk is triggered by writing of TDBR */
  371. while (drv_data->tx < drv_data->tx_end) {
  372. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  373. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  374. cpu_relax();
  375. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  376. cpu_relax();
  377. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  378. drv_data->rx += 2;
  379. drv_data->tx += 2;
  380. }
  381. }
  382. static void u16_cs_chg_duplex(struct driver_data *drv_data)
  383. {
  384. struct chip_data *chip = drv_data->cur_chip;
  385. while (drv_data->tx < drv_data->tx_end) {
  386. cs_active(drv_data, chip);
  387. write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
  388. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  389. cpu_relax();
  390. while (!(read_STAT(drv_data) & BIT_STAT_RXS))
  391. cpu_relax();
  392. *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
  393. cs_deactive(drv_data, chip);
  394. drv_data->rx += 2;
  395. drv_data->tx += 2;
  396. }
  397. }
  398. /* test if ther is more transfer to be done */
  399. static void *next_transfer(struct driver_data *drv_data)
  400. {
  401. struct spi_message *msg = drv_data->cur_msg;
  402. struct spi_transfer *trans = drv_data->cur_transfer;
  403. /* Move to next transfer */
  404. if (trans->transfer_list.next != &msg->transfers) {
  405. drv_data->cur_transfer =
  406. list_entry(trans->transfer_list.next,
  407. struct spi_transfer, transfer_list);
  408. return RUNNING_STATE;
  409. } else
  410. return DONE_STATE;
  411. }
  412. /*
  413. * caller already set message->status;
  414. * dma and pio irqs are blocked give finished message back
  415. */
  416. static void giveback(struct driver_data *drv_data)
  417. {
  418. struct chip_data *chip = drv_data->cur_chip;
  419. struct spi_transfer *last_transfer;
  420. unsigned long flags;
  421. struct spi_message *msg;
  422. spin_lock_irqsave(&drv_data->lock, flags);
  423. msg = drv_data->cur_msg;
  424. drv_data->cur_msg = NULL;
  425. drv_data->cur_transfer = NULL;
  426. drv_data->cur_chip = NULL;
  427. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  428. spin_unlock_irqrestore(&drv_data->lock, flags);
  429. last_transfer = list_entry(msg->transfers.prev,
  430. struct spi_transfer, transfer_list);
  431. msg->state = NULL;
  432. /* disable chip select signal. And not stop spi in autobuffer mode */
  433. if (drv_data->tx_dma != 0xFFFF) {
  434. cs_deactive(drv_data, chip);
  435. bfin_spi_disable(drv_data);
  436. }
  437. if (!drv_data->cs_change)
  438. cs_deactive(drv_data, chip);
  439. if (msg->complete)
  440. msg->complete(msg->context);
  441. }
  442. static irqreturn_t dma_irq_handler(int irq, void *dev_id)
  443. {
  444. struct driver_data *drv_data = dev_id;
  445. struct chip_data *chip = drv_data->cur_chip;
  446. struct spi_message *msg = drv_data->cur_msg;
  447. dev_dbg(&drv_data->pdev->dev, "in dma_irq_handler\n");
  448. clear_dma_irqstat(drv_data->dma_channel);
  449. /* Wait for DMA to complete */
  450. while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
  451. cpu_relax();
  452. /*
  453. * wait for the last transaction shifted out. HRM states:
  454. * at this point there may still be data in the SPI DMA FIFO waiting
  455. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  456. * register until it goes low for 2 successive reads
  457. */
  458. if (drv_data->tx != NULL) {
  459. while ((read_STAT(drv_data) & TXS) ||
  460. (read_STAT(drv_data) & TXS))
  461. cpu_relax();
  462. }
  463. while (!(read_STAT(drv_data) & SPIF))
  464. cpu_relax();
  465. msg->actual_length += drv_data->len_in_bytes;
  466. if (drv_data->cs_change)
  467. cs_deactive(drv_data, chip);
  468. /* Move to next transfer */
  469. msg->state = next_transfer(drv_data);
  470. /* Schedule transfer tasklet */
  471. tasklet_schedule(&drv_data->pump_transfers);
  472. /* free the irq handler before next transfer */
  473. dev_dbg(&drv_data->pdev->dev,
  474. "disable dma channel irq%d\n",
  475. drv_data->dma_channel);
  476. dma_disable_irq(drv_data->dma_channel);
  477. return IRQ_HANDLED;
  478. }
  479. static void pump_transfers(unsigned long data)
  480. {
  481. struct driver_data *drv_data = (struct driver_data *)data;
  482. struct spi_message *message = NULL;
  483. struct spi_transfer *transfer = NULL;
  484. struct spi_transfer *previous = NULL;
  485. struct chip_data *chip = NULL;
  486. u8 width;
  487. u16 cr, dma_width, dma_config;
  488. u32 tranf_success = 1;
  489. /* Get current state information */
  490. message = drv_data->cur_msg;
  491. transfer = drv_data->cur_transfer;
  492. chip = drv_data->cur_chip;
  493. /*
  494. * if msg is error or done, report it back using complete() callback
  495. */
  496. /* Handle for abort */
  497. if (message->state == ERROR_STATE) {
  498. message->status = -EIO;
  499. giveback(drv_data);
  500. return;
  501. }
  502. /* Handle end of message */
  503. if (message->state == DONE_STATE) {
  504. message->status = 0;
  505. giveback(drv_data);
  506. return;
  507. }
  508. /* Delay if requested at end of transfer */
  509. if (message->state == RUNNING_STATE) {
  510. previous = list_entry(transfer->transfer_list.prev,
  511. struct spi_transfer, transfer_list);
  512. if (previous->delay_usecs)
  513. udelay(previous->delay_usecs);
  514. }
  515. /* Setup the transfer state based on the type of transfer */
  516. if (flush(drv_data) == 0) {
  517. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  518. message->status = -EIO;
  519. giveback(drv_data);
  520. return;
  521. }
  522. if (transfer->tx_buf != NULL) {
  523. drv_data->tx = (void *)transfer->tx_buf;
  524. drv_data->tx_end = drv_data->tx + transfer->len;
  525. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  526. transfer->tx_buf, drv_data->tx_end);
  527. } else {
  528. drv_data->tx = NULL;
  529. }
  530. if (transfer->rx_buf != NULL) {
  531. drv_data->rx = transfer->rx_buf;
  532. drv_data->rx_end = drv_data->rx + transfer->len;
  533. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  534. transfer->rx_buf, drv_data->rx_end);
  535. } else {
  536. drv_data->rx = NULL;
  537. }
  538. drv_data->rx_dma = transfer->rx_dma;
  539. drv_data->tx_dma = transfer->tx_dma;
  540. drv_data->len_in_bytes = transfer->len;
  541. drv_data->cs_change = transfer->cs_change;
  542. /* Bits per word setup */
  543. switch (transfer->bits_per_word) {
  544. case 8:
  545. drv_data->n_bytes = 1;
  546. width = CFG_SPI_WORDSIZE8;
  547. drv_data->read = chip->cs_change_per_word ?
  548. u8_cs_chg_reader : u8_reader;
  549. drv_data->write = chip->cs_change_per_word ?
  550. u8_cs_chg_writer : u8_writer;
  551. drv_data->duplex = chip->cs_change_per_word ?
  552. u8_cs_chg_duplex : u8_duplex;
  553. break;
  554. case 16:
  555. drv_data->n_bytes = 2;
  556. width = CFG_SPI_WORDSIZE16;
  557. drv_data->read = chip->cs_change_per_word ?
  558. u16_cs_chg_reader : u16_reader;
  559. drv_data->write = chip->cs_change_per_word ?
  560. u16_cs_chg_writer : u16_writer;
  561. drv_data->duplex = chip->cs_change_per_word ?
  562. u16_cs_chg_duplex : u16_duplex;
  563. break;
  564. default:
  565. /* No change, the same as default setting */
  566. drv_data->n_bytes = chip->n_bytes;
  567. width = chip->width;
  568. drv_data->write = drv_data->tx ? chip->write : null_writer;
  569. drv_data->read = drv_data->rx ? chip->read : null_reader;
  570. drv_data->duplex = chip->duplex ? chip->duplex : null_writer;
  571. break;
  572. }
  573. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  574. cr |= (width << 8);
  575. write_CTRL(drv_data, cr);
  576. if (width == CFG_SPI_WORDSIZE16) {
  577. drv_data->len = (transfer->len) >> 1;
  578. } else {
  579. drv_data->len = transfer->len;
  580. }
  581. dev_dbg(&drv_data->pdev->dev,
  582. "transfer: drv_data->write is %p, chip->write is %p, null_wr is %p\n",
  583. drv_data->write, chip->write, null_writer);
  584. /* speed and width has been set on per message */
  585. message->state = RUNNING_STATE;
  586. dma_config = 0;
  587. /* Speed setup (surely valid because already checked) */
  588. if (transfer->speed_hz)
  589. write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
  590. else
  591. write_BAUD(drv_data, chip->baud);
  592. write_STAT(drv_data, BIT_STAT_CLR);
  593. cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
  594. cs_active(drv_data, chip);
  595. dev_dbg(&drv_data->pdev->dev,
  596. "now pumping a transfer: width is %d, len is %d\n",
  597. width, transfer->len);
  598. /*
  599. * Try to map dma buffer and do a dma transfer if
  600. * successful use different way to r/w according to
  601. * drv_data->cur_chip->enable_dma
  602. */
  603. if (drv_data->cur_chip->enable_dma && drv_data->len > 6) {
  604. disable_dma(drv_data->dma_channel);
  605. clear_dma_irqstat(drv_data->dma_channel);
  606. bfin_spi_disable(drv_data);
  607. /* config dma channel */
  608. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  609. if (width == CFG_SPI_WORDSIZE16) {
  610. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  611. set_dma_x_modify(drv_data->dma_channel, 2);
  612. dma_width = WDSIZE_16;
  613. } else {
  614. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  615. set_dma_x_modify(drv_data->dma_channel, 1);
  616. dma_width = WDSIZE_8;
  617. }
  618. /* poll for SPI completion before start */
  619. while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
  620. cpu_relax();
  621. /* dirty hack for autobuffer DMA mode */
  622. if (drv_data->tx_dma == 0xFFFF) {
  623. dev_dbg(&drv_data->pdev->dev,
  624. "doing autobuffer DMA out.\n");
  625. /* no irq in autobuffer mode */
  626. dma_config =
  627. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  628. set_dma_config(drv_data->dma_channel, dma_config);
  629. set_dma_start_addr(drv_data->dma_channel,
  630. (unsigned long)drv_data->tx);
  631. enable_dma(drv_data->dma_channel);
  632. /* start SPI transfer */
  633. write_CTRL(drv_data,
  634. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  635. /* just return here, there can only be one transfer
  636. * in this mode
  637. */
  638. message->status = 0;
  639. giveback(drv_data);
  640. return;
  641. }
  642. /* In dma mode, rx or tx must be NULL in one transfer */
  643. if (drv_data->rx != NULL) {
  644. /* set transfer mode, and enable SPI */
  645. dev_dbg(&drv_data->pdev->dev, "doing DMA in.\n");
  646. /* clear tx reg soformer data is not shifted out */
  647. write_TDBR(drv_data, 0xFFFF);
  648. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  649. /* start dma */
  650. dma_enable_irq(drv_data->dma_channel);
  651. dma_config = (WNR | RESTART | dma_width | DI_EN);
  652. set_dma_config(drv_data->dma_channel, dma_config);
  653. set_dma_start_addr(drv_data->dma_channel,
  654. (unsigned long)drv_data->rx);
  655. enable_dma(drv_data->dma_channel);
  656. /* start SPI transfer */
  657. write_CTRL(drv_data,
  658. (cr | CFG_SPI_DMAREAD | BIT_CTL_ENABLE));
  659. } else if (drv_data->tx != NULL) {
  660. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  661. /* start dma */
  662. dma_enable_irq(drv_data->dma_channel);
  663. dma_config = (RESTART | dma_width | DI_EN);
  664. set_dma_config(drv_data->dma_channel, dma_config);
  665. set_dma_start_addr(drv_data->dma_channel,
  666. (unsigned long)drv_data->tx);
  667. enable_dma(drv_data->dma_channel);
  668. /* start SPI transfer */
  669. write_CTRL(drv_data,
  670. (cr | CFG_SPI_DMAWRITE | BIT_CTL_ENABLE));
  671. }
  672. } else {
  673. /* IO mode write then read */
  674. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  675. if (drv_data->tx != NULL && drv_data->rx != NULL) {
  676. /* full duplex mode */
  677. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  678. (drv_data->rx_end - drv_data->rx));
  679. dev_dbg(&drv_data->pdev->dev,
  680. "IO duplex: cr is 0x%x\n", cr);
  681. /* set SPI transfer mode */
  682. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  683. drv_data->duplex(drv_data);
  684. if (drv_data->tx != drv_data->tx_end)
  685. tranf_success = 0;
  686. } else if (drv_data->tx != NULL) {
  687. /* write only half duplex */
  688. dev_dbg(&drv_data->pdev->dev,
  689. "IO write: cr is 0x%x\n", cr);
  690. /* set SPI transfer mode */
  691. write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
  692. drv_data->write(drv_data);
  693. if (drv_data->tx != drv_data->tx_end)
  694. tranf_success = 0;
  695. } else if (drv_data->rx != NULL) {
  696. /* read only half duplex */
  697. dev_dbg(&drv_data->pdev->dev,
  698. "IO read: cr is 0x%x\n", cr);
  699. /* set SPI transfer mode */
  700. write_CTRL(drv_data, (cr | CFG_SPI_READ));
  701. drv_data->read(drv_data);
  702. if (drv_data->rx != drv_data->rx_end)
  703. tranf_success = 0;
  704. }
  705. if (!tranf_success) {
  706. dev_dbg(&drv_data->pdev->dev,
  707. "IO write error!\n");
  708. message->state = ERROR_STATE;
  709. } else {
  710. /* Update total byte transfered */
  711. message->actual_length += drv_data->len;
  712. /* Move to next transfer of this msg */
  713. message->state = next_transfer(drv_data);
  714. }
  715. /* Schedule next transfer tasklet */
  716. tasklet_schedule(&drv_data->pump_transfers);
  717. }
  718. }
  719. /* pop a msg from queue and kick off real transfer */
  720. static void pump_messages(struct work_struct *work)
  721. {
  722. struct driver_data *drv_data;
  723. unsigned long flags;
  724. drv_data = container_of(work, struct driver_data, pump_messages);
  725. /* Lock queue and check for queue work */
  726. spin_lock_irqsave(&drv_data->lock, flags);
  727. if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
  728. /* pumper kicked off but no work to do */
  729. drv_data->busy = 0;
  730. spin_unlock_irqrestore(&drv_data->lock, flags);
  731. return;
  732. }
  733. /* Make sure we are not already running a message */
  734. if (drv_data->cur_msg) {
  735. spin_unlock_irqrestore(&drv_data->lock, flags);
  736. return;
  737. }
  738. /* Extract head of queue */
  739. drv_data->cur_msg = list_entry(drv_data->queue.next,
  740. struct spi_message, queue);
  741. /* Setup the SSP using the per chip configuration */
  742. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  743. restore_state(drv_data);
  744. list_del_init(&drv_data->cur_msg->queue);
  745. /* Initial message state */
  746. drv_data->cur_msg->state = START_STATE;
  747. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  748. struct spi_transfer, transfer_list);
  749. dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
  750. "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
  751. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  752. drv_data->cur_chip->ctl_reg);
  753. dev_dbg(&drv_data->pdev->dev,
  754. "the first transfer len is %d\n",
  755. drv_data->cur_transfer->len);
  756. /* Mark as busy and launch transfers */
  757. tasklet_schedule(&drv_data->pump_transfers);
  758. drv_data->busy = 1;
  759. spin_unlock_irqrestore(&drv_data->lock, flags);
  760. }
  761. /*
  762. * got a msg to transfer, queue it in drv_data->queue.
  763. * And kick off message pumper
  764. */
  765. static int transfer(struct spi_device *spi, struct spi_message *msg)
  766. {
  767. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  768. unsigned long flags;
  769. spin_lock_irqsave(&drv_data->lock, flags);
  770. if (drv_data->run == QUEUE_STOPPED) {
  771. spin_unlock_irqrestore(&drv_data->lock, flags);
  772. return -ESHUTDOWN;
  773. }
  774. msg->actual_length = 0;
  775. msg->status = -EINPROGRESS;
  776. msg->state = START_STATE;
  777. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  778. list_add_tail(&msg->queue, &drv_data->queue);
  779. if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
  780. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  781. spin_unlock_irqrestore(&drv_data->lock, flags);
  782. return 0;
  783. }
  784. #define MAX_SPI_SSEL 7
  785. static u16 ssel[3][MAX_SPI_SSEL] = {
  786. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  787. P_SPI0_SSEL4, P_SPI0_SSEL5,
  788. P_SPI0_SSEL6, P_SPI0_SSEL7},
  789. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  790. P_SPI1_SSEL4, P_SPI1_SSEL5,
  791. P_SPI1_SSEL6, P_SPI1_SSEL7},
  792. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  793. P_SPI2_SSEL4, P_SPI2_SSEL5,
  794. P_SPI2_SSEL6, P_SPI2_SSEL7},
  795. };
  796. /* first setup for new devices */
  797. static int setup(struct spi_device *spi)
  798. {
  799. struct bfin5xx_spi_chip *chip_info = NULL;
  800. struct chip_data *chip;
  801. struct driver_data *drv_data = spi_master_get_devdata(spi->master);
  802. u8 spi_flg;
  803. /* Abort device setup if requested features are not supported */
  804. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  805. dev_err(&spi->dev, "requested mode not fully supported\n");
  806. return -EINVAL;
  807. }
  808. /* Zero (the default) here means 8 bits */
  809. if (!spi->bits_per_word)
  810. spi->bits_per_word = 8;
  811. if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
  812. return -EINVAL;
  813. /* Only alloc (or use chip_info) on first setup */
  814. chip = spi_get_ctldata(spi);
  815. if (chip == NULL) {
  816. chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
  817. if (!chip)
  818. return -ENOMEM;
  819. chip->enable_dma = 0;
  820. chip_info = spi->controller_data;
  821. }
  822. /* chip_info isn't always needed */
  823. if (chip_info) {
  824. /* Make sure people stop trying to set fields via ctl_reg
  825. * when they should actually be using common SPI framework.
  826. * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
  827. * Not sure if a user actually needs/uses any of these,
  828. * but let's assume (for now) they do.
  829. */
  830. if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
  831. dev_err(&spi->dev, "do not set bits in ctl_reg "
  832. "that the SPI framework manages\n");
  833. return -EINVAL;
  834. }
  835. chip->enable_dma = chip_info->enable_dma != 0
  836. && drv_data->master_info->enable_dma;
  837. chip->ctl_reg = chip_info->ctl_reg;
  838. chip->bits_per_word = chip_info->bits_per_word;
  839. chip->cs_change_per_word = chip_info->cs_change_per_word;
  840. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  841. }
  842. /* translate common spi framework into our register */
  843. if (spi->mode & SPI_CPOL)
  844. chip->ctl_reg |= CPOL;
  845. if (spi->mode & SPI_CPHA)
  846. chip->ctl_reg |= CPHA;
  847. if (spi->mode & SPI_LSB_FIRST)
  848. chip->ctl_reg |= LSBF;
  849. /* we dont support running in slave mode (yet?) */
  850. chip->ctl_reg |= MSTR;
  851. /*
  852. * if any one SPI chip is registered and wants DMA, request the
  853. * DMA channel for it
  854. */
  855. if (chip->enable_dma && !drv_data->dma_requested) {
  856. /* register dma irq handler */
  857. if (request_dma(drv_data->dma_channel, "BF53x_SPI_DMA") < 0) {
  858. dev_dbg(&spi->dev,
  859. "Unable to request BlackFin SPI DMA channel\n");
  860. return -ENODEV;
  861. }
  862. if (set_dma_callback(drv_data->dma_channel,
  863. (void *)dma_irq_handler, drv_data) < 0) {
  864. dev_dbg(&spi->dev, "Unable to set dma callback\n");
  865. return -EPERM;
  866. }
  867. dma_disable_irq(drv_data->dma_channel);
  868. drv_data->dma_requested = 1;
  869. }
  870. /*
  871. * Notice: for blackfin, the speed_hz is the value of register
  872. * SPI_BAUD, not the real baudrate
  873. */
  874. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  875. spi_flg = ~(1 << (spi->chip_select));
  876. chip->flag = ((u16) spi_flg << 8) | (1 << (spi->chip_select));
  877. chip->chip_select_num = spi->chip_select;
  878. switch (chip->bits_per_word) {
  879. case 8:
  880. chip->n_bytes = 1;
  881. chip->width = CFG_SPI_WORDSIZE8;
  882. chip->read = chip->cs_change_per_word ?
  883. u8_cs_chg_reader : u8_reader;
  884. chip->write = chip->cs_change_per_word ?
  885. u8_cs_chg_writer : u8_writer;
  886. chip->duplex = chip->cs_change_per_word ?
  887. u8_cs_chg_duplex : u8_duplex;
  888. break;
  889. case 16:
  890. chip->n_bytes = 2;
  891. chip->width = CFG_SPI_WORDSIZE16;
  892. chip->read = chip->cs_change_per_word ?
  893. u16_cs_chg_reader : u16_reader;
  894. chip->write = chip->cs_change_per_word ?
  895. u16_cs_chg_writer : u16_writer;
  896. chip->duplex = chip->cs_change_per_word ?
  897. u16_cs_chg_duplex : u16_duplex;
  898. break;
  899. default:
  900. dev_err(&spi->dev, "%d bits_per_word is not supported\n",
  901. chip->bits_per_word);
  902. kfree(chip);
  903. return -ENODEV;
  904. }
  905. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  906. spi->modalias, chip->width, chip->enable_dma);
  907. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  908. chip->ctl_reg, chip->flag);
  909. spi_set_ctldata(spi, chip);
  910. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  911. if ((chip->chip_select_num > 0)
  912. && (chip->chip_select_num <= spi->master->num_chipselect))
  913. peripheral_request(ssel[spi->master->bus_num]
  914. [chip->chip_select_num-1], spi->modalias);
  915. cs_deactive(drv_data, chip);
  916. return 0;
  917. }
  918. /*
  919. * callback for spi framework.
  920. * clean driver specific data
  921. */
  922. static void cleanup(struct spi_device *spi)
  923. {
  924. struct chip_data *chip = spi_get_ctldata(spi);
  925. if ((chip->chip_select_num > 0)
  926. && (chip->chip_select_num <= spi->master->num_chipselect))
  927. peripheral_free(ssel[spi->master->bus_num]
  928. [chip->chip_select_num-1]);
  929. kfree(chip);
  930. }
  931. static inline int init_queue(struct driver_data *drv_data)
  932. {
  933. INIT_LIST_HEAD(&drv_data->queue);
  934. spin_lock_init(&drv_data->lock);
  935. drv_data->run = QUEUE_STOPPED;
  936. drv_data->busy = 0;
  937. /* init transfer tasklet */
  938. tasklet_init(&drv_data->pump_transfers,
  939. pump_transfers, (unsigned long)drv_data);
  940. /* init messages workqueue */
  941. INIT_WORK(&drv_data->pump_messages, pump_messages);
  942. drv_data->workqueue =
  943. create_singlethread_workqueue(drv_data->master->dev.parent->bus_id);
  944. if (drv_data->workqueue == NULL)
  945. return -EBUSY;
  946. return 0;
  947. }
  948. static inline int start_queue(struct driver_data *drv_data)
  949. {
  950. unsigned long flags;
  951. spin_lock_irqsave(&drv_data->lock, flags);
  952. if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
  953. spin_unlock_irqrestore(&drv_data->lock, flags);
  954. return -EBUSY;
  955. }
  956. drv_data->run = QUEUE_RUNNING;
  957. drv_data->cur_msg = NULL;
  958. drv_data->cur_transfer = NULL;
  959. drv_data->cur_chip = NULL;
  960. spin_unlock_irqrestore(&drv_data->lock, flags);
  961. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  962. return 0;
  963. }
  964. static inline int stop_queue(struct driver_data *drv_data)
  965. {
  966. unsigned long flags;
  967. unsigned limit = 500;
  968. int status = 0;
  969. spin_lock_irqsave(&drv_data->lock, flags);
  970. /*
  971. * This is a bit lame, but is optimized for the common execution path.
  972. * A wait_queue on the drv_data->busy could be used, but then the common
  973. * execution path (pump_messages) would be required to call wake_up or
  974. * friends on every SPI message. Do this instead
  975. */
  976. drv_data->run = QUEUE_STOPPED;
  977. while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
  978. spin_unlock_irqrestore(&drv_data->lock, flags);
  979. msleep(10);
  980. spin_lock_irqsave(&drv_data->lock, flags);
  981. }
  982. if (!list_empty(&drv_data->queue) || drv_data->busy)
  983. status = -EBUSY;
  984. spin_unlock_irqrestore(&drv_data->lock, flags);
  985. return status;
  986. }
  987. static inline int destroy_queue(struct driver_data *drv_data)
  988. {
  989. int status;
  990. status = stop_queue(drv_data);
  991. if (status != 0)
  992. return status;
  993. destroy_workqueue(drv_data->workqueue);
  994. return 0;
  995. }
  996. static int __init bfin5xx_spi_probe(struct platform_device *pdev)
  997. {
  998. struct device *dev = &pdev->dev;
  999. struct bfin5xx_spi_master *platform_info;
  1000. struct spi_master *master;
  1001. struct driver_data *drv_data = 0;
  1002. struct resource *res;
  1003. int status = 0;
  1004. platform_info = dev->platform_data;
  1005. /* Allocate master with space for drv_data */
  1006. master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
  1007. if (!master) {
  1008. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1009. return -ENOMEM;
  1010. }
  1011. drv_data = spi_master_get_devdata(master);
  1012. drv_data->master = master;
  1013. drv_data->master_info = platform_info;
  1014. drv_data->pdev = pdev;
  1015. drv_data->pin_req = platform_info->pin_req;
  1016. master->bus_num = pdev->id;
  1017. master->num_chipselect = platform_info->num_chipselect;
  1018. master->cleanup = cleanup;
  1019. master->setup = setup;
  1020. master->transfer = transfer;
  1021. /* Find and map our resources */
  1022. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1023. if (res == NULL) {
  1024. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1025. status = -ENOENT;
  1026. goto out_error_get_res;
  1027. }
  1028. drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
  1029. if (drv_data->regs_base == NULL) {
  1030. dev_err(dev, "Cannot map IO\n");
  1031. status = -ENXIO;
  1032. goto out_error_ioremap;
  1033. }
  1034. drv_data->dma_channel = platform_get_irq(pdev, 0);
  1035. if (drv_data->dma_channel < 0) {
  1036. dev_err(dev, "No DMA channel specified\n");
  1037. status = -ENOENT;
  1038. goto out_error_no_dma_ch;
  1039. }
  1040. /* Initial and start queue */
  1041. status = init_queue(drv_data);
  1042. if (status != 0) {
  1043. dev_err(dev, "problem initializing queue\n");
  1044. goto out_error_queue_alloc;
  1045. }
  1046. status = start_queue(drv_data);
  1047. if (status != 0) {
  1048. dev_err(dev, "problem starting queue\n");
  1049. goto out_error_queue_alloc;
  1050. }
  1051. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1052. if (status != 0) {
  1053. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1054. goto out_error_queue_alloc;
  1055. }
  1056. /* Register with the SPI framework */
  1057. platform_set_drvdata(pdev, drv_data);
  1058. status = spi_register_master(master);
  1059. if (status != 0) {
  1060. dev_err(dev, "problem registering spi master\n");
  1061. goto out_error_queue_alloc;
  1062. }
  1063. dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
  1064. DRV_DESC, DRV_VERSION, drv_data->regs_base,
  1065. drv_data->dma_channel);
  1066. return status;
  1067. out_error_queue_alloc:
  1068. destroy_queue(drv_data);
  1069. out_error_no_dma_ch:
  1070. iounmap((void *) drv_data->regs_base);
  1071. out_error_ioremap:
  1072. out_error_get_res:
  1073. spi_master_put(master);
  1074. return status;
  1075. }
  1076. /* stop hardware and remove the driver */
  1077. static int __devexit bfin5xx_spi_remove(struct platform_device *pdev)
  1078. {
  1079. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1080. int status = 0;
  1081. if (!drv_data)
  1082. return 0;
  1083. /* Remove the queue */
  1084. status = destroy_queue(drv_data);
  1085. if (status != 0)
  1086. return status;
  1087. /* Disable the SSP at the peripheral and SOC level */
  1088. bfin_spi_disable(drv_data);
  1089. /* Release DMA */
  1090. if (drv_data->master_info->enable_dma) {
  1091. if (dma_channel_active(drv_data->dma_channel))
  1092. free_dma(drv_data->dma_channel);
  1093. }
  1094. /* Disconnect from the SPI framework */
  1095. spi_unregister_master(drv_data->master);
  1096. peripheral_free_list(drv_data->pin_req);
  1097. /* Prevent double remove */
  1098. platform_set_drvdata(pdev, NULL);
  1099. return 0;
  1100. }
  1101. #ifdef CONFIG_PM
  1102. static int bfin5xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  1103. {
  1104. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1105. int status = 0;
  1106. status = stop_queue(drv_data);
  1107. if (status != 0)
  1108. return status;
  1109. /* stop hardware */
  1110. bfin_spi_disable(drv_data);
  1111. return 0;
  1112. }
  1113. static int bfin5xx_spi_resume(struct platform_device *pdev)
  1114. {
  1115. struct driver_data *drv_data = platform_get_drvdata(pdev);
  1116. int status = 0;
  1117. /* Enable the SPI interface */
  1118. bfin_spi_enable(drv_data);
  1119. /* Start the queue running */
  1120. status = start_queue(drv_data);
  1121. if (status != 0) {
  1122. dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
  1123. return status;
  1124. }
  1125. return 0;
  1126. }
  1127. #else
  1128. #define bfin5xx_spi_suspend NULL
  1129. #define bfin5xx_spi_resume NULL
  1130. #endif /* CONFIG_PM */
  1131. MODULE_ALIAS("platform:bfin-spi");
  1132. static struct platform_driver bfin5xx_spi_driver = {
  1133. .driver = {
  1134. .name = DRV_NAME,
  1135. .owner = THIS_MODULE,
  1136. },
  1137. .suspend = bfin5xx_spi_suspend,
  1138. .resume = bfin5xx_spi_resume,
  1139. .remove = __devexit_p(bfin5xx_spi_remove),
  1140. };
  1141. static int __init bfin5xx_spi_init(void)
  1142. {
  1143. return platform_driver_probe(&bfin5xx_spi_driver, bfin5xx_spi_probe);
  1144. }
  1145. module_init(bfin5xx_spi_init);
  1146. static void __exit bfin5xx_spi_exit(void)
  1147. {
  1148. platform_driver_unregister(&bfin5xx_spi_driver);
  1149. }
  1150. module_exit(bfin5xx_spi_exit);