pciehp_hpc.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include "../pci.h"
  39. #include "pciehp.h"
  40. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  41. struct ctrl_reg {
  42. u8 cap_id;
  43. u8 nxt_ptr;
  44. u16 cap_reg;
  45. u32 dev_cap;
  46. u16 dev_ctrl;
  47. u16 dev_status;
  48. u32 lnk_cap;
  49. u16 lnk_ctrl;
  50. u16 lnk_status;
  51. u32 slot_cap;
  52. u16 slot_ctrl;
  53. u16 slot_status;
  54. u16 root_ctrl;
  55. u16 rsvp;
  56. u32 root_status;
  57. } __attribute__ ((packed));
  58. /* offsets to the controller registers based on the above structure layout */
  59. enum ctrl_offsets {
  60. PCIECAPID = offsetof(struct ctrl_reg, cap_id),
  61. NXTCAPPTR = offsetof(struct ctrl_reg, nxt_ptr),
  62. CAPREG = offsetof(struct ctrl_reg, cap_reg),
  63. DEVCAP = offsetof(struct ctrl_reg, dev_cap),
  64. DEVCTRL = offsetof(struct ctrl_reg, dev_ctrl),
  65. DEVSTATUS = offsetof(struct ctrl_reg, dev_status),
  66. LNKCAP = offsetof(struct ctrl_reg, lnk_cap),
  67. LNKCTRL = offsetof(struct ctrl_reg, lnk_ctrl),
  68. LNKSTATUS = offsetof(struct ctrl_reg, lnk_status),
  69. SLOTCAP = offsetof(struct ctrl_reg, slot_cap),
  70. SLOTCTRL = offsetof(struct ctrl_reg, slot_ctrl),
  71. SLOTSTATUS = offsetof(struct ctrl_reg, slot_status),
  72. ROOTCTRL = offsetof(struct ctrl_reg, root_ctrl),
  73. ROOTSTATUS = offsetof(struct ctrl_reg, root_status),
  74. };
  75. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  76. {
  77. struct pci_dev *dev = ctrl->pci_dev;
  78. return pci_read_config_word(dev, ctrl->cap_base + reg, value);
  79. }
  80. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  81. {
  82. struct pci_dev *dev = ctrl->pci_dev;
  83. return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
  84. }
  85. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  86. {
  87. struct pci_dev *dev = ctrl->pci_dev;
  88. return pci_write_config_word(dev, ctrl->cap_base + reg, value);
  89. }
  90. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  91. {
  92. struct pci_dev *dev = ctrl->pci_dev;
  93. return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
  94. }
  95. /* Field definitions in PCI Express Capabilities Register */
  96. #define CAP_VER 0x000F
  97. #define DEV_PORT_TYPE 0x00F0
  98. #define SLOT_IMPL 0x0100
  99. #define MSG_NUM 0x3E00
  100. /* Device or Port Type */
  101. #define NAT_ENDPT 0x00
  102. #define LEG_ENDPT 0x01
  103. #define ROOT_PORT 0x04
  104. #define UP_STREAM 0x05
  105. #define DN_STREAM 0x06
  106. #define PCIE_PCI_BRDG 0x07
  107. #define PCI_PCIE_BRDG 0x10
  108. /* Field definitions in Device Capabilities Register */
  109. #define DATTN_BUTTN_PRSN 0x1000
  110. #define DATTN_LED_PRSN 0x2000
  111. #define DPWR_LED_PRSN 0x4000
  112. /* Field definitions in Link Capabilities Register */
  113. #define MAX_LNK_SPEED 0x000F
  114. #define MAX_LNK_WIDTH 0x03F0
  115. /* Link Width Encoding */
  116. #define LNK_X1 0x01
  117. #define LNK_X2 0x02
  118. #define LNK_X4 0x04
  119. #define LNK_X8 0x08
  120. #define LNK_X12 0x0C
  121. #define LNK_X16 0x10
  122. #define LNK_X32 0x20
  123. /*Field definitions of Link Status Register */
  124. #define LNK_SPEED 0x000F
  125. #define NEG_LINK_WD 0x03F0
  126. #define LNK_TRN_ERR 0x0400
  127. #define LNK_TRN 0x0800
  128. #define SLOT_CLK_CONF 0x1000
  129. /* Field definitions in Slot Capabilities Register */
  130. #define ATTN_BUTTN_PRSN 0x00000001
  131. #define PWR_CTRL_PRSN 0x00000002
  132. #define MRL_SENS_PRSN 0x00000004
  133. #define ATTN_LED_PRSN 0x00000008
  134. #define PWR_LED_PRSN 0x00000010
  135. #define HP_SUPR_RM_SUP 0x00000020
  136. #define HP_CAP 0x00000040
  137. #define SLOT_PWR_VALUE 0x000003F8
  138. #define SLOT_PWR_LIMIT 0x00000C00
  139. #define PSN 0xFFF80000 /* PSN: Physical Slot Number */
  140. /* Field definitions in Slot Control Register */
  141. #define ATTN_BUTTN_ENABLE 0x0001
  142. #define PWR_FAULT_DETECT_ENABLE 0x0002
  143. #define MRL_DETECT_ENABLE 0x0004
  144. #define PRSN_DETECT_ENABLE 0x0008
  145. #define CMD_CMPL_INTR_ENABLE 0x0010
  146. #define HP_INTR_ENABLE 0x0020
  147. #define ATTN_LED_CTRL 0x00C0
  148. #define PWR_LED_CTRL 0x0300
  149. #define PWR_CTRL 0x0400
  150. #define EMI_CTRL 0x0800
  151. /* Attention indicator and Power indicator states */
  152. #define LED_ON 0x01
  153. #define LED_BLINK 0x10
  154. #define LED_OFF 0x11
  155. /* Power Control Command */
  156. #define POWER_ON 0
  157. #define POWER_OFF 0x0400
  158. /* EMI Status defines */
  159. #define EMI_DISENGAGED 0
  160. #define EMI_ENGAGED 1
  161. /* Field definitions in Slot Status Register */
  162. #define ATTN_BUTTN_PRESSED 0x0001
  163. #define PWR_FAULT_DETECTED 0x0002
  164. #define MRL_SENS_CHANGED 0x0004
  165. #define PRSN_DETECT_CHANGED 0x0008
  166. #define CMD_COMPLETED 0x0010
  167. #define MRL_STATE 0x0020
  168. #define PRSN_STATE 0x0040
  169. #define EMI_STATE 0x0080
  170. #define EMI_STATUS_BIT 7
  171. static irqreturn_t pcie_isr(int irq, void *dev_id);
  172. static void start_int_poll_timer(struct controller *ctrl, int sec);
  173. /* This is the interrupt polling timeout function. */
  174. static void int_poll_timeout(unsigned long data)
  175. {
  176. struct controller *ctrl = (struct controller *)data;
  177. /* Poll for interrupt events. regs == NULL => polling */
  178. pcie_isr(0, ctrl);
  179. init_timer(&ctrl->poll_timer);
  180. if (!pciehp_poll_time)
  181. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  182. start_int_poll_timer(ctrl, pciehp_poll_time);
  183. }
  184. /* This function starts the interrupt polling timer. */
  185. static void start_int_poll_timer(struct controller *ctrl, int sec)
  186. {
  187. /* Clamp to sane value */
  188. if ((sec <= 0) || (sec > 60))
  189. sec = 2;
  190. ctrl->poll_timer.function = &int_poll_timeout;
  191. ctrl->poll_timer.data = (unsigned long)ctrl;
  192. ctrl->poll_timer.expires = jiffies + sec * HZ;
  193. add_timer(&ctrl->poll_timer);
  194. }
  195. static inline int pcie_wait_cmd(struct controller *ctrl)
  196. {
  197. int retval = 0;
  198. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  199. unsigned long timeout = msecs_to_jiffies(msecs);
  200. int rc;
  201. rc = wait_event_interruptible_timeout(ctrl->queue,
  202. !ctrl->cmd_busy, timeout);
  203. if (!rc)
  204. dbg("Command not completed in 1000 msec\n");
  205. else if (rc < 0) {
  206. retval = -EINTR;
  207. info("Command was interrupted by a signal\n");
  208. }
  209. return retval;
  210. }
  211. /**
  212. * pcie_write_cmd - Issue controller command
  213. * @slot: slot to which the command is issued
  214. * @cmd: command value written to slot control register
  215. * @mask: bitmask of slot control register to be modified
  216. */
  217. static int pcie_write_cmd(struct slot *slot, u16 cmd, u16 mask)
  218. {
  219. struct controller *ctrl = slot->ctrl;
  220. int retval = 0;
  221. u16 slot_status;
  222. u16 slot_ctrl;
  223. unsigned long flags;
  224. mutex_lock(&ctrl->ctrl_lock);
  225. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  226. if (retval) {
  227. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  228. goto out;
  229. }
  230. if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) {
  231. /* After 1 sec and CMD_COMPLETED still not set, just
  232. proceed forward to issue the next command according
  233. to spec. Just print out the error message */
  234. dbg("%s: CMD_COMPLETED not clear after 1 sec.\n",
  235. __func__);
  236. }
  237. spin_lock_irqsave(&ctrl->lock, flags);
  238. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  239. if (retval) {
  240. err("%s: Cannot read SLOTCTRL register\n", __func__);
  241. goto out_spin_unlock;
  242. }
  243. slot_ctrl &= ~mask;
  244. slot_ctrl |= ((cmd & mask) | CMD_CMPL_INTR_ENABLE);
  245. ctrl->cmd_busy = 1;
  246. retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl);
  247. if (retval)
  248. err("%s: Cannot write to SLOTCTRL register\n", __func__);
  249. out_spin_unlock:
  250. spin_unlock_irqrestore(&ctrl->lock, flags);
  251. /*
  252. * Wait for command completion.
  253. */
  254. if (!retval)
  255. retval = pcie_wait_cmd(ctrl);
  256. out:
  257. mutex_unlock(&ctrl->ctrl_lock);
  258. return retval;
  259. }
  260. static int hpc_check_lnk_status(struct controller *ctrl)
  261. {
  262. u16 lnk_status;
  263. int retval = 0;
  264. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  265. if (retval) {
  266. err("%s: Cannot read LNKSTATUS register\n", __func__);
  267. return retval;
  268. }
  269. dbg("%s: lnk_status = %x\n", __func__, lnk_status);
  270. if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) ||
  271. !(lnk_status & NEG_LINK_WD)) {
  272. err("%s : Link Training Error occurs \n", __func__);
  273. retval = -1;
  274. return retval;
  275. }
  276. return retval;
  277. }
  278. static int hpc_get_attention_status(struct slot *slot, u8 *status)
  279. {
  280. struct controller *ctrl = slot->ctrl;
  281. u16 slot_ctrl;
  282. u8 atten_led_state;
  283. int retval = 0;
  284. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  285. if (retval) {
  286. err("%s: Cannot read SLOTCTRL register\n", __func__);
  287. return retval;
  288. }
  289. dbg("%s: SLOTCTRL %x, value read %x\n",
  290. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  291. atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;
  292. switch (atten_led_state) {
  293. case 0:
  294. *status = 0xFF; /* Reserved */
  295. break;
  296. case 1:
  297. *status = 1; /* On */
  298. break;
  299. case 2:
  300. *status = 2; /* Blink */
  301. break;
  302. case 3:
  303. *status = 0; /* Off */
  304. break;
  305. default:
  306. *status = 0xFF;
  307. break;
  308. }
  309. return 0;
  310. }
  311. static int hpc_get_power_status(struct slot *slot, u8 *status)
  312. {
  313. struct controller *ctrl = slot->ctrl;
  314. u16 slot_ctrl;
  315. u8 pwr_state;
  316. int retval = 0;
  317. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  318. if (retval) {
  319. err("%s: Cannot read SLOTCTRL register\n", __func__);
  320. return retval;
  321. }
  322. dbg("%s: SLOTCTRL %x value read %x\n",
  323. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  324. pwr_state = (slot_ctrl & PWR_CTRL) >> 10;
  325. switch (pwr_state) {
  326. case 0:
  327. *status = 1;
  328. break;
  329. case 1:
  330. *status = 0;
  331. break;
  332. default:
  333. *status = 0xFF;
  334. break;
  335. }
  336. return retval;
  337. }
  338. static int hpc_get_latch_status(struct slot *slot, u8 *status)
  339. {
  340. struct controller *ctrl = slot->ctrl;
  341. u16 slot_status;
  342. int retval = 0;
  343. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  344. if (retval) {
  345. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  346. return retval;
  347. }
  348. *status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;
  349. return 0;
  350. }
  351. static int hpc_get_adapter_status(struct slot *slot, u8 *status)
  352. {
  353. struct controller *ctrl = slot->ctrl;
  354. u16 slot_status;
  355. u8 card_state;
  356. int retval = 0;
  357. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  358. if (retval) {
  359. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  360. return retval;
  361. }
  362. card_state = (u8)((slot_status & PRSN_STATE) >> 6);
  363. *status = (card_state == 1) ? 1 : 0;
  364. return 0;
  365. }
  366. static int hpc_query_power_fault(struct slot *slot)
  367. {
  368. struct controller *ctrl = slot->ctrl;
  369. u16 slot_status;
  370. u8 pwr_fault;
  371. int retval = 0;
  372. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  373. if (retval) {
  374. err("%s: Cannot check for power fault\n", __func__);
  375. return retval;
  376. }
  377. pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
  378. return pwr_fault;
  379. }
  380. static int hpc_get_emi_status(struct slot *slot, u8 *status)
  381. {
  382. struct controller *ctrl = slot->ctrl;
  383. u16 slot_status;
  384. int retval = 0;
  385. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  386. if (retval) {
  387. err("%s : Cannot check EMI status\n", __func__);
  388. return retval;
  389. }
  390. *status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT;
  391. return retval;
  392. }
  393. static int hpc_toggle_emi(struct slot *slot)
  394. {
  395. u16 slot_cmd;
  396. u16 cmd_mask;
  397. int rc;
  398. slot_cmd = EMI_CTRL;
  399. cmd_mask = EMI_CTRL;
  400. if (!pciehp_poll_mode) {
  401. slot_cmd = slot_cmd | HP_INTR_ENABLE;
  402. cmd_mask = cmd_mask | HP_INTR_ENABLE;
  403. }
  404. rc = pcie_write_cmd(slot, slot_cmd, cmd_mask);
  405. slot->last_emi_toggle = get_seconds();
  406. return rc;
  407. }
  408. static int hpc_set_attention_status(struct slot *slot, u8 value)
  409. {
  410. struct controller *ctrl = slot->ctrl;
  411. u16 slot_cmd;
  412. u16 cmd_mask;
  413. int rc;
  414. cmd_mask = ATTN_LED_CTRL;
  415. switch (value) {
  416. case 0 : /* turn off */
  417. slot_cmd = 0x00C0;
  418. break;
  419. case 1: /* turn on */
  420. slot_cmd = 0x0040;
  421. break;
  422. case 2: /* turn blink */
  423. slot_cmd = 0x0080;
  424. break;
  425. default:
  426. return -1;
  427. }
  428. if (!pciehp_poll_mode) {
  429. slot_cmd = slot_cmd | HP_INTR_ENABLE;
  430. cmd_mask = cmd_mask | HP_INTR_ENABLE;
  431. }
  432. rc = pcie_write_cmd(slot, slot_cmd, cmd_mask);
  433. dbg("%s: SLOTCTRL %x write cmd %x\n",
  434. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  435. return rc;
  436. }
  437. static void hpc_set_green_led_on(struct slot *slot)
  438. {
  439. struct controller *ctrl = slot->ctrl;
  440. u16 slot_cmd;
  441. u16 cmd_mask;
  442. slot_cmd = 0x0100;
  443. cmd_mask = PWR_LED_CTRL;
  444. if (!pciehp_poll_mode) {
  445. slot_cmd = slot_cmd | HP_INTR_ENABLE;
  446. cmd_mask = cmd_mask | HP_INTR_ENABLE;
  447. }
  448. pcie_write_cmd(slot, slot_cmd, cmd_mask);
  449. dbg("%s: SLOTCTRL %x write cmd %x\n",
  450. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  451. }
  452. static void hpc_set_green_led_off(struct slot *slot)
  453. {
  454. struct controller *ctrl = slot->ctrl;
  455. u16 slot_cmd;
  456. u16 cmd_mask;
  457. slot_cmd = 0x0300;
  458. cmd_mask = PWR_LED_CTRL;
  459. if (!pciehp_poll_mode) {
  460. slot_cmd = slot_cmd | HP_INTR_ENABLE;
  461. cmd_mask = cmd_mask | HP_INTR_ENABLE;
  462. }
  463. pcie_write_cmd(slot, slot_cmd, cmd_mask);
  464. dbg("%s: SLOTCTRL %x write cmd %x\n",
  465. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  466. }
  467. static void hpc_set_green_led_blink(struct slot *slot)
  468. {
  469. struct controller *ctrl = slot->ctrl;
  470. u16 slot_cmd;
  471. u16 cmd_mask;
  472. slot_cmd = 0x0200;
  473. cmd_mask = PWR_LED_CTRL;
  474. if (!pciehp_poll_mode) {
  475. slot_cmd = slot_cmd | HP_INTR_ENABLE;
  476. cmd_mask = cmd_mask | HP_INTR_ENABLE;
  477. }
  478. pcie_write_cmd(slot, slot_cmd, cmd_mask);
  479. dbg("%s: SLOTCTRL %x write cmd %x\n",
  480. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  481. }
  482. static void hpc_release_ctlr(struct controller *ctrl)
  483. {
  484. if (pciehp_poll_mode)
  485. del_timer(&ctrl->poll_timer);
  486. else
  487. free_irq(ctrl->pci_dev->irq, ctrl);
  488. /*
  489. * If this is the last controller to be released, destroy the
  490. * pciehp work queue
  491. */
  492. if (atomic_dec_and_test(&pciehp_num_controllers))
  493. destroy_workqueue(pciehp_wq);
  494. }
  495. static int hpc_power_on_slot(struct slot * slot)
  496. {
  497. struct controller *ctrl = slot->ctrl;
  498. u16 slot_cmd;
  499. u16 cmd_mask;
  500. u16 slot_status;
  501. int retval = 0;
  502. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  503. /* Clear sticky power-fault bit from previous power failures */
  504. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  505. if (retval) {
  506. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  507. return retval;
  508. }
  509. slot_status &= PWR_FAULT_DETECTED;
  510. if (slot_status) {
  511. retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
  512. if (retval) {
  513. err("%s: Cannot write to SLOTSTATUS register\n",
  514. __func__);
  515. return retval;
  516. }
  517. }
  518. slot_cmd = POWER_ON;
  519. cmd_mask = PWR_CTRL;
  520. /* Enable detection that we turned off at slot power-off time */
  521. if (!pciehp_poll_mode) {
  522. slot_cmd = slot_cmd |
  523. PWR_FAULT_DETECT_ENABLE |
  524. MRL_DETECT_ENABLE |
  525. PRSN_DETECT_ENABLE |
  526. HP_INTR_ENABLE;
  527. cmd_mask = cmd_mask |
  528. PWR_FAULT_DETECT_ENABLE |
  529. MRL_DETECT_ENABLE |
  530. PRSN_DETECT_ENABLE |
  531. HP_INTR_ENABLE;
  532. }
  533. retval = pcie_write_cmd(slot, slot_cmd, cmd_mask);
  534. if (retval) {
  535. err("%s: Write %x command failed!\n", __func__, slot_cmd);
  536. return -1;
  537. }
  538. dbg("%s: SLOTCTRL %x write cmd %x\n",
  539. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  540. return retval;
  541. }
  542. static inline int pcie_mask_bad_dllp(struct controller *ctrl)
  543. {
  544. struct pci_dev *dev = ctrl->pci_dev;
  545. int pos;
  546. u32 reg;
  547. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  548. if (!pos)
  549. return 0;
  550. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  551. if (reg & PCI_ERR_COR_BAD_DLLP)
  552. return 0;
  553. reg |= PCI_ERR_COR_BAD_DLLP;
  554. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  555. return 1;
  556. }
  557. static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
  558. {
  559. struct pci_dev *dev = ctrl->pci_dev;
  560. u32 reg;
  561. int pos;
  562. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  563. if (!pos)
  564. return;
  565. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  566. if (!(reg & PCI_ERR_COR_BAD_DLLP))
  567. return;
  568. reg &= ~PCI_ERR_COR_BAD_DLLP;
  569. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  570. }
  571. static int hpc_power_off_slot(struct slot * slot)
  572. {
  573. struct controller *ctrl = slot->ctrl;
  574. u16 slot_cmd;
  575. u16 cmd_mask;
  576. int retval = 0;
  577. int changed;
  578. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  579. /*
  580. * Set Bad DLLP Mask bit in Correctable Error Mask
  581. * Register. This is the workaround against Bad DLLP error
  582. * that sometimes happens during turning power off the slot
  583. * which conforms to PCI Express 1.0a spec.
  584. */
  585. changed = pcie_mask_bad_dllp(ctrl);
  586. slot_cmd = POWER_OFF;
  587. cmd_mask = PWR_CTRL;
  588. /*
  589. * If we get MRL or presence detect interrupts now, the isr
  590. * will notice the sticky power-fault bit too and issue power
  591. * indicator change commands. This will lead to an endless loop
  592. * of command completions, since the power-fault bit remains on
  593. * till the slot is powered on again.
  594. */
  595. if (!pciehp_poll_mode) {
  596. slot_cmd = (slot_cmd &
  597. ~PWR_FAULT_DETECT_ENABLE &
  598. ~MRL_DETECT_ENABLE &
  599. ~PRSN_DETECT_ENABLE) | HP_INTR_ENABLE;
  600. cmd_mask = cmd_mask |
  601. PWR_FAULT_DETECT_ENABLE |
  602. MRL_DETECT_ENABLE |
  603. PRSN_DETECT_ENABLE |
  604. HP_INTR_ENABLE;
  605. }
  606. retval = pcie_write_cmd(slot, slot_cmd, cmd_mask);
  607. if (retval) {
  608. err("%s: Write command failed!\n", __func__);
  609. retval = -1;
  610. goto out;
  611. }
  612. dbg("%s: SLOTCTRL %x write cmd %x\n",
  613. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  614. /*
  615. * After turning power off, we must wait for at least 1 second
  616. * before taking any action that relies on power having been
  617. * removed from the slot/adapter.
  618. */
  619. msleep(1000);
  620. out:
  621. if (changed)
  622. pcie_unmask_bad_dllp(ctrl);
  623. return retval;
  624. }
  625. static irqreturn_t pcie_isr(int irq, void *dev_id)
  626. {
  627. struct controller *ctrl = (struct controller *)dev_id;
  628. u16 slot_status, intr_detect, intr_loc;
  629. u16 temp_word;
  630. int hp_slot = 0; /* only 1 slot per PCI Express port */
  631. int rc = 0;
  632. unsigned long flags;
  633. rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  634. if (rc) {
  635. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  636. return IRQ_NONE;
  637. }
  638. intr_detect = (ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED |
  639. MRL_SENS_CHANGED | PRSN_DETECT_CHANGED | CMD_COMPLETED);
  640. intr_loc = slot_status & intr_detect;
  641. /* Check to see if it was our interrupt */
  642. if ( !intr_loc )
  643. return IRQ_NONE;
  644. dbg("%s: intr_loc %x\n", __func__, intr_loc);
  645. /* Mask Hot-plug Interrupt Enable */
  646. if (!pciehp_poll_mode) {
  647. spin_lock_irqsave(&ctrl->lock, flags);
  648. rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
  649. if (rc) {
  650. err("%s: Cannot read SLOT_CTRL register\n",
  651. __func__);
  652. spin_unlock_irqrestore(&ctrl->lock, flags);
  653. return IRQ_NONE;
  654. }
  655. dbg("%s: pciehp_readw(SLOTCTRL) with value %x\n",
  656. __func__, temp_word);
  657. temp_word = (temp_word & ~HP_INTR_ENABLE &
  658. ~CMD_CMPL_INTR_ENABLE) | 0x00;
  659. rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
  660. if (rc) {
  661. err("%s: Cannot write to SLOTCTRL register\n",
  662. __func__);
  663. spin_unlock_irqrestore(&ctrl->lock, flags);
  664. return IRQ_NONE;
  665. }
  666. spin_unlock_irqrestore(&ctrl->lock, flags);
  667. rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  668. if (rc) {
  669. err("%s: Cannot read SLOT_STATUS register\n",
  670. __func__);
  671. return IRQ_NONE;
  672. }
  673. dbg("%s: pciehp_readw(SLOTSTATUS) with value %x\n",
  674. __func__, slot_status);
  675. /* Clear command complete interrupt caused by this write */
  676. temp_word = 0x1f;
  677. rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
  678. if (rc) {
  679. err("%s: Cannot write to SLOTSTATUS register\n",
  680. __func__);
  681. return IRQ_NONE;
  682. }
  683. }
  684. if (intr_loc & CMD_COMPLETED) {
  685. /*
  686. * Command Complete Interrupt Pending
  687. */
  688. ctrl->cmd_busy = 0;
  689. wake_up_interruptible(&ctrl->queue);
  690. }
  691. if (intr_loc & MRL_SENS_CHANGED)
  692. pciehp_handle_switch_change(hp_slot, ctrl);
  693. if (intr_loc & ATTN_BUTTN_PRESSED)
  694. pciehp_handle_attention_button(hp_slot, ctrl);
  695. if (intr_loc & PRSN_DETECT_CHANGED)
  696. pciehp_handle_presence_change(hp_slot, ctrl);
  697. if (intr_loc & PWR_FAULT_DETECTED)
  698. pciehp_handle_power_fault(hp_slot, ctrl);
  699. /* Clear all events after serving them */
  700. temp_word = 0x1F;
  701. rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
  702. if (rc) {
  703. err("%s: Cannot write to SLOTSTATUS register\n", __func__);
  704. return IRQ_NONE;
  705. }
  706. /* Unmask Hot-plug Interrupt Enable */
  707. if (!pciehp_poll_mode) {
  708. spin_lock_irqsave(&ctrl->lock, flags);
  709. rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
  710. if (rc) {
  711. err("%s: Cannot read SLOTCTRL register\n",
  712. __func__);
  713. spin_unlock_irqrestore(&ctrl->lock, flags);
  714. return IRQ_NONE;
  715. }
  716. dbg("%s: Unmask Hot-plug Interrupt Enable\n", __func__);
  717. temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE;
  718. rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
  719. if (rc) {
  720. err("%s: Cannot write to SLOTCTRL register\n",
  721. __func__);
  722. spin_unlock_irqrestore(&ctrl->lock, flags);
  723. return IRQ_NONE;
  724. }
  725. spin_unlock_irqrestore(&ctrl->lock, flags);
  726. rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  727. if (rc) {
  728. err("%s: Cannot read SLOT_STATUS register\n",
  729. __func__);
  730. return IRQ_NONE;
  731. }
  732. /* Clear command complete interrupt caused by this write */
  733. temp_word = 0x1F;
  734. rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
  735. if (rc) {
  736. err("%s: Cannot write to SLOTSTATUS failed\n",
  737. __func__);
  738. return IRQ_NONE;
  739. }
  740. dbg("%s: pciehp_writew(SLOTSTATUS) with value %x\n",
  741. __func__, temp_word);
  742. }
  743. return IRQ_HANDLED;
  744. }
  745. static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  746. {
  747. struct controller *ctrl = slot->ctrl;
  748. enum pcie_link_speed lnk_speed;
  749. u32 lnk_cap;
  750. int retval = 0;
  751. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  752. if (retval) {
  753. err("%s: Cannot read LNKCAP register\n", __func__);
  754. return retval;
  755. }
  756. switch (lnk_cap & 0x000F) {
  757. case 1:
  758. lnk_speed = PCIE_2PT5GB;
  759. break;
  760. default:
  761. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  762. break;
  763. }
  764. *value = lnk_speed;
  765. dbg("Max link speed = %d\n", lnk_speed);
  766. return retval;
  767. }
  768. static int hpc_get_max_lnk_width(struct slot *slot,
  769. enum pcie_link_width *value)
  770. {
  771. struct controller *ctrl = slot->ctrl;
  772. enum pcie_link_width lnk_wdth;
  773. u32 lnk_cap;
  774. int retval = 0;
  775. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  776. if (retval) {
  777. err("%s: Cannot read LNKCAP register\n", __func__);
  778. return retval;
  779. }
  780. switch ((lnk_cap & 0x03F0) >> 4){
  781. case 0:
  782. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  783. break;
  784. case 1:
  785. lnk_wdth = PCIE_LNK_X1;
  786. break;
  787. case 2:
  788. lnk_wdth = PCIE_LNK_X2;
  789. break;
  790. case 4:
  791. lnk_wdth = PCIE_LNK_X4;
  792. break;
  793. case 8:
  794. lnk_wdth = PCIE_LNK_X8;
  795. break;
  796. case 12:
  797. lnk_wdth = PCIE_LNK_X12;
  798. break;
  799. case 16:
  800. lnk_wdth = PCIE_LNK_X16;
  801. break;
  802. case 32:
  803. lnk_wdth = PCIE_LNK_X32;
  804. break;
  805. default:
  806. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  807. break;
  808. }
  809. *value = lnk_wdth;
  810. dbg("Max link width = %d\n", lnk_wdth);
  811. return retval;
  812. }
  813. static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  814. {
  815. struct controller *ctrl = slot->ctrl;
  816. enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
  817. int retval = 0;
  818. u16 lnk_status;
  819. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  820. if (retval) {
  821. err("%s: Cannot read LNKSTATUS register\n", __func__);
  822. return retval;
  823. }
  824. switch (lnk_status & 0x0F) {
  825. case 1:
  826. lnk_speed = PCIE_2PT5GB;
  827. break;
  828. default:
  829. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  830. break;
  831. }
  832. *value = lnk_speed;
  833. dbg("Current link speed = %d\n", lnk_speed);
  834. return retval;
  835. }
  836. static int hpc_get_cur_lnk_width(struct slot *slot,
  837. enum pcie_link_width *value)
  838. {
  839. struct controller *ctrl = slot->ctrl;
  840. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  841. int retval = 0;
  842. u16 lnk_status;
  843. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  844. if (retval) {
  845. err("%s: Cannot read LNKSTATUS register\n", __func__);
  846. return retval;
  847. }
  848. switch ((lnk_status & 0x03F0) >> 4){
  849. case 0:
  850. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  851. break;
  852. case 1:
  853. lnk_wdth = PCIE_LNK_X1;
  854. break;
  855. case 2:
  856. lnk_wdth = PCIE_LNK_X2;
  857. break;
  858. case 4:
  859. lnk_wdth = PCIE_LNK_X4;
  860. break;
  861. case 8:
  862. lnk_wdth = PCIE_LNK_X8;
  863. break;
  864. case 12:
  865. lnk_wdth = PCIE_LNK_X12;
  866. break;
  867. case 16:
  868. lnk_wdth = PCIE_LNK_X16;
  869. break;
  870. case 32:
  871. lnk_wdth = PCIE_LNK_X32;
  872. break;
  873. default:
  874. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  875. break;
  876. }
  877. *value = lnk_wdth;
  878. dbg("Current link width = %d\n", lnk_wdth);
  879. return retval;
  880. }
  881. static struct hpc_ops pciehp_hpc_ops = {
  882. .power_on_slot = hpc_power_on_slot,
  883. .power_off_slot = hpc_power_off_slot,
  884. .set_attention_status = hpc_set_attention_status,
  885. .get_power_status = hpc_get_power_status,
  886. .get_attention_status = hpc_get_attention_status,
  887. .get_latch_status = hpc_get_latch_status,
  888. .get_adapter_status = hpc_get_adapter_status,
  889. .get_emi_status = hpc_get_emi_status,
  890. .toggle_emi = hpc_toggle_emi,
  891. .get_max_bus_speed = hpc_get_max_lnk_speed,
  892. .get_cur_bus_speed = hpc_get_cur_lnk_speed,
  893. .get_max_lnk_width = hpc_get_max_lnk_width,
  894. .get_cur_lnk_width = hpc_get_cur_lnk_width,
  895. .query_power_fault = hpc_query_power_fault,
  896. .green_led_on = hpc_set_green_led_on,
  897. .green_led_off = hpc_set_green_led_off,
  898. .green_led_blink = hpc_set_green_led_blink,
  899. .release_ctlr = hpc_release_ctlr,
  900. .check_lnk_status = hpc_check_lnk_status,
  901. };
  902. #ifdef CONFIG_ACPI
  903. int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev)
  904. {
  905. acpi_status status;
  906. acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev));
  907. struct pci_dev *pdev = dev;
  908. struct pci_bus *parent;
  909. struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
  910. /*
  911. * Per PCI firmware specification, we should run the ACPI _OSC
  912. * method to get control of hotplug hardware before using it.
  913. * If an _OSC is missing, we look for an OSHP to do the same thing.
  914. * To handle different BIOS behavior, we look for _OSC and OSHP
  915. * within the scope of the hotplug controller and its parents, upto
  916. * the host bridge under which this controller exists.
  917. */
  918. while (!handle) {
  919. /*
  920. * This hotplug controller was not listed in the ACPI name
  921. * space at all. Try to get acpi handle of parent pci bus.
  922. */
  923. if (!pdev || !pdev->bus->parent)
  924. break;
  925. parent = pdev->bus->parent;
  926. dbg("Could not find %s in acpi namespace, trying parent\n",
  927. pci_name(pdev));
  928. if (!parent->self)
  929. /* Parent must be a host bridge */
  930. handle = acpi_get_pci_rootbridge_handle(
  931. pci_domain_nr(parent),
  932. parent->number);
  933. else
  934. handle = DEVICE_ACPI_HANDLE(
  935. &(parent->self->dev));
  936. pdev = parent->self;
  937. }
  938. while (handle) {
  939. acpi_get_name(handle, ACPI_FULL_PATHNAME, &string);
  940. dbg("Trying to get hotplug control for %s \n",
  941. (char *)string.pointer);
  942. status = pci_osc_control_set(handle,
  943. OSC_PCI_EXPRESS_CAP_STRUCTURE_CONTROL |
  944. OSC_PCI_EXPRESS_NATIVE_HP_CONTROL);
  945. if (status == AE_NOT_FOUND)
  946. status = acpi_run_oshp(handle);
  947. if (ACPI_SUCCESS(status)) {
  948. dbg("Gained control for hotplug HW for pci %s (%s)\n",
  949. pci_name(dev), (char *)string.pointer);
  950. kfree(string.pointer);
  951. return 0;
  952. }
  953. if (acpi_root_bridge(handle))
  954. break;
  955. chandle = handle;
  956. status = acpi_get_parent(chandle, &handle);
  957. if (ACPI_FAILURE(status))
  958. break;
  959. }
  960. err("Cannot get control of hotplug hardware for pci %s\n",
  961. pci_name(dev));
  962. kfree(string.pointer);
  963. return -1;
  964. }
  965. #endif
  966. static int pcie_init_hardware_part1(struct controller *ctrl,
  967. struct pcie_device *dev)
  968. {
  969. int rc;
  970. u16 temp_word;
  971. u32 slot_cap;
  972. u16 slot_status;
  973. rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap);
  974. if (rc) {
  975. err("%s: Cannot read SLOTCAP register\n", __func__);
  976. return -1;
  977. }
  978. /* Mask Hot-plug Interrupt Enable */
  979. rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
  980. if (rc) {
  981. err("%s: Cannot read SLOTCTRL register\n", __func__);
  982. return -1;
  983. }
  984. dbg("%s: SLOTCTRL %x value read %x\n",
  985. __func__, ctrl->cap_base + SLOTCTRL, temp_word);
  986. temp_word = (temp_word & ~HP_INTR_ENABLE & ~CMD_CMPL_INTR_ENABLE) |
  987. 0x00;
  988. rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
  989. if (rc) {
  990. err("%s: Cannot write to SLOTCTRL register\n", __func__);
  991. return -1;
  992. }
  993. rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  994. if (rc) {
  995. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  996. return -1;
  997. }
  998. temp_word = 0x1F; /* Clear all events */
  999. rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
  1000. if (rc) {
  1001. err("%s: Cannot write to SLOTSTATUS register\n", __func__);
  1002. return -1;
  1003. }
  1004. return 0;
  1005. }
  1006. int pcie_init_hardware_part2(struct controller *ctrl, struct pcie_device *dev)
  1007. {
  1008. int rc;
  1009. u16 temp_word;
  1010. u16 intr_enable = 0;
  1011. u32 slot_cap;
  1012. u16 slot_status;
  1013. rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
  1014. if (rc) {
  1015. err("%s: Cannot read SLOTCTRL register\n", __func__);
  1016. goto abort;
  1017. }
  1018. intr_enable = intr_enable | PRSN_DETECT_ENABLE;
  1019. rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap);
  1020. if (rc) {
  1021. err("%s: Cannot read SLOTCAP register\n", __func__);
  1022. goto abort;
  1023. }
  1024. if (ATTN_BUTTN(slot_cap))
  1025. intr_enable = intr_enable | ATTN_BUTTN_ENABLE;
  1026. if (POWER_CTRL(slot_cap))
  1027. intr_enable = intr_enable | PWR_FAULT_DETECT_ENABLE;
  1028. if (MRL_SENS(slot_cap))
  1029. intr_enable = intr_enable | MRL_DETECT_ENABLE;
  1030. temp_word = (temp_word & ~intr_enable) | intr_enable;
  1031. if (pciehp_poll_mode) {
  1032. temp_word = (temp_word & ~HP_INTR_ENABLE) | 0x0;
  1033. } else {
  1034. temp_word = (temp_word & ~HP_INTR_ENABLE) | HP_INTR_ENABLE;
  1035. }
  1036. /*
  1037. * Unmask Hot-plug Interrupt Enable for the interrupt
  1038. * notification mechanism case.
  1039. */
  1040. rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
  1041. if (rc) {
  1042. err("%s: Cannot write to SLOTCTRL register\n", __func__);
  1043. goto abort;
  1044. }
  1045. rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  1046. if (rc) {
  1047. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  1048. goto abort_disable_intr;
  1049. }
  1050. temp_word = 0x1F; /* Clear all events */
  1051. rc = pciehp_writew(ctrl, SLOTSTATUS, temp_word);
  1052. if (rc) {
  1053. err("%s: Cannot write to SLOTSTATUS register\n", __func__);
  1054. goto abort_disable_intr;
  1055. }
  1056. if (pciehp_force) {
  1057. dbg("Bypassing BIOS check for pciehp use on %s\n",
  1058. pci_name(ctrl->pci_dev));
  1059. } else {
  1060. rc = pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev);
  1061. if (rc)
  1062. goto abort_disable_intr;
  1063. }
  1064. return 0;
  1065. /* We end up here for the many possible ways to fail this API. */
  1066. abort_disable_intr:
  1067. rc = pciehp_readw(ctrl, SLOTCTRL, &temp_word);
  1068. if (!rc) {
  1069. temp_word &= ~(intr_enable | HP_INTR_ENABLE);
  1070. rc = pciehp_writew(ctrl, SLOTCTRL, temp_word);
  1071. }
  1072. if (rc)
  1073. err("%s : disabling interrupts failed\n", __func__);
  1074. abort:
  1075. return -1;
  1076. }
  1077. int pcie_init(struct controller *ctrl, struct pcie_device *dev)
  1078. {
  1079. int rc;
  1080. u16 cap_reg;
  1081. u32 slot_cap;
  1082. int cap_base;
  1083. u16 slot_status, slot_ctrl;
  1084. struct pci_dev *pdev;
  1085. pdev = dev->port;
  1086. ctrl->pci_dev = pdev; /* save pci_dev in context */
  1087. dbg("%s: hotplug controller vendor id 0x%x device id 0x%x\n",
  1088. __func__, pdev->vendor, pdev->device);
  1089. cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  1090. if (cap_base == 0) {
  1091. dbg("%s: Can't find PCI_CAP_ID_EXP (0x10)\n", __func__);
  1092. goto abort;
  1093. }
  1094. ctrl->cap_base = cap_base;
  1095. dbg("%s: pcie_cap_base %x\n", __func__, cap_base);
  1096. rc = pciehp_readw(ctrl, CAPREG, &cap_reg);
  1097. if (rc) {
  1098. err("%s: Cannot read CAPREG register\n", __func__);
  1099. goto abort;
  1100. }
  1101. dbg("%s: CAPREG offset %x cap_reg %x\n",
  1102. __func__, ctrl->cap_base + CAPREG, cap_reg);
  1103. if (((cap_reg & SLOT_IMPL) == 0) ||
  1104. (((cap_reg & DEV_PORT_TYPE) != 0x0040)
  1105. && ((cap_reg & DEV_PORT_TYPE) != 0x0060))) {
  1106. dbg("%s : This is not a root port or the port is not "
  1107. "connected to a slot\n", __func__);
  1108. goto abort;
  1109. }
  1110. rc = pciehp_readl(ctrl, SLOTCAP, &slot_cap);
  1111. if (rc) {
  1112. err("%s: Cannot read SLOTCAP register\n", __func__);
  1113. goto abort;
  1114. }
  1115. dbg("%s: SLOTCAP offset %x slot_cap %x\n",
  1116. __func__, ctrl->cap_base + SLOTCAP, slot_cap);
  1117. if (!(slot_cap & HP_CAP)) {
  1118. dbg("%s : This slot is not hot-plug capable\n", __func__);
  1119. goto abort;
  1120. }
  1121. /* For debugging purpose */
  1122. rc = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  1123. if (rc) {
  1124. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  1125. goto abort;
  1126. }
  1127. dbg("%s: SLOTSTATUS offset %x slot_status %x\n",
  1128. __func__, ctrl->cap_base + SLOTSTATUS, slot_status);
  1129. rc = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  1130. if (rc) {
  1131. err("%s: Cannot read SLOTCTRL register\n", __func__);
  1132. goto abort;
  1133. }
  1134. dbg("%s: SLOTCTRL offset %x slot_ctrl %x\n",
  1135. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  1136. for (rc = 0; rc < DEVICE_COUNT_RESOURCE; rc++)
  1137. if (pci_resource_len(pdev, rc) > 0)
  1138. dbg("pci resource[%d] start=0x%llx(len=0x%llx)\n", rc,
  1139. (unsigned long long)pci_resource_start(pdev, rc),
  1140. (unsigned long long)pci_resource_len(pdev, rc));
  1141. info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  1142. pdev->vendor, pdev->device,
  1143. pdev->subsystem_vendor, pdev->subsystem_device);
  1144. mutex_init(&ctrl->crit_sect);
  1145. mutex_init(&ctrl->ctrl_lock);
  1146. spin_lock_init(&ctrl->lock);
  1147. /* setup wait queue */
  1148. init_waitqueue_head(&ctrl->queue);
  1149. /* return PCI Controller Info */
  1150. ctrl->slot_device_offset = 0;
  1151. ctrl->num_slots = 1;
  1152. ctrl->first_slot = slot_cap >> 19;
  1153. ctrl->ctrlcap = slot_cap & 0x0000007f;
  1154. rc = pcie_init_hardware_part1(ctrl, dev);
  1155. if (rc)
  1156. goto abort;
  1157. if (pciehp_poll_mode) {
  1158. /* Install interrupt polling timer. Start with 10 sec delay */
  1159. init_timer(&ctrl->poll_timer);
  1160. start_int_poll_timer(ctrl, 10);
  1161. } else {
  1162. /* Installs the interrupt handler */
  1163. rc = request_irq(ctrl->pci_dev->irq, pcie_isr, IRQF_SHARED,
  1164. MY_NAME, (void *)ctrl);
  1165. dbg("%s: request_irq %d for hpc%d (returns %d)\n",
  1166. __func__, ctrl->pci_dev->irq,
  1167. atomic_read(&pciehp_num_controllers), rc);
  1168. if (rc) {
  1169. err("Can't get irq %d for the hotplug controller\n",
  1170. ctrl->pci_dev->irq);
  1171. goto abort;
  1172. }
  1173. }
  1174. dbg("pciehp ctrl b:d:f:irq=0x%x:%x:%x:%x\n", pdev->bus->number,
  1175. PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn), dev->irq);
  1176. /*
  1177. * If this is the first controller to be initialized,
  1178. * initialize the pciehp work queue
  1179. */
  1180. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  1181. pciehp_wq = create_singlethread_workqueue("pciehpd");
  1182. if (!pciehp_wq) {
  1183. rc = -ENOMEM;
  1184. goto abort_free_irq;
  1185. }
  1186. }
  1187. rc = pcie_init_hardware_part2(ctrl, dev);
  1188. if (rc == 0) {
  1189. ctrl->hpc_ops = &pciehp_hpc_ops;
  1190. return 0;
  1191. }
  1192. abort_free_irq:
  1193. if (pciehp_poll_mode)
  1194. del_timer_sync(&ctrl->poll_timer);
  1195. else
  1196. free_irq(ctrl->pci_dev->irq, ctrl);
  1197. abort:
  1198. return -1;
  1199. }