sdhci.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/pci.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/leds.h>
  21. #include <linux/mmc/host.h>
  22. #include "sdhci.h"
  23. #define DRIVER_NAME "sdhci"
  24. #define DBG(f, x...) \
  25. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  26. static unsigned int debug_quirks = 0;
  27. /*
  28. * Different quirks to handle when the hardware deviates from a strict
  29. * interpretation of the SDHCI specification.
  30. */
  31. /* Controller doesn't honor resets unless we touch the clock register */
  32. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  33. /* Controller has bad caps bits, but really supports DMA */
  34. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  35. /* Controller doesn't like to be reset when there is no card inserted. */
  36. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  37. /* Controller doesn't like clearing the power reg before a change */
  38. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  39. /* Controller has flaky internal state so reset it on each ios change */
  40. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  41. /* Controller has an unusable DMA engine */
  42. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  43. /* Controller can only DMA from 32-bit aligned addresses */
  44. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<6)
  45. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  46. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<7)
  47. /* Controller needs to be reset after each request to stay stable */
  48. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<8)
  49. static const struct pci_device_id pci_ids[] __devinitdata = {
  50. {
  51. .vendor = PCI_VENDOR_ID_RICOH,
  52. .device = PCI_DEVICE_ID_RICOH_R5C822,
  53. .subvendor = PCI_VENDOR_ID_IBM,
  54. .subdevice = PCI_ANY_ID,
  55. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  56. SDHCI_QUIRK_FORCE_DMA,
  57. },
  58. {
  59. .vendor = PCI_VENDOR_ID_RICOH,
  60. .device = PCI_DEVICE_ID_RICOH_R5C822,
  61. .subvendor = PCI_VENDOR_ID_SAMSUNG,
  62. .subdevice = PCI_ANY_ID,
  63. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  64. SDHCI_QUIRK_NO_CARD_NO_RESET,
  65. },
  66. {
  67. .vendor = PCI_VENDOR_ID_RICOH,
  68. .device = PCI_DEVICE_ID_RICOH_R5C822,
  69. .subvendor = PCI_ANY_ID,
  70. .subdevice = PCI_ANY_ID,
  71. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  72. },
  73. {
  74. .vendor = PCI_VENDOR_ID_TI,
  75. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  76. .subvendor = PCI_ANY_ID,
  77. .subdevice = PCI_ANY_ID,
  78. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  79. },
  80. {
  81. .vendor = PCI_VENDOR_ID_ENE,
  82. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  83. .subvendor = PCI_ANY_ID,
  84. .subdevice = PCI_ANY_ID,
  85. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  86. SDHCI_QUIRK_BROKEN_DMA,
  87. },
  88. {
  89. .vendor = PCI_VENDOR_ID_ENE,
  90. .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
  91. .subvendor = PCI_ANY_ID,
  92. .subdevice = PCI_ANY_ID,
  93. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  94. SDHCI_QUIRK_BROKEN_DMA,
  95. },
  96. {
  97. .vendor = PCI_VENDOR_ID_ENE,
  98. .device = PCI_DEVICE_ID_ENE_CB714_SD,
  99. .subvendor = PCI_ANY_ID,
  100. .subdevice = PCI_ANY_ID,
  101. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  102. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  103. },
  104. {
  105. .vendor = PCI_VENDOR_ID_ENE,
  106. .device = PCI_DEVICE_ID_ENE_CB714_SD_2,
  107. .subvendor = PCI_ANY_ID,
  108. .subdevice = PCI_ANY_ID,
  109. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  110. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  111. },
  112. {
  113. .vendor = PCI_VENDOR_ID_JMICRON,
  114. .device = PCI_DEVICE_ID_JMICRON_JMB38X_SD,
  115. .subvendor = PCI_ANY_ID,
  116. .subdevice = PCI_ANY_ID,
  117. .driver_data = SDHCI_QUIRK_32BIT_DMA_ADDR |
  118. SDHCI_QUIRK_32BIT_DMA_SIZE |
  119. SDHCI_QUIRK_RESET_AFTER_REQUEST,
  120. },
  121. { /* Generic SD host controller */
  122. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  123. },
  124. { /* end: all zeroes */ },
  125. };
  126. MODULE_DEVICE_TABLE(pci, pci_ids);
  127. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  128. static void sdhci_finish_data(struct sdhci_host *);
  129. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  130. static void sdhci_finish_command(struct sdhci_host *);
  131. static void sdhci_dumpregs(struct sdhci_host *host)
  132. {
  133. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  134. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  135. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  136. readw(host->ioaddr + SDHCI_HOST_VERSION));
  137. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  138. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  139. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  140. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  141. readl(host->ioaddr + SDHCI_ARGUMENT),
  142. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  143. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  144. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  145. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  146. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  147. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  148. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  149. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  150. readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
  151. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  152. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  153. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  154. readl(host->ioaddr + SDHCI_INT_STATUS));
  155. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  156. readl(host->ioaddr + SDHCI_INT_ENABLE),
  157. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  158. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  159. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  160. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  161. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  162. readl(host->ioaddr + SDHCI_CAPABILITIES),
  163. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  164. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  165. }
  166. /*****************************************************************************\
  167. * *
  168. * Low level functions *
  169. * *
  170. \*****************************************************************************/
  171. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  172. {
  173. unsigned long timeout;
  174. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  175. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  176. SDHCI_CARD_PRESENT))
  177. return;
  178. }
  179. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  180. if (mask & SDHCI_RESET_ALL)
  181. host->clock = 0;
  182. /* Wait max 100 ms */
  183. timeout = 100;
  184. /* hw clears the bit when it's done */
  185. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  186. if (timeout == 0) {
  187. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  188. mmc_hostname(host->mmc), (int)mask);
  189. sdhci_dumpregs(host);
  190. return;
  191. }
  192. timeout--;
  193. mdelay(1);
  194. }
  195. }
  196. static void sdhci_init(struct sdhci_host *host)
  197. {
  198. u32 intmask;
  199. sdhci_reset(host, SDHCI_RESET_ALL);
  200. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  201. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  202. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  203. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  204. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  205. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  206. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  207. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  208. }
  209. static void sdhci_activate_led(struct sdhci_host *host)
  210. {
  211. u8 ctrl;
  212. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  213. ctrl |= SDHCI_CTRL_LED;
  214. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  215. }
  216. static void sdhci_deactivate_led(struct sdhci_host *host)
  217. {
  218. u8 ctrl;
  219. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  220. ctrl &= ~SDHCI_CTRL_LED;
  221. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  222. }
  223. #ifdef CONFIG_LEDS_CLASS
  224. static void sdhci_led_control(struct led_classdev *led,
  225. enum led_brightness brightness)
  226. {
  227. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  228. unsigned long flags;
  229. spin_lock_irqsave(&host->lock, flags);
  230. if (brightness == LED_OFF)
  231. sdhci_deactivate_led(host);
  232. else
  233. sdhci_activate_led(host);
  234. spin_unlock_irqrestore(&host->lock, flags);
  235. }
  236. #endif
  237. /*****************************************************************************\
  238. * *
  239. * Core functions *
  240. * *
  241. \*****************************************************************************/
  242. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  243. {
  244. return sg_virt(host->cur_sg);
  245. }
  246. static inline int sdhci_next_sg(struct sdhci_host* host)
  247. {
  248. /*
  249. * Skip to next SG entry.
  250. */
  251. host->cur_sg++;
  252. host->num_sg--;
  253. /*
  254. * Any entries left?
  255. */
  256. if (host->num_sg > 0) {
  257. host->offset = 0;
  258. host->remain = host->cur_sg->length;
  259. }
  260. return host->num_sg;
  261. }
  262. static void sdhci_read_block_pio(struct sdhci_host *host)
  263. {
  264. int blksize, chunk_remain;
  265. u32 data;
  266. char *buffer;
  267. int size;
  268. DBG("PIO reading\n");
  269. blksize = host->data->blksz;
  270. chunk_remain = 0;
  271. data = 0;
  272. buffer = sdhci_sg_to_buffer(host) + host->offset;
  273. while (blksize) {
  274. if (chunk_remain == 0) {
  275. data = readl(host->ioaddr + SDHCI_BUFFER);
  276. chunk_remain = min(blksize, 4);
  277. }
  278. size = min(host->remain, chunk_remain);
  279. chunk_remain -= size;
  280. blksize -= size;
  281. host->offset += size;
  282. host->remain -= size;
  283. while (size) {
  284. *buffer = data & 0xFF;
  285. buffer++;
  286. data >>= 8;
  287. size--;
  288. }
  289. if (host->remain == 0) {
  290. if (sdhci_next_sg(host) == 0) {
  291. BUG_ON(blksize != 0);
  292. return;
  293. }
  294. buffer = sdhci_sg_to_buffer(host);
  295. }
  296. }
  297. }
  298. static void sdhci_write_block_pio(struct sdhci_host *host)
  299. {
  300. int blksize, chunk_remain;
  301. u32 data;
  302. char *buffer;
  303. int bytes, size;
  304. DBG("PIO writing\n");
  305. blksize = host->data->blksz;
  306. chunk_remain = 4;
  307. data = 0;
  308. bytes = 0;
  309. buffer = sdhci_sg_to_buffer(host) + host->offset;
  310. while (blksize) {
  311. size = min(host->remain, chunk_remain);
  312. chunk_remain -= size;
  313. blksize -= size;
  314. host->offset += size;
  315. host->remain -= size;
  316. while (size) {
  317. data >>= 8;
  318. data |= (u32)*buffer << 24;
  319. buffer++;
  320. size--;
  321. }
  322. if (chunk_remain == 0) {
  323. writel(data, host->ioaddr + SDHCI_BUFFER);
  324. chunk_remain = min(blksize, 4);
  325. }
  326. if (host->remain == 0) {
  327. if (sdhci_next_sg(host) == 0) {
  328. BUG_ON(blksize != 0);
  329. return;
  330. }
  331. buffer = sdhci_sg_to_buffer(host);
  332. }
  333. }
  334. }
  335. static void sdhci_transfer_pio(struct sdhci_host *host)
  336. {
  337. u32 mask;
  338. BUG_ON(!host->data);
  339. if (host->num_sg == 0)
  340. return;
  341. if (host->data->flags & MMC_DATA_READ)
  342. mask = SDHCI_DATA_AVAILABLE;
  343. else
  344. mask = SDHCI_SPACE_AVAILABLE;
  345. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  346. if (host->data->flags & MMC_DATA_READ)
  347. sdhci_read_block_pio(host);
  348. else
  349. sdhci_write_block_pio(host);
  350. if (host->num_sg == 0)
  351. break;
  352. }
  353. DBG("PIO transfer complete.\n");
  354. }
  355. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  356. {
  357. u8 count;
  358. unsigned target_timeout, current_timeout;
  359. WARN_ON(host->data);
  360. if (data == NULL)
  361. return;
  362. /* Sanity checks */
  363. BUG_ON(data->blksz * data->blocks > 524288);
  364. BUG_ON(data->blksz > host->mmc->max_blk_size);
  365. BUG_ON(data->blocks > 65535);
  366. host->data = data;
  367. host->data_early = 0;
  368. /* timeout in us */
  369. target_timeout = data->timeout_ns / 1000 +
  370. data->timeout_clks / host->clock;
  371. /*
  372. * Figure out needed cycles.
  373. * We do this in steps in order to fit inside a 32 bit int.
  374. * The first step is the minimum timeout, which will have a
  375. * minimum resolution of 6 bits:
  376. * (1) 2^13*1000 > 2^22,
  377. * (2) host->timeout_clk < 2^16
  378. * =>
  379. * (1) / (2) > 2^6
  380. */
  381. count = 0;
  382. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  383. while (current_timeout < target_timeout) {
  384. count++;
  385. current_timeout <<= 1;
  386. if (count >= 0xF)
  387. break;
  388. }
  389. if (count >= 0xF) {
  390. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  391. mmc_hostname(host->mmc));
  392. count = 0xE;
  393. }
  394. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  395. if (host->flags & SDHCI_USE_DMA)
  396. host->flags |= SDHCI_REQ_USE_DMA;
  397. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  398. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
  399. ((data->blksz * data->blocks) & 0x3))) {
  400. DBG("Reverting to PIO because of transfer size (%d)\n",
  401. data->blksz * data->blocks);
  402. host->flags &= ~SDHCI_REQ_USE_DMA;
  403. }
  404. /*
  405. * The assumption here being that alignment is the same after
  406. * translation to device address space.
  407. */
  408. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  409. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  410. (data->sg->offset & 0x3))) {
  411. DBG("Reverting to PIO because of bad alignment\n");
  412. host->flags &= ~SDHCI_REQ_USE_DMA;
  413. }
  414. if (host->flags & SDHCI_REQ_USE_DMA) {
  415. int count;
  416. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  417. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  418. BUG_ON(count != 1);
  419. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  420. } else {
  421. host->cur_sg = data->sg;
  422. host->num_sg = data->sg_len;
  423. host->offset = 0;
  424. host->remain = host->cur_sg->length;
  425. }
  426. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  427. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  428. host->ioaddr + SDHCI_BLOCK_SIZE);
  429. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  430. }
  431. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  432. struct mmc_data *data)
  433. {
  434. u16 mode;
  435. if (data == NULL)
  436. return;
  437. WARN_ON(!host->data);
  438. mode = SDHCI_TRNS_BLK_CNT_EN;
  439. if (data->blocks > 1)
  440. mode |= SDHCI_TRNS_MULTI;
  441. if (data->flags & MMC_DATA_READ)
  442. mode |= SDHCI_TRNS_READ;
  443. if (host->flags & SDHCI_REQ_USE_DMA)
  444. mode |= SDHCI_TRNS_DMA;
  445. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  446. }
  447. static void sdhci_finish_data(struct sdhci_host *host)
  448. {
  449. struct mmc_data *data;
  450. u16 blocks;
  451. BUG_ON(!host->data);
  452. data = host->data;
  453. host->data = NULL;
  454. if (host->flags & SDHCI_REQ_USE_DMA) {
  455. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  456. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  457. }
  458. /*
  459. * Controller doesn't count down when in single block mode.
  460. */
  461. if (data->blocks == 1)
  462. blocks = (data->error == 0) ? 0 : 1;
  463. else
  464. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  465. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  466. if (!data->error && blocks) {
  467. printk(KERN_ERR "%s: Controller signalled completion even "
  468. "though there were blocks left.\n",
  469. mmc_hostname(host->mmc));
  470. data->error = -EIO;
  471. }
  472. if (data->stop) {
  473. /*
  474. * The controller needs a reset of internal state machines
  475. * upon error conditions.
  476. */
  477. if (data->error) {
  478. sdhci_reset(host, SDHCI_RESET_CMD);
  479. sdhci_reset(host, SDHCI_RESET_DATA);
  480. }
  481. sdhci_send_command(host, data->stop);
  482. } else
  483. tasklet_schedule(&host->finish_tasklet);
  484. }
  485. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  486. {
  487. int flags;
  488. u32 mask;
  489. unsigned long timeout;
  490. WARN_ON(host->cmd);
  491. /* Wait max 10 ms */
  492. timeout = 10;
  493. mask = SDHCI_CMD_INHIBIT;
  494. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  495. mask |= SDHCI_DATA_INHIBIT;
  496. /* We shouldn't wait for data inihibit for stop commands, even
  497. though they might use busy signaling */
  498. if (host->mrq->data && (cmd == host->mrq->data->stop))
  499. mask &= ~SDHCI_DATA_INHIBIT;
  500. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  501. if (timeout == 0) {
  502. printk(KERN_ERR "%s: Controller never released "
  503. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  504. sdhci_dumpregs(host);
  505. cmd->error = -EIO;
  506. tasklet_schedule(&host->finish_tasklet);
  507. return;
  508. }
  509. timeout--;
  510. mdelay(1);
  511. }
  512. mod_timer(&host->timer, jiffies + 10 * HZ);
  513. host->cmd = cmd;
  514. sdhci_prepare_data(host, cmd->data);
  515. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  516. sdhci_set_transfer_mode(host, cmd->data);
  517. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  518. printk(KERN_ERR "%s: Unsupported response type!\n",
  519. mmc_hostname(host->mmc));
  520. cmd->error = -EINVAL;
  521. tasklet_schedule(&host->finish_tasklet);
  522. return;
  523. }
  524. if (!(cmd->flags & MMC_RSP_PRESENT))
  525. flags = SDHCI_CMD_RESP_NONE;
  526. else if (cmd->flags & MMC_RSP_136)
  527. flags = SDHCI_CMD_RESP_LONG;
  528. else if (cmd->flags & MMC_RSP_BUSY)
  529. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  530. else
  531. flags = SDHCI_CMD_RESP_SHORT;
  532. if (cmd->flags & MMC_RSP_CRC)
  533. flags |= SDHCI_CMD_CRC;
  534. if (cmd->flags & MMC_RSP_OPCODE)
  535. flags |= SDHCI_CMD_INDEX;
  536. if (cmd->data)
  537. flags |= SDHCI_CMD_DATA;
  538. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  539. host->ioaddr + SDHCI_COMMAND);
  540. }
  541. static void sdhci_finish_command(struct sdhci_host *host)
  542. {
  543. int i;
  544. BUG_ON(host->cmd == NULL);
  545. if (host->cmd->flags & MMC_RSP_PRESENT) {
  546. if (host->cmd->flags & MMC_RSP_136) {
  547. /* CRC is stripped so we need to do some shifting. */
  548. for (i = 0;i < 4;i++) {
  549. host->cmd->resp[i] = readl(host->ioaddr +
  550. SDHCI_RESPONSE + (3-i)*4) << 8;
  551. if (i != 3)
  552. host->cmd->resp[i] |=
  553. readb(host->ioaddr +
  554. SDHCI_RESPONSE + (3-i)*4-1);
  555. }
  556. } else {
  557. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  558. }
  559. }
  560. host->cmd->error = 0;
  561. if (host->data && host->data_early)
  562. sdhci_finish_data(host);
  563. if (!host->cmd->data)
  564. tasklet_schedule(&host->finish_tasklet);
  565. host->cmd = NULL;
  566. }
  567. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  568. {
  569. int div;
  570. u16 clk;
  571. unsigned long timeout;
  572. if (clock == host->clock)
  573. return;
  574. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  575. if (clock == 0)
  576. goto out;
  577. for (div = 1;div < 256;div *= 2) {
  578. if ((host->max_clk / div) <= clock)
  579. break;
  580. }
  581. div >>= 1;
  582. clk = div << SDHCI_DIVIDER_SHIFT;
  583. clk |= SDHCI_CLOCK_INT_EN;
  584. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  585. /* Wait max 10 ms */
  586. timeout = 10;
  587. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  588. & SDHCI_CLOCK_INT_STABLE)) {
  589. if (timeout == 0) {
  590. printk(KERN_ERR "%s: Internal clock never "
  591. "stabilised.\n", mmc_hostname(host->mmc));
  592. sdhci_dumpregs(host);
  593. return;
  594. }
  595. timeout--;
  596. mdelay(1);
  597. }
  598. clk |= SDHCI_CLOCK_CARD_EN;
  599. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  600. out:
  601. host->clock = clock;
  602. }
  603. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  604. {
  605. u8 pwr;
  606. if (host->power == power)
  607. return;
  608. if (power == (unsigned short)-1) {
  609. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  610. goto out;
  611. }
  612. /*
  613. * Spec says that we should clear the power reg before setting
  614. * a new value. Some controllers don't seem to like this though.
  615. */
  616. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  617. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  618. pwr = SDHCI_POWER_ON;
  619. switch (1 << power) {
  620. case MMC_VDD_165_195:
  621. pwr |= SDHCI_POWER_180;
  622. break;
  623. case MMC_VDD_29_30:
  624. case MMC_VDD_30_31:
  625. pwr |= SDHCI_POWER_300;
  626. break;
  627. case MMC_VDD_32_33:
  628. case MMC_VDD_33_34:
  629. pwr |= SDHCI_POWER_330;
  630. break;
  631. default:
  632. BUG();
  633. }
  634. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  635. out:
  636. host->power = power;
  637. }
  638. /*****************************************************************************\
  639. * *
  640. * MMC callbacks *
  641. * *
  642. \*****************************************************************************/
  643. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  644. {
  645. struct sdhci_host *host;
  646. unsigned long flags;
  647. host = mmc_priv(mmc);
  648. spin_lock_irqsave(&host->lock, flags);
  649. WARN_ON(host->mrq != NULL);
  650. #ifndef CONFIG_LEDS_CLASS
  651. sdhci_activate_led(host);
  652. #endif
  653. host->mrq = mrq;
  654. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  655. host->mrq->cmd->error = -ENOMEDIUM;
  656. tasklet_schedule(&host->finish_tasklet);
  657. } else
  658. sdhci_send_command(host, mrq->cmd);
  659. mmiowb();
  660. spin_unlock_irqrestore(&host->lock, flags);
  661. }
  662. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  663. {
  664. struct sdhci_host *host;
  665. unsigned long flags;
  666. u8 ctrl;
  667. host = mmc_priv(mmc);
  668. spin_lock_irqsave(&host->lock, flags);
  669. /*
  670. * Reset the chip on each power off.
  671. * Should clear out any weird states.
  672. */
  673. if (ios->power_mode == MMC_POWER_OFF) {
  674. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  675. sdhci_init(host);
  676. }
  677. sdhci_set_clock(host, ios->clock);
  678. if (ios->power_mode == MMC_POWER_OFF)
  679. sdhci_set_power(host, -1);
  680. else
  681. sdhci_set_power(host, ios->vdd);
  682. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  683. if (ios->bus_width == MMC_BUS_WIDTH_4)
  684. ctrl |= SDHCI_CTRL_4BITBUS;
  685. else
  686. ctrl &= ~SDHCI_CTRL_4BITBUS;
  687. if (ios->timing == MMC_TIMING_SD_HS)
  688. ctrl |= SDHCI_CTRL_HISPD;
  689. else
  690. ctrl &= ~SDHCI_CTRL_HISPD;
  691. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  692. /*
  693. * Some (ENE) controllers go apeshit on some ios operation,
  694. * signalling timeout and CRC errors even on CMD0. Resetting
  695. * it on each ios seems to solve the problem.
  696. */
  697. if(host->chip->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  698. sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  699. mmiowb();
  700. spin_unlock_irqrestore(&host->lock, flags);
  701. }
  702. static int sdhci_get_ro(struct mmc_host *mmc)
  703. {
  704. struct sdhci_host *host;
  705. unsigned long flags;
  706. int present;
  707. host = mmc_priv(mmc);
  708. spin_lock_irqsave(&host->lock, flags);
  709. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  710. spin_unlock_irqrestore(&host->lock, flags);
  711. return !(present & SDHCI_WRITE_PROTECT);
  712. }
  713. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  714. {
  715. struct sdhci_host *host;
  716. unsigned long flags;
  717. u32 ier;
  718. host = mmc_priv(mmc);
  719. spin_lock_irqsave(&host->lock, flags);
  720. ier = readl(host->ioaddr + SDHCI_INT_ENABLE);
  721. ier &= ~SDHCI_INT_CARD_INT;
  722. if (enable)
  723. ier |= SDHCI_INT_CARD_INT;
  724. writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
  725. writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  726. mmiowb();
  727. spin_unlock_irqrestore(&host->lock, flags);
  728. }
  729. static const struct mmc_host_ops sdhci_ops = {
  730. .request = sdhci_request,
  731. .set_ios = sdhci_set_ios,
  732. .get_ro = sdhci_get_ro,
  733. .enable_sdio_irq = sdhci_enable_sdio_irq,
  734. };
  735. /*****************************************************************************\
  736. * *
  737. * Tasklets *
  738. * *
  739. \*****************************************************************************/
  740. static void sdhci_tasklet_card(unsigned long param)
  741. {
  742. struct sdhci_host *host;
  743. unsigned long flags;
  744. host = (struct sdhci_host*)param;
  745. spin_lock_irqsave(&host->lock, flags);
  746. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  747. if (host->mrq) {
  748. printk(KERN_ERR "%s: Card removed during transfer!\n",
  749. mmc_hostname(host->mmc));
  750. printk(KERN_ERR "%s: Resetting controller.\n",
  751. mmc_hostname(host->mmc));
  752. sdhci_reset(host, SDHCI_RESET_CMD);
  753. sdhci_reset(host, SDHCI_RESET_DATA);
  754. host->mrq->cmd->error = -ENOMEDIUM;
  755. tasklet_schedule(&host->finish_tasklet);
  756. }
  757. }
  758. spin_unlock_irqrestore(&host->lock, flags);
  759. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  760. }
  761. static void sdhci_tasklet_finish(unsigned long param)
  762. {
  763. struct sdhci_host *host;
  764. unsigned long flags;
  765. struct mmc_request *mrq;
  766. host = (struct sdhci_host*)param;
  767. spin_lock_irqsave(&host->lock, flags);
  768. del_timer(&host->timer);
  769. mrq = host->mrq;
  770. /*
  771. * The controller needs a reset of internal state machines
  772. * upon error conditions.
  773. */
  774. if (mrq->cmd->error ||
  775. (mrq->data && (mrq->data->error ||
  776. (mrq->data->stop && mrq->data->stop->error))) ||
  777. (host->chip->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
  778. /* Some controllers need this kick or reset won't work here */
  779. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  780. unsigned int clock;
  781. /* This is to force an update */
  782. clock = host->clock;
  783. host->clock = 0;
  784. sdhci_set_clock(host, clock);
  785. }
  786. /* Spec says we should do both at the same time, but Ricoh
  787. controllers do not like that. */
  788. sdhci_reset(host, SDHCI_RESET_CMD);
  789. sdhci_reset(host, SDHCI_RESET_DATA);
  790. }
  791. host->mrq = NULL;
  792. host->cmd = NULL;
  793. host->data = NULL;
  794. #ifndef CONFIG_LEDS_CLASS
  795. sdhci_deactivate_led(host);
  796. #endif
  797. mmiowb();
  798. spin_unlock_irqrestore(&host->lock, flags);
  799. mmc_request_done(host->mmc, mrq);
  800. }
  801. static void sdhci_timeout_timer(unsigned long data)
  802. {
  803. struct sdhci_host *host;
  804. unsigned long flags;
  805. host = (struct sdhci_host*)data;
  806. spin_lock_irqsave(&host->lock, flags);
  807. if (host->mrq) {
  808. printk(KERN_ERR "%s: Timeout waiting for hardware "
  809. "interrupt.\n", mmc_hostname(host->mmc));
  810. sdhci_dumpregs(host);
  811. if (host->data) {
  812. host->data->error = -ETIMEDOUT;
  813. sdhci_finish_data(host);
  814. } else {
  815. if (host->cmd)
  816. host->cmd->error = -ETIMEDOUT;
  817. else
  818. host->mrq->cmd->error = -ETIMEDOUT;
  819. tasklet_schedule(&host->finish_tasklet);
  820. }
  821. }
  822. mmiowb();
  823. spin_unlock_irqrestore(&host->lock, flags);
  824. }
  825. /*****************************************************************************\
  826. * *
  827. * Interrupt handling *
  828. * *
  829. \*****************************************************************************/
  830. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  831. {
  832. BUG_ON(intmask == 0);
  833. if (!host->cmd) {
  834. printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
  835. "though no command operation was in progress.\n",
  836. mmc_hostname(host->mmc), (unsigned)intmask);
  837. sdhci_dumpregs(host);
  838. return;
  839. }
  840. if (intmask & SDHCI_INT_TIMEOUT)
  841. host->cmd->error = -ETIMEDOUT;
  842. else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
  843. SDHCI_INT_INDEX))
  844. host->cmd->error = -EILSEQ;
  845. if (host->cmd->error)
  846. tasklet_schedule(&host->finish_tasklet);
  847. else if (intmask & SDHCI_INT_RESPONSE)
  848. sdhci_finish_command(host);
  849. }
  850. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  851. {
  852. BUG_ON(intmask == 0);
  853. if (!host->data) {
  854. /*
  855. * A data end interrupt is sent together with the response
  856. * for the stop command.
  857. */
  858. if (intmask & SDHCI_INT_DATA_END)
  859. return;
  860. printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
  861. "though no data operation was in progress.\n",
  862. mmc_hostname(host->mmc), (unsigned)intmask);
  863. sdhci_dumpregs(host);
  864. return;
  865. }
  866. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  867. host->data->error = -ETIMEDOUT;
  868. else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
  869. host->data->error = -EILSEQ;
  870. if (host->data->error)
  871. sdhci_finish_data(host);
  872. else {
  873. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  874. sdhci_transfer_pio(host);
  875. /*
  876. * We currently don't do anything fancy with DMA
  877. * boundaries, but as we can't disable the feature
  878. * we need to at least restart the transfer.
  879. */
  880. if (intmask & SDHCI_INT_DMA_END)
  881. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  882. host->ioaddr + SDHCI_DMA_ADDRESS);
  883. if (intmask & SDHCI_INT_DATA_END) {
  884. if (host->cmd) {
  885. /*
  886. * Data managed to finish before the
  887. * command completed. Make sure we do
  888. * things in the proper order.
  889. */
  890. host->data_early = 1;
  891. } else {
  892. sdhci_finish_data(host);
  893. }
  894. }
  895. }
  896. }
  897. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  898. {
  899. irqreturn_t result;
  900. struct sdhci_host* host = dev_id;
  901. u32 intmask;
  902. int cardint = 0;
  903. spin_lock(&host->lock);
  904. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  905. if (!intmask || intmask == 0xffffffff) {
  906. result = IRQ_NONE;
  907. goto out;
  908. }
  909. DBG("*** %s got interrupt: 0x%08x\n",
  910. mmc_hostname(host->mmc), intmask);
  911. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  912. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  913. host->ioaddr + SDHCI_INT_STATUS);
  914. tasklet_schedule(&host->card_tasklet);
  915. }
  916. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  917. if (intmask & SDHCI_INT_CMD_MASK) {
  918. writel(intmask & SDHCI_INT_CMD_MASK,
  919. host->ioaddr + SDHCI_INT_STATUS);
  920. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  921. }
  922. if (intmask & SDHCI_INT_DATA_MASK) {
  923. writel(intmask & SDHCI_INT_DATA_MASK,
  924. host->ioaddr + SDHCI_INT_STATUS);
  925. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  926. }
  927. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  928. intmask &= ~SDHCI_INT_ERROR;
  929. if (intmask & SDHCI_INT_BUS_POWER) {
  930. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  931. mmc_hostname(host->mmc));
  932. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  933. }
  934. intmask &= ~SDHCI_INT_BUS_POWER;
  935. if (intmask & SDHCI_INT_CARD_INT)
  936. cardint = 1;
  937. intmask &= ~SDHCI_INT_CARD_INT;
  938. if (intmask) {
  939. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  940. mmc_hostname(host->mmc), intmask);
  941. sdhci_dumpregs(host);
  942. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  943. }
  944. result = IRQ_HANDLED;
  945. mmiowb();
  946. out:
  947. spin_unlock(&host->lock);
  948. /*
  949. * We have to delay this as it calls back into the driver.
  950. */
  951. if (cardint)
  952. mmc_signal_sdio_irq(host->mmc);
  953. return result;
  954. }
  955. /*****************************************************************************\
  956. * *
  957. * Suspend/resume *
  958. * *
  959. \*****************************************************************************/
  960. #ifdef CONFIG_PM
  961. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  962. {
  963. struct sdhci_chip *chip;
  964. int i, ret;
  965. chip = pci_get_drvdata(pdev);
  966. if (!chip)
  967. return 0;
  968. DBG("Suspending...\n");
  969. for (i = 0;i < chip->num_slots;i++) {
  970. if (!chip->hosts[i])
  971. continue;
  972. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  973. if (ret) {
  974. for (i--;i >= 0;i--)
  975. mmc_resume_host(chip->hosts[i]->mmc);
  976. return ret;
  977. }
  978. }
  979. pci_save_state(pdev);
  980. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  981. for (i = 0;i < chip->num_slots;i++) {
  982. if (!chip->hosts[i])
  983. continue;
  984. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  985. }
  986. pci_disable_device(pdev);
  987. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  988. return 0;
  989. }
  990. static int sdhci_resume (struct pci_dev *pdev)
  991. {
  992. struct sdhci_chip *chip;
  993. int i, ret;
  994. chip = pci_get_drvdata(pdev);
  995. if (!chip)
  996. return 0;
  997. DBG("Resuming...\n");
  998. pci_set_power_state(pdev, PCI_D0);
  999. pci_restore_state(pdev);
  1000. ret = pci_enable_device(pdev);
  1001. if (ret)
  1002. return ret;
  1003. for (i = 0;i < chip->num_slots;i++) {
  1004. if (!chip->hosts[i])
  1005. continue;
  1006. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  1007. pci_set_master(pdev);
  1008. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  1009. IRQF_SHARED, mmc_hostname(chip->hosts[i]->mmc),
  1010. chip->hosts[i]);
  1011. if (ret)
  1012. return ret;
  1013. sdhci_init(chip->hosts[i]);
  1014. mmiowb();
  1015. ret = mmc_resume_host(chip->hosts[i]->mmc);
  1016. if (ret)
  1017. return ret;
  1018. }
  1019. return 0;
  1020. }
  1021. #else /* CONFIG_PM */
  1022. #define sdhci_suspend NULL
  1023. #define sdhci_resume NULL
  1024. #endif /* CONFIG_PM */
  1025. /*****************************************************************************\
  1026. * *
  1027. * Device probing/removal *
  1028. * *
  1029. \*****************************************************************************/
  1030. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  1031. {
  1032. int ret;
  1033. unsigned int version;
  1034. struct sdhci_chip *chip;
  1035. struct mmc_host *mmc;
  1036. struct sdhci_host *host;
  1037. u8 first_bar;
  1038. unsigned int caps;
  1039. chip = pci_get_drvdata(pdev);
  1040. BUG_ON(!chip);
  1041. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  1042. if (ret)
  1043. return ret;
  1044. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  1045. if (first_bar > 5) {
  1046. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  1047. return -ENODEV;
  1048. }
  1049. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  1050. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  1051. return -ENODEV;
  1052. }
  1053. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  1054. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  1055. "You may experience problems.\n");
  1056. }
  1057. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  1058. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  1059. return -ENODEV;
  1060. }
  1061. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  1062. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  1063. return -ENODEV;
  1064. }
  1065. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  1066. if (!mmc)
  1067. return -ENOMEM;
  1068. host = mmc_priv(mmc);
  1069. host->mmc = mmc;
  1070. host->chip = chip;
  1071. chip->hosts[slot] = host;
  1072. host->bar = first_bar + slot;
  1073. host->addr = pci_resource_start(pdev, host->bar);
  1074. host->irq = pdev->irq;
  1075. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  1076. ret = pci_request_region(pdev, host->bar, mmc_hostname(mmc));
  1077. if (ret)
  1078. goto free;
  1079. host->ioaddr = ioremap_nocache(host->addr,
  1080. pci_resource_len(pdev, host->bar));
  1081. if (!host->ioaddr) {
  1082. ret = -ENOMEM;
  1083. goto release;
  1084. }
  1085. sdhci_reset(host, SDHCI_RESET_ALL);
  1086. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  1087. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  1088. if (version > 1) {
  1089. printk(KERN_ERR "%s: Unknown controller version (%d). "
  1090. "You may experience problems.\n", mmc_hostname(mmc),
  1091. version);
  1092. }
  1093. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  1094. if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  1095. host->flags |= SDHCI_USE_DMA;
  1096. else if (!(caps & SDHCI_CAN_DO_DMA))
  1097. DBG("Controller doesn't have DMA capability\n");
  1098. else
  1099. host->flags |= SDHCI_USE_DMA;
  1100. if ((chip->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  1101. (host->flags & SDHCI_USE_DMA)) {
  1102. DBG("Disabling DMA as it is marked broken\n");
  1103. host->flags &= ~SDHCI_USE_DMA;
  1104. }
  1105. if (((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
  1106. (host->flags & SDHCI_USE_DMA)) {
  1107. printk(KERN_WARNING "%s: Will use DMA "
  1108. "mode even though HW doesn't fully "
  1109. "claim to support it.\n", mmc_hostname(mmc));
  1110. }
  1111. if (host->flags & SDHCI_USE_DMA) {
  1112. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  1113. printk(KERN_WARNING "%s: No suitable DMA available. "
  1114. "Falling back to PIO.\n", mmc_hostname(mmc));
  1115. host->flags &= ~SDHCI_USE_DMA;
  1116. }
  1117. }
  1118. if (host->flags & SDHCI_USE_DMA)
  1119. pci_set_master(pdev);
  1120. else /* XXX: Hack to get MMC layer to avoid highmem */
  1121. pdev->dma_mask = 0;
  1122. host->max_clk =
  1123. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  1124. if (host->max_clk == 0) {
  1125. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  1126. "frequency.\n", mmc_hostname(mmc));
  1127. ret = -ENODEV;
  1128. goto unmap;
  1129. }
  1130. host->max_clk *= 1000000;
  1131. host->timeout_clk =
  1132. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  1133. if (host->timeout_clk == 0) {
  1134. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1135. "frequency.\n", mmc_hostname(mmc));
  1136. ret = -ENODEV;
  1137. goto unmap;
  1138. }
  1139. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1140. host->timeout_clk *= 1000;
  1141. /*
  1142. * Set host parameters.
  1143. */
  1144. mmc->ops = &sdhci_ops;
  1145. mmc->f_min = host->max_clk / 256;
  1146. mmc->f_max = host->max_clk;
  1147. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_SDIO_IRQ;
  1148. if (caps & SDHCI_CAN_DO_HISPD)
  1149. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1150. mmc->ocr_avail = 0;
  1151. if (caps & SDHCI_CAN_VDD_330)
  1152. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1153. if (caps & SDHCI_CAN_VDD_300)
  1154. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1155. if (caps & SDHCI_CAN_VDD_180)
  1156. mmc->ocr_avail |= MMC_VDD_165_195;
  1157. if (mmc->ocr_avail == 0) {
  1158. printk(KERN_ERR "%s: Hardware doesn't report any "
  1159. "support voltages.\n", mmc_hostname(mmc));
  1160. ret = -ENODEV;
  1161. goto unmap;
  1162. }
  1163. spin_lock_init(&host->lock);
  1164. /*
  1165. * Maximum number of segments. Hardware cannot do scatter lists.
  1166. */
  1167. if (host->flags & SDHCI_USE_DMA)
  1168. mmc->max_hw_segs = 1;
  1169. else
  1170. mmc->max_hw_segs = 16;
  1171. mmc->max_phys_segs = 16;
  1172. /*
  1173. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1174. * size (512KiB).
  1175. */
  1176. mmc->max_req_size = 524288;
  1177. /*
  1178. * Maximum segment size. Could be one segment with the maximum number
  1179. * of bytes.
  1180. */
  1181. mmc->max_seg_size = mmc->max_req_size;
  1182. /*
  1183. * Maximum block size. This varies from controller to controller and
  1184. * is specified in the capabilities register.
  1185. */
  1186. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1187. if (mmc->max_blk_size >= 3) {
  1188. printk(KERN_WARNING "%s: Invalid maximum block size, "
  1189. "assuming 512 bytes\n", mmc_hostname(mmc));
  1190. mmc->max_blk_size = 512;
  1191. } else
  1192. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1193. /*
  1194. * Maximum block count.
  1195. */
  1196. mmc->max_blk_count = 65535;
  1197. /*
  1198. * Init tasklets.
  1199. */
  1200. tasklet_init(&host->card_tasklet,
  1201. sdhci_tasklet_card, (unsigned long)host);
  1202. tasklet_init(&host->finish_tasklet,
  1203. sdhci_tasklet_finish, (unsigned long)host);
  1204. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1205. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1206. mmc_hostname(mmc), host);
  1207. if (ret)
  1208. goto untasklet;
  1209. sdhci_init(host);
  1210. #ifdef CONFIG_MMC_DEBUG
  1211. sdhci_dumpregs(host);
  1212. #endif
  1213. #ifdef CONFIG_LEDS_CLASS
  1214. host->led.name = mmc_hostname(mmc);
  1215. host->led.brightness = LED_OFF;
  1216. host->led.default_trigger = mmc_hostname(mmc);
  1217. host->led.brightness_set = sdhci_led_control;
  1218. ret = led_classdev_register(&pdev->dev, &host->led);
  1219. if (ret)
  1220. goto reset;
  1221. #endif
  1222. mmiowb();
  1223. mmc_add_host(mmc);
  1224. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n",
  1225. mmc_hostname(mmc), host->addr, host->irq,
  1226. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1227. return 0;
  1228. #ifdef CONFIG_LEDS_CLASS
  1229. reset:
  1230. sdhci_reset(host, SDHCI_RESET_ALL);
  1231. free_irq(host->irq, host);
  1232. #endif
  1233. untasklet:
  1234. tasklet_kill(&host->card_tasklet);
  1235. tasklet_kill(&host->finish_tasklet);
  1236. unmap:
  1237. iounmap(host->ioaddr);
  1238. release:
  1239. pci_release_region(pdev, host->bar);
  1240. free:
  1241. mmc_free_host(mmc);
  1242. return ret;
  1243. }
  1244. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1245. {
  1246. struct sdhci_chip *chip;
  1247. struct mmc_host *mmc;
  1248. struct sdhci_host *host;
  1249. chip = pci_get_drvdata(pdev);
  1250. host = chip->hosts[slot];
  1251. mmc = host->mmc;
  1252. chip->hosts[slot] = NULL;
  1253. mmc_remove_host(mmc);
  1254. #ifdef CONFIG_LEDS_CLASS
  1255. led_classdev_unregister(&host->led);
  1256. #endif
  1257. sdhci_reset(host, SDHCI_RESET_ALL);
  1258. free_irq(host->irq, host);
  1259. del_timer_sync(&host->timer);
  1260. tasklet_kill(&host->card_tasklet);
  1261. tasklet_kill(&host->finish_tasklet);
  1262. iounmap(host->ioaddr);
  1263. pci_release_region(pdev, host->bar);
  1264. mmc_free_host(mmc);
  1265. }
  1266. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1267. const struct pci_device_id *ent)
  1268. {
  1269. int ret, i;
  1270. u8 slots, rev;
  1271. struct sdhci_chip *chip;
  1272. BUG_ON(pdev == NULL);
  1273. BUG_ON(ent == NULL);
  1274. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1275. printk(KERN_INFO DRIVER_NAME
  1276. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1277. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1278. (int)rev);
  1279. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1280. if (ret)
  1281. return ret;
  1282. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1283. DBG("found %d slot(s)\n", slots);
  1284. if (slots == 0)
  1285. return -ENODEV;
  1286. ret = pci_enable_device(pdev);
  1287. if (ret)
  1288. return ret;
  1289. chip = kzalloc(sizeof(struct sdhci_chip) +
  1290. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1291. if (!chip) {
  1292. ret = -ENOMEM;
  1293. goto err;
  1294. }
  1295. chip->pdev = pdev;
  1296. chip->quirks = ent->driver_data;
  1297. if (debug_quirks)
  1298. chip->quirks = debug_quirks;
  1299. chip->num_slots = slots;
  1300. pci_set_drvdata(pdev, chip);
  1301. for (i = 0;i < slots;i++) {
  1302. ret = sdhci_probe_slot(pdev, i);
  1303. if (ret) {
  1304. for (i--;i >= 0;i--)
  1305. sdhci_remove_slot(pdev, i);
  1306. goto free;
  1307. }
  1308. }
  1309. return 0;
  1310. free:
  1311. pci_set_drvdata(pdev, NULL);
  1312. kfree(chip);
  1313. err:
  1314. pci_disable_device(pdev);
  1315. return ret;
  1316. }
  1317. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1318. {
  1319. int i;
  1320. struct sdhci_chip *chip;
  1321. chip = pci_get_drvdata(pdev);
  1322. if (chip) {
  1323. for (i = 0;i < chip->num_slots;i++)
  1324. sdhci_remove_slot(pdev, i);
  1325. pci_set_drvdata(pdev, NULL);
  1326. kfree(chip);
  1327. }
  1328. pci_disable_device(pdev);
  1329. }
  1330. static struct pci_driver sdhci_driver = {
  1331. .name = DRIVER_NAME,
  1332. .id_table = pci_ids,
  1333. .probe = sdhci_probe,
  1334. .remove = __devexit_p(sdhci_remove),
  1335. .suspend = sdhci_suspend,
  1336. .resume = sdhci_resume,
  1337. };
  1338. /*****************************************************************************\
  1339. * *
  1340. * Driver init/exit *
  1341. * *
  1342. \*****************************************************************************/
  1343. static int __init sdhci_drv_init(void)
  1344. {
  1345. printk(KERN_INFO DRIVER_NAME
  1346. ": Secure Digital Host Controller Interface driver\n");
  1347. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1348. return pci_register_driver(&sdhci_driver);
  1349. }
  1350. static void __exit sdhci_drv_exit(void)
  1351. {
  1352. DBG("Exiting\n");
  1353. pci_unregister_driver(&sdhci_driver);
  1354. }
  1355. module_init(sdhci_drv_init);
  1356. module_exit(sdhci_drv_exit);
  1357. module_param(debug_quirks, uint, 0444);
  1358. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1359. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1360. MODULE_LICENSE("GPL");
  1361. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");