sm501.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/sm501.h>
  22. #include <linux/sm501-regs.h>
  23. #include <asm/io.h>
  24. struct sm501_device {
  25. struct list_head list;
  26. struct platform_device pdev;
  27. };
  28. struct sm501_devdata {
  29. spinlock_t reg_lock;
  30. struct mutex clock_lock;
  31. struct list_head devices;
  32. struct device *dev;
  33. struct resource *io_res;
  34. struct resource *mem_res;
  35. struct resource *regs_claim;
  36. struct sm501_platdata *platdata;
  37. unsigned int in_suspend;
  38. unsigned long pm_misc;
  39. int unit_power[20];
  40. unsigned int pdev_id;
  41. unsigned int irq;
  42. void __iomem *regs;
  43. unsigned int rev;
  44. };
  45. #define MHZ (1000 * 1000)
  46. #ifdef DEBUG
  47. static const unsigned int div_tab[] = {
  48. [0] = 1,
  49. [1] = 2,
  50. [2] = 4,
  51. [3] = 8,
  52. [4] = 16,
  53. [5] = 32,
  54. [6] = 64,
  55. [7] = 128,
  56. [8] = 3,
  57. [9] = 6,
  58. [10] = 12,
  59. [11] = 24,
  60. [12] = 48,
  61. [13] = 96,
  62. [14] = 192,
  63. [15] = 384,
  64. [16] = 5,
  65. [17] = 10,
  66. [18] = 20,
  67. [19] = 40,
  68. [20] = 80,
  69. [21] = 160,
  70. [22] = 320,
  71. [23] = 604,
  72. };
  73. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  74. unsigned int lshft, unsigned int selbit,
  75. unsigned long mask)
  76. {
  77. if (val & selbit)
  78. pll2 = 288 * MHZ;
  79. return pll2 / div_tab[(val >> lshft) & mask];
  80. }
  81. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  82. /* sm501_dump_clk
  83. *
  84. * Print out the current clock configuration for the device
  85. */
  86. static void sm501_dump_clk(struct sm501_devdata *sm)
  87. {
  88. unsigned long misct = readl(sm->regs + SM501_MISC_TIMING);
  89. unsigned long pm0 = readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  90. unsigned long pm1 = readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  91. unsigned long pmc = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  92. unsigned long sdclk0, sdclk1;
  93. unsigned long pll2 = 0;
  94. switch (misct & 0x30) {
  95. case 0x00:
  96. pll2 = 336 * MHZ;
  97. break;
  98. case 0x10:
  99. pll2 = 288 * MHZ;
  100. break;
  101. case 0x20:
  102. pll2 = 240 * MHZ;
  103. break;
  104. case 0x30:
  105. pll2 = 192 * MHZ;
  106. break;
  107. }
  108. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  109. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  110. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  111. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  112. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  113. misct, pm0, pm1);
  114. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  115. fmt_freq(pll2), sdclk0, sdclk1);
  116. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  117. dev_dbg(sm->dev, "PM0[%c]: "
  118. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  119. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  120. (pmc & 3 ) == 0 ? '*' : '-',
  121. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  122. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  123. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  124. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  125. dev_dbg(sm->dev, "PM1[%c]: "
  126. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  127. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  128. (pmc & 3 ) == 1 ? '*' : '-',
  129. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  130. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  131. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  132. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  133. }
  134. static void sm501_dump_regs(struct sm501_devdata *sm)
  135. {
  136. void __iomem *regs = sm->regs;
  137. dev_info(sm->dev, "System Control %08x\n",
  138. readl(regs + SM501_SYSTEM_CONTROL));
  139. dev_info(sm->dev, "Misc Control %08x\n",
  140. readl(regs + SM501_MISC_CONTROL));
  141. dev_info(sm->dev, "GPIO Control Low %08x\n",
  142. readl(regs + SM501_GPIO31_0_CONTROL));
  143. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  144. readl(regs + SM501_GPIO63_32_CONTROL));
  145. dev_info(sm->dev, "DRAM Control %08x\n",
  146. readl(regs + SM501_DRAM_CONTROL));
  147. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  148. readl(regs + SM501_ARBTRTN_CONTROL));
  149. dev_info(sm->dev, "Misc Timing %08x\n",
  150. readl(regs + SM501_MISC_TIMING));
  151. }
  152. static void sm501_dump_gate(struct sm501_devdata *sm)
  153. {
  154. dev_info(sm->dev, "CurrentGate %08x\n",
  155. readl(sm->regs + SM501_CURRENT_GATE));
  156. dev_info(sm->dev, "CurrentClock %08x\n",
  157. readl(sm->regs + SM501_CURRENT_CLOCK));
  158. dev_info(sm->dev, "PowerModeControl %08x\n",
  159. readl(sm->regs + SM501_POWER_MODE_CONTROL));
  160. }
  161. #else
  162. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  163. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  164. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  165. #endif
  166. /* sm501_sync_regs
  167. *
  168. * ensure the
  169. */
  170. static void sm501_sync_regs(struct sm501_devdata *sm)
  171. {
  172. readl(sm->regs);
  173. }
  174. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  175. {
  176. /* during suspend/resume, we are currently not allowed to sleep,
  177. * so change to using mdelay() instead of msleep() if we
  178. * are in one of these paths */
  179. if (sm->in_suspend)
  180. mdelay(delay);
  181. else
  182. msleep(delay);
  183. }
  184. /* sm501_misc_control
  185. *
  186. * alters the miscellaneous control parameters
  187. */
  188. int sm501_misc_control(struct device *dev,
  189. unsigned long set, unsigned long clear)
  190. {
  191. struct sm501_devdata *sm = dev_get_drvdata(dev);
  192. unsigned long misc;
  193. unsigned long save;
  194. unsigned long to;
  195. spin_lock_irqsave(&sm->reg_lock, save);
  196. misc = readl(sm->regs + SM501_MISC_CONTROL);
  197. to = (misc & ~clear) | set;
  198. if (to != misc) {
  199. writel(to, sm->regs + SM501_MISC_CONTROL);
  200. sm501_sync_regs(sm);
  201. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  202. }
  203. spin_unlock_irqrestore(&sm->reg_lock, save);
  204. return to;
  205. }
  206. EXPORT_SYMBOL_GPL(sm501_misc_control);
  207. /* sm501_modify_reg
  208. *
  209. * Modify a register in the SM501 which may be shared with other
  210. * drivers.
  211. */
  212. unsigned long sm501_modify_reg(struct device *dev,
  213. unsigned long reg,
  214. unsigned long set,
  215. unsigned long clear)
  216. {
  217. struct sm501_devdata *sm = dev_get_drvdata(dev);
  218. unsigned long data;
  219. unsigned long save;
  220. spin_lock_irqsave(&sm->reg_lock, save);
  221. data = readl(sm->regs + reg);
  222. data |= set;
  223. data &= ~clear;
  224. writel(data, sm->regs + reg);
  225. sm501_sync_regs(sm);
  226. spin_unlock_irqrestore(&sm->reg_lock, save);
  227. return data;
  228. }
  229. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  230. unsigned long sm501_gpio_get(struct device *dev,
  231. unsigned long gpio)
  232. {
  233. struct sm501_devdata *sm = dev_get_drvdata(dev);
  234. unsigned long result;
  235. unsigned long reg;
  236. reg = (gpio > 32) ? SM501_GPIO_DATA_HIGH : SM501_GPIO_DATA_LOW;
  237. result = readl(sm->regs + reg);
  238. result >>= (gpio & 31);
  239. return result & 1UL;
  240. }
  241. EXPORT_SYMBOL_GPL(sm501_gpio_get);
  242. void sm501_gpio_set(struct device *dev,
  243. unsigned long gpio,
  244. unsigned int to,
  245. unsigned int dir)
  246. {
  247. struct sm501_devdata *sm = dev_get_drvdata(dev);
  248. unsigned long bit = 1 << (gpio & 31);
  249. unsigned long base;
  250. unsigned long save;
  251. unsigned long val;
  252. base = (gpio > 32) ? SM501_GPIO_DATA_HIGH : SM501_GPIO_DATA_LOW;
  253. base += SM501_GPIO;
  254. spin_lock_irqsave(&sm->reg_lock, save);
  255. val = readl(sm->regs + base) & ~bit;
  256. if (to)
  257. val |= bit;
  258. writel(val, sm->regs + base);
  259. val = readl(sm->regs + SM501_GPIO_DDR_LOW) & ~bit;
  260. if (dir)
  261. val |= bit;
  262. writel(val, sm->regs + SM501_GPIO_DDR_LOW);
  263. sm501_sync_regs(sm);
  264. spin_unlock_irqrestore(&sm->reg_lock, save);
  265. }
  266. EXPORT_SYMBOL_GPL(sm501_gpio_set);
  267. /* sm501_unit_power
  268. *
  269. * alters the power active gate to set specific units on or off
  270. */
  271. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  272. {
  273. struct sm501_devdata *sm = dev_get_drvdata(dev);
  274. unsigned long mode;
  275. unsigned long gate;
  276. unsigned long clock;
  277. mutex_lock(&sm->clock_lock);
  278. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  279. gate = readl(sm->regs + SM501_CURRENT_GATE);
  280. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  281. mode &= 3; /* get current power mode */
  282. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  283. dev_err(dev, "%s: bad unit %d\n", __FUNCTION__, unit);
  284. goto already;
  285. }
  286. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __FUNCTION__, unit,
  287. sm->unit_power[unit], to);
  288. if (to == 0 && sm->unit_power[unit] == 0) {
  289. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  290. goto already;
  291. }
  292. sm->unit_power[unit] += to ? 1 : -1;
  293. to = sm->unit_power[unit] ? 1 : 0;
  294. if (to) {
  295. if (gate & (1 << unit))
  296. goto already;
  297. gate |= (1 << unit);
  298. } else {
  299. if (!(gate & (1 << unit)))
  300. goto already;
  301. gate &= ~(1 << unit);
  302. }
  303. switch (mode) {
  304. case 1:
  305. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  306. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  307. mode = 0;
  308. break;
  309. case 2:
  310. case 0:
  311. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  312. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  313. mode = 1;
  314. break;
  315. default:
  316. return -1;
  317. }
  318. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  319. sm501_sync_regs(sm);
  320. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  321. gate, clock, mode);
  322. sm501_mdelay(sm, 16);
  323. already:
  324. mutex_unlock(&sm->clock_lock);
  325. return gate;
  326. }
  327. EXPORT_SYMBOL_GPL(sm501_unit_power);
  328. /* Perform a rounded division. */
  329. static long sm501fb_round_div(long num, long denom)
  330. {
  331. /* n / d + 1 / 2 = (2n + d) / 2d */
  332. return (2 * num + denom) / (2 * denom);
  333. }
  334. /* clock value structure. */
  335. struct sm501_clock {
  336. unsigned long mclk;
  337. int divider;
  338. int shift;
  339. unsigned int m, n, k;
  340. };
  341. /* sm501_calc_clock
  342. *
  343. * Calculates the nearest discrete clock frequency that
  344. * can be achieved with the specified input clock.
  345. * the maximum divisor is 3 or 5
  346. */
  347. static int sm501_calc_clock(unsigned long freq,
  348. struct sm501_clock *clock,
  349. int max_div,
  350. unsigned long mclk,
  351. long *best_diff)
  352. {
  353. int ret = 0;
  354. int divider;
  355. int shift;
  356. long diff;
  357. /* try dividers 1 and 3 for CRT and for panel,
  358. try divider 5 for panel only.*/
  359. for (divider = 1; divider <= max_div; divider += 2) {
  360. /* try all 8 shift values.*/
  361. for (shift = 0; shift < 8; shift++) {
  362. /* Calculate difference to requested clock */
  363. diff = sm501fb_round_div(mclk, divider << shift) - freq;
  364. if (diff < 0)
  365. diff = -diff;
  366. /* If it is less than the current, use it */
  367. if (diff < *best_diff) {
  368. *best_diff = diff;
  369. clock->mclk = mclk;
  370. clock->divider = divider;
  371. clock->shift = shift;
  372. ret = 1;
  373. }
  374. }
  375. }
  376. return ret;
  377. }
  378. /* sm501_calc_pll
  379. *
  380. * Calculates the nearest discrete clock frequency that can be
  381. * achieved using the programmable PLL.
  382. * the maximum divisor is 3 or 5
  383. */
  384. static unsigned long sm501_calc_pll(unsigned long freq,
  385. struct sm501_clock *clock,
  386. int max_div)
  387. {
  388. unsigned long mclk;
  389. unsigned int m, n, k;
  390. long best_diff = 999999999;
  391. /*
  392. * The SM502 datasheet doesn't specify the min/max values for M and N.
  393. * N = 1 at least doesn't work in practice.
  394. */
  395. for (m = 2; m <= 255; m++) {
  396. for (n = 2; n <= 127; n++) {
  397. for (k = 0; k <= 1; k++) {
  398. mclk = (24000000UL * m / n) >> k;
  399. if (sm501_calc_clock(freq, clock, max_div,
  400. mclk, &best_diff)) {
  401. clock->m = m;
  402. clock->n = n;
  403. clock->k = k;
  404. }
  405. }
  406. }
  407. }
  408. /* Return best clock. */
  409. return clock->mclk / (clock->divider << clock->shift);
  410. }
  411. /* sm501_select_clock
  412. *
  413. * Calculates the nearest discrete clock frequency that can be
  414. * achieved using the 288MHz and 336MHz PLLs.
  415. * the maximum divisor is 3 or 5
  416. */
  417. static unsigned long sm501_select_clock(unsigned long freq,
  418. struct sm501_clock *clock,
  419. int max_div)
  420. {
  421. unsigned long mclk;
  422. long best_diff = 999999999;
  423. /* Try 288MHz and 336MHz clocks. */
  424. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  425. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  426. }
  427. /* Return best clock. */
  428. return clock->mclk / (clock->divider << clock->shift);
  429. }
  430. /* sm501_set_clock
  431. *
  432. * set one of the four clock sources to the closest available frequency to
  433. * the one specified
  434. */
  435. unsigned long sm501_set_clock(struct device *dev,
  436. int clksrc,
  437. unsigned long req_freq)
  438. {
  439. struct sm501_devdata *sm = dev_get_drvdata(dev);
  440. unsigned long mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  441. unsigned long gate = readl(sm->regs + SM501_CURRENT_GATE);
  442. unsigned long clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  443. unsigned char reg;
  444. unsigned int pll_reg = 0;
  445. unsigned long sm501_freq; /* the actual frequency acheived */
  446. struct sm501_clock to;
  447. /* find achivable discrete frequency and setup register value
  448. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  449. * has an extra bit for the divider */
  450. switch (clksrc) {
  451. case SM501_CLOCK_P2XCLK:
  452. /* This clock is divided in half so to achive the
  453. * requested frequency the value must be multiplied by
  454. * 2. This clock also has an additional pre divisor */
  455. if (sm->rev >= 0xC0) {
  456. /* SM502 -> use the programmable PLL */
  457. sm501_freq = (sm501_calc_pll(2 * req_freq,
  458. &to, 5) / 2);
  459. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  460. if (to.divider == 3)
  461. reg |= 0x08; /* /3 divider required */
  462. else if (to.divider == 5)
  463. reg |= 0x10; /* /5 divider required */
  464. reg |= 0x40; /* select the programmable PLL */
  465. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  466. } else {
  467. sm501_freq = (sm501_select_clock(2 * req_freq,
  468. &to, 5) / 2);
  469. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  470. if (to.divider == 3)
  471. reg |= 0x08; /* /3 divider required */
  472. else if (to.divider == 5)
  473. reg |= 0x10; /* /5 divider required */
  474. if (to.mclk != 288000000)
  475. reg |= 0x20; /* which mclk pll is source */
  476. }
  477. break;
  478. case SM501_CLOCK_V2XCLK:
  479. /* This clock is divided in half so to achive the
  480. * requested frequency the value must be multiplied by 2. */
  481. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  482. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  483. if (to.divider == 3)
  484. reg |= 0x08; /* /3 divider required */
  485. if (to.mclk != 288000000)
  486. reg |= 0x10; /* which mclk pll is source */
  487. break;
  488. case SM501_CLOCK_MCLK:
  489. case SM501_CLOCK_M1XCLK:
  490. /* These clocks are the same and not further divided */
  491. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  492. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  493. if (to.divider == 3)
  494. reg |= 0x08; /* /3 divider required */
  495. if (to.mclk != 288000000)
  496. reg |= 0x10; /* which mclk pll is source */
  497. break;
  498. default:
  499. return 0; /* this is bad */
  500. }
  501. mutex_lock(&sm->clock_lock);
  502. mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
  503. gate = readl(sm->regs + SM501_CURRENT_GATE);
  504. clock = readl(sm->regs + SM501_CURRENT_CLOCK);
  505. clock = clock & ~(0xFF << clksrc);
  506. clock |= reg<<clksrc;
  507. mode &= 3; /* find current mode */
  508. switch (mode) {
  509. case 1:
  510. writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  511. writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  512. mode = 0;
  513. break;
  514. case 2:
  515. case 0:
  516. writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  517. writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  518. mode = 1;
  519. break;
  520. default:
  521. mutex_unlock(&sm->clock_lock);
  522. return -1;
  523. }
  524. writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  525. if (pll_reg)
  526. writel(pll_reg, sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  527. sm501_sync_regs(sm);
  528. dev_info(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  529. gate, clock, mode);
  530. sm501_mdelay(sm, 16);
  531. mutex_unlock(&sm->clock_lock);
  532. sm501_dump_clk(sm);
  533. return sm501_freq;
  534. }
  535. EXPORT_SYMBOL_GPL(sm501_set_clock);
  536. /* sm501_find_clock
  537. *
  538. * finds the closest available frequency for a given clock
  539. */
  540. unsigned long sm501_find_clock(struct device *dev,
  541. int clksrc,
  542. unsigned long req_freq)
  543. {
  544. struct sm501_devdata *sm = dev_get_drvdata(dev);
  545. unsigned long sm501_freq; /* the frequency achiveable by the 501 */
  546. struct sm501_clock to;
  547. switch (clksrc) {
  548. case SM501_CLOCK_P2XCLK:
  549. if (sm->rev >= 0xC0) {
  550. /* SM502 -> use the programmable PLL */
  551. sm501_freq = (sm501_calc_pll(2 * req_freq,
  552. &to, 5) / 2);
  553. } else {
  554. sm501_freq = (sm501_select_clock(2 * req_freq,
  555. &to, 5) / 2);
  556. }
  557. break;
  558. case SM501_CLOCK_V2XCLK:
  559. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  560. break;
  561. case SM501_CLOCK_MCLK:
  562. case SM501_CLOCK_M1XCLK:
  563. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  564. break;
  565. default:
  566. sm501_freq = 0; /* error */
  567. }
  568. return sm501_freq;
  569. }
  570. EXPORT_SYMBOL_GPL(sm501_find_clock);
  571. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  572. {
  573. return container_of(pdev, struct sm501_device, pdev);
  574. }
  575. /* sm501_device_release
  576. *
  577. * A release function for the platform devices we create to allow us to
  578. * free any items we allocated
  579. */
  580. static void sm501_device_release(struct device *dev)
  581. {
  582. kfree(to_sm_device(to_platform_device(dev)));
  583. }
  584. /* sm501_create_subdev
  585. *
  586. * Create a skeleton platform device with resources for passing to a
  587. * sub-driver
  588. */
  589. static struct platform_device *
  590. sm501_create_subdev(struct sm501_devdata *sm,
  591. char *name, unsigned int res_count)
  592. {
  593. struct sm501_device *smdev;
  594. smdev = kzalloc(sizeof(struct sm501_device) +
  595. sizeof(struct resource) * res_count, GFP_KERNEL);
  596. if (!smdev)
  597. return NULL;
  598. smdev->pdev.dev.release = sm501_device_release;
  599. smdev->pdev.name = name;
  600. smdev->pdev.id = sm->pdev_id;
  601. smdev->pdev.resource = (struct resource *)(smdev+1);
  602. smdev->pdev.num_resources = res_count;
  603. smdev->pdev.dev.parent = sm->dev;
  604. return &smdev->pdev;
  605. }
  606. /* sm501_register_device
  607. *
  608. * Register a platform device created with sm501_create_subdev()
  609. */
  610. static int sm501_register_device(struct sm501_devdata *sm,
  611. struct platform_device *pdev)
  612. {
  613. struct sm501_device *smdev = to_sm_device(pdev);
  614. int ptr;
  615. int ret;
  616. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  617. printk("%s[%d] flags %08lx: %08llx..%08llx\n",
  618. pdev->name, ptr,
  619. pdev->resource[ptr].flags,
  620. (unsigned long long)pdev->resource[ptr].start,
  621. (unsigned long long)pdev->resource[ptr].end);
  622. }
  623. ret = platform_device_register(pdev);
  624. if (ret >= 0) {
  625. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  626. list_add_tail(&smdev->list, &sm->devices);
  627. } else
  628. dev_err(sm->dev, "error registering %s (%d)\n",
  629. pdev->name, ret);
  630. return ret;
  631. }
  632. /* sm501_create_subio
  633. *
  634. * Fill in an IO resource for a sub device
  635. */
  636. static void sm501_create_subio(struct sm501_devdata *sm,
  637. struct resource *res,
  638. resource_size_t offs,
  639. resource_size_t size)
  640. {
  641. res->flags = IORESOURCE_MEM;
  642. res->parent = sm->io_res;
  643. res->start = sm->io_res->start + offs;
  644. res->end = res->start + size - 1;
  645. }
  646. /* sm501_create_mem
  647. *
  648. * Fill in an MEM resource for a sub device
  649. */
  650. static void sm501_create_mem(struct sm501_devdata *sm,
  651. struct resource *res,
  652. resource_size_t *offs,
  653. resource_size_t size)
  654. {
  655. *offs -= size; /* adjust memory size */
  656. res->flags = IORESOURCE_MEM;
  657. res->parent = sm->mem_res;
  658. res->start = sm->mem_res->start + *offs;
  659. res->end = res->start + size - 1;
  660. }
  661. /* sm501_create_irq
  662. *
  663. * Fill in an IRQ resource for a sub device
  664. */
  665. static void sm501_create_irq(struct sm501_devdata *sm,
  666. struct resource *res)
  667. {
  668. res->flags = IORESOURCE_IRQ;
  669. res->parent = NULL;
  670. res->start = res->end = sm->irq;
  671. }
  672. static int sm501_register_usbhost(struct sm501_devdata *sm,
  673. resource_size_t *mem_avail)
  674. {
  675. struct platform_device *pdev;
  676. pdev = sm501_create_subdev(sm, "sm501-usb", 3);
  677. if (!pdev)
  678. return -ENOMEM;
  679. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  680. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  681. sm501_create_irq(sm, &pdev->resource[2]);
  682. return sm501_register_device(sm, pdev);
  683. }
  684. static int sm501_register_display(struct sm501_devdata *sm,
  685. resource_size_t *mem_avail)
  686. {
  687. struct platform_device *pdev;
  688. pdev = sm501_create_subdev(sm, "sm501-fb", 4);
  689. if (!pdev)
  690. return -ENOMEM;
  691. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  692. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  693. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  694. sm501_create_irq(sm, &pdev->resource[3]);
  695. return sm501_register_device(sm, pdev);
  696. }
  697. /* sm501_dbg_regs
  698. *
  699. * Debug attribute to attach to parent device to show core registers
  700. */
  701. static ssize_t sm501_dbg_regs(struct device *dev,
  702. struct device_attribute *attr, char *buff)
  703. {
  704. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  705. unsigned int reg;
  706. char *ptr = buff;
  707. int ret;
  708. for (reg = 0x00; reg < 0x70; reg += 4) {
  709. ret = sprintf(ptr, "%08x = %08x\n",
  710. reg, readl(sm->regs + reg));
  711. ptr += ret;
  712. }
  713. return ptr - buff;
  714. }
  715. static DEVICE_ATTR(dbg_regs, 0666, sm501_dbg_regs, NULL);
  716. /* sm501_init_reg
  717. *
  718. * Helper function for the init code to setup a register
  719. *
  720. * clear the bits which are set in r->mask, and then set
  721. * the bits set in r->set.
  722. */
  723. static inline void sm501_init_reg(struct sm501_devdata *sm,
  724. unsigned long reg,
  725. struct sm501_reg_init *r)
  726. {
  727. unsigned long tmp;
  728. tmp = readl(sm->regs + reg);
  729. tmp &= ~r->mask;
  730. tmp |= r->set;
  731. writel(tmp, sm->regs + reg);
  732. }
  733. /* sm501_init_regs
  734. *
  735. * Setup core register values
  736. */
  737. static void sm501_init_regs(struct sm501_devdata *sm,
  738. struct sm501_initdata *init)
  739. {
  740. sm501_misc_control(sm->dev,
  741. init->misc_control.set,
  742. init->misc_control.mask);
  743. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  744. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  745. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  746. if (init->m1xclk) {
  747. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  748. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  749. }
  750. if (init->mclk) {
  751. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  752. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  753. }
  754. }
  755. /* Check the PLL sources for the M1CLK and M1XCLK
  756. *
  757. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  758. * there is a risk (see errata AB-5) that the SM501 will cease proper
  759. * function. If this happens, then it is likely the SM501 will
  760. * hang the system.
  761. */
  762. static int sm501_check_clocks(struct sm501_devdata *sm)
  763. {
  764. unsigned long pwrmode = readl(sm->regs + SM501_CURRENT_CLOCK);
  765. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  766. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  767. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  768. }
  769. static unsigned int sm501_mem_local[] = {
  770. [0] = 4*1024*1024,
  771. [1] = 8*1024*1024,
  772. [2] = 16*1024*1024,
  773. [3] = 32*1024*1024,
  774. [4] = 64*1024*1024,
  775. [5] = 2*1024*1024,
  776. };
  777. /* sm501_init_dev
  778. *
  779. * Common init code for an SM501
  780. */
  781. static int sm501_init_dev(struct sm501_devdata *sm)
  782. {
  783. resource_size_t mem_avail;
  784. unsigned long dramctrl;
  785. unsigned long devid;
  786. int ret;
  787. mutex_init(&sm->clock_lock);
  788. spin_lock_init(&sm->reg_lock);
  789. INIT_LIST_HEAD(&sm->devices);
  790. devid = readl(sm->regs + SM501_DEVICEID);
  791. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  792. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  793. return -EINVAL;
  794. }
  795. dramctrl = readl(sm->regs + SM501_DRAM_CONTROL);
  796. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  797. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  798. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  799. sm->rev = devid & SM501_DEVICEID_REVMASK;
  800. sm501_dump_gate(sm);
  801. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  802. if (ret)
  803. dev_err(sm->dev, "failed to create debug regs file\n");
  804. sm501_dump_clk(sm);
  805. /* check to see if we have some device initialisation */
  806. if (sm->platdata) {
  807. struct sm501_platdata *pdata = sm->platdata;
  808. if (pdata->init) {
  809. sm501_init_regs(sm, sm->platdata->init);
  810. if (pdata->init->devices & SM501_USE_USB_HOST)
  811. sm501_register_usbhost(sm, &mem_avail);
  812. }
  813. }
  814. ret = sm501_check_clocks(sm);
  815. if (ret) {
  816. dev_err(sm->dev, "M1X and M clocks sourced from different "
  817. "PLLs\n");
  818. return -EINVAL;
  819. }
  820. /* always create a framebuffer */
  821. sm501_register_display(sm, &mem_avail);
  822. return 0;
  823. }
  824. static int sm501_plat_probe(struct platform_device *dev)
  825. {
  826. struct sm501_devdata *sm;
  827. int err;
  828. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  829. if (sm == NULL) {
  830. dev_err(&dev->dev, "no memory for device data\n");
  831. err = -ENOMEM;
  832. goto err1;
  833. }
  834. sm->dev = &dev->dev;
  835. sm->pdev_id = dev->id;
  836. sm->irq = platform_get_irq(dev, 0);
  837. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  838. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  839. sm->platdata = dev->dev.platform_data;
  840. if (sm->irq < 0) {
  841. dev_err(&dev->dev, "failed to get irq resource\n");
  842. err = sm->irq;
  843. goto err_res;
  844. }
  845. if (sm->io_res == NULL || sm->mem_res == NULL) {
  846. dev_err(&dev->dev, "failed to get IO resource\n");
  847. err = -ENOENT;
  848. goto err_res;
  849. }
  850. sm->regs_claim = request_mem_region(sm->io_res->start,
  851. 0x100, "sm501");
  852. if (sm->regs_claim == NULL) {
  853. dev_err(&dev->dev, "cannot claim registers\n");
  854. err= -EBUSY;
  855. goto err_res;
  856. }
  857. platform_set_drvdata(dev, sm);
  858. sm->regs = ioremap(sm->io_res->start,
  859. (sm->io_res->end - sm->io_res->start) - 1);
  860. if (sm->regs == NULL) {
  861. dev_err(&dev->dev, "cannot remap registers\n");
  862. err = -EIO;
  863. goto err_claim;
  864. }
  865. return sm501_init_dev(sm);
  866. err_claim:
  867. release_resource(sm->regs_claim);
  868. kfree(sm->regs_claim);
  869. err_res:
  870. kfree(sm);
  871. err1:
  872. return err;
  873. }
  874. #ifdef CONFIG_PM
  875. /* power management support */
  876. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  877. {
  878. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  879. sm->in_suspend = 1;
  880. sm->pm_misc = readl(sm->regs + SM501_MISC_CONTROL);
  881. sm501_dump_regs(sm);
  882. return 0;
  883. }
  884. static int sm501_plat_resume(struct platform_device *pdev)
  885. {
  886. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  887. sm501_dump_regs(sm);
  888. sm501_dump_gate(sm);
  889. sm501_dump_clk(sm);
  890. /* check to see if we are in the same state as when suspended */
  891. if (readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  892. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  893. writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  894. /* our suspend causes the controller state to change,
  895. * either by something attempting setup, power loss,
  896. * or an external reset event on power change */
  897. if (sm->platdata && sm->platdata->init) {
  898. sm501_init_regs(sm, sm->platdata->init);
  899. }
  900. }
  901. /* dump our state from resume */
  902. sm501_dump_regs(sm);
  903. sm501_dump_clk(sm);
  904. sm->in_suspend = 0;
  905. return 0;
  906. }
  907. #else
  908. #define sm501_plat_suspend NULL
  909. #define sm501_plat_resume NULL
  910. #endif
  911. /* Initialisation data for PCI devices */
  912. static struct sm501_initdata sm501_pci_initdata = {
  913. .gpio_high = {
  914. .set = 0x3F000000, /* 24bit panel */
  915. .mask = 0x0,
  916. },
  917. .misc_timing = {
  918. .set = 0x010100, /* SDRAM timing */
  919. .mask = 0x1F1F00,
  920. },
  921. .misc_control = {
  922. .set = SM501_MISC_PNL_24BIT,
  923. .mask = 0,
  924. },
  925. .devices = SM501_USE_ALL,
  926. /* Errata AB-3 says that 72MHz is the fastest available
  927. * for 33MHZ PCI with proper bus-mastering operation */
  928. .mclk = 72 * MHZ,
  929. .m1xclk = 144 * MHZ,
  930. };
  931. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  932. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  933. SM501FB_FLAG_USE_HWCURSOR |
  934. SM501FB_FLAG_USE_HWACCEL |
  935. SM501FB_FLAG_DISABLE_AT_EXIT),
  936. };
  937. static struct sm501_platdata_fb sm501_fb_pdata = {
  938. .fb_route = SM501_FB_OWN,
  939. .fb_crt = &sm501_pdata_fbsub,
  940. .fb_pnl = &sm501_pdata_fbsub,
  941. };
  942. static struct sm501_platdata sm501_pci_platdata = {
  943. .init = &sm501_pci_initdata,
  944. .fb = &sm501_fb_pdata,
  945. };
  946. static int sm501_pci_probe(struct pci_dev *dev,
  947. const struct pci_device_id *id)
  948. {
  949. struct sm501_devdata *sm;
  950. int err;
  951. sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
  952. if (sm == NULL) {
  953. dev_err(&dev->dev, "no memory for device data\n");
  954. err = -ENOMEM;
  955. goto err1;
  956. }
  957. /* set a default set of platform data */
  958. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  959. /* set a hopefully unique id for our child platform devices */
  960. sm->pdev_id = 32 + dev->devfn;
  961. pci_set_drvdata(dev, sm);
  962. err = pci_enable_device(dev);
  963. if (err) {
  964. dev_err(&dev->dev, "cannot enable device\n");
  965. goto err2;
  966. }
  967. sm->dev = &dev->dev;
  968. sm->irq = dev->irq;
  969. #ifdef __BIG_ENDIAN
  970. /* if the system is big-endian, we most probably have a
  971. * translation in the IO layer making the PCI bus little endian
  972. * so make the framebuffer swapped pixels */
  973. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  974. #endif
  975. /* check our resources */
  976. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  977. dev_err(&dev->dev, "region #0 is not memory?\n");
  978. err = -EINVAL;
  979. goto err3;
  980. }
  981. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  982. dev_err(&dev->dev, "region #1 is not memory?\n");
  983. err = -EINVAL;
  984. goto err3;
  985. }
  986. /* make our resources ready for sharing */
  987. sm->io_res = &dev->resource[1];
  988. sm->mem_res = &dev->resource[0];
  989. sm->regs_claim = request_mem_region(sm->io_res->start,
  990. 0x100, "sm501");
  991. if (sm->regs_claim == NULL) {
  992. dev_err(&dev->dev, "cannot claim registers\n");
  993. err= -EBUSY;
  994. goto err3;
  995. }
  996. sm->regs = ioremap(pci_resource_start(dev, 1),
  997. pci_resource_len(dev, 1));
  998. if (sm->regs == NULL) {
  999. dev_err(&dev->dev, "cannot remap registers\n");
  1000. err = -EIO;
  1001. goto err4;
  1002. }
  1003. sm501_init_dev(sm);
  1004. return 0;
  1005. err4:
  1006. release_resource(sm->regs_claim);
  1007. kfree(sm->regs_claim);
  1008. err3:
  1009. pci_disable_device(dev);
  1010. err2:
  1011. pci_set_drvdata(dev, NULL);
  1012. kfree(sm);
  1013. err1:
  1014. return err;
  1015. }
  1016. static void sm501_remove_sub(struct sm501_devdata *sm,
  1017. struct sm501_device *smdev)
  1018. {
  1019. list_del(&smdev->list);
  1020. platform_device_unregister(&smdev->pdev);
  1021. }
  1022. static void sm501_dev_remove(struct sm501_devdata *sm)
  1023. {
  1024. struct sm501_device *smdev, *tmp;
  1025. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1026. sm501_remove_sub(sm, smdev);
  1027. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1028. }
  1029. static void sm501_pci_remove(struct pci_dev *dev)
  1030. {
  1031. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1032. sm501_dev_remove(sm);
  1033. iounmap(sm->regs);
  1034. release_resource(sm->regs_claim);
  1035. kfree(sm->regs_claim);
  1036. pci_set_drvdata(dev, NULL);
  1037. pci_disable_device(dev);
  1038. }
  1039. static int sm501_plat_remove(struct platform_device *dev)
  1040. {
  1041. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1042. sm501_dev_remove(sm);
  1043. iounmap(sm->regs);
  1044. release_resource(sm->regs_claim);
  1045. kfree(sm->regs_claim);
  1046. return 0;
  1047. }
  1048. static struct pci_device_id sm501_pci_tbl[] = {
  1049. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1050. { 0, },
  1051. };
  1052. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1053. static struct pci_driver sm501_pci_drv = {
  1054. .name = "sm501",
  1055. .id_table = sm501_pci_tbl,
  1056. .probe = sm501_pci_probe,
  1057. .remove = sm501_pci_remove,
  1058. };
  1059. static struct platform_driver sm501_plat_drv = {
  1060. .driver = {
  1061. .name = "sm501",
  1062. .owner = THIS_MODULE,
  1063. },
  1064. .probe = sm501_plat_probe,
  1065. .remove = sm501_plat_remove,
  1066. .suspend = sm501_plat_suspend,
  1067. .resume = sm501_plat_resume,
  1068. };
  1069. static int __init sm501_base_init(void)
  1070. {
  1071. platform_driver_register(&sm501_plat_drv);
  1072. return pci_register_driver(&sm501_pci_drv);
  1073. }
  1074. static void __exit sm501_base_exit(void)
  1075. {
  1076. platform_driver_unregister(&sm501_plat_drv);
  1077. pci_unregister_driver(&sm501_pci_drv);
  1078. }
  1079. module_init(sm501_base_init);
  1080. module_exit(sm501_base_exit);
  1081. MODULE_DESCRIPTION("SM501 Core Driver");
  1082. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1083. MODULE_LICENSE("GPL v2");