nes_hw.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * Copyright (c) 2006 - 2008 NetEffect, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef __NES_HW_H
  33. #define __NES_HW_H
  34. #define NES_PHY_TYPE_1G 2
  35. #define NES_PHY_TYPE_IRIS 3
  36. #define NES_PHY_TYPE_PUMA_10G 6
  37. #define NES_MULTICAST_PF_MAX 8
  38. enum pci_regs {
  39. NES_INT_STAT = 0x0000,
  40. NES_INT_MASK = 0x0004,
  41. NES_INT_PENDING = 0x0008,
  42. NES_INTF_INT_STAT = 0x000C,
  43. NES_INTF_INT_MASK = 0x0010,
  44. NES_TIMER_STAT = 0x0014,
  45. NES_PERIODIC_CONTROL = 0x0018,
  46. NES_ONE_SHOT_CONTROL = 0x001C,
  47. NES_EEPROM_COMMAND = 0x0020,
  48. NES_EEPROM_DATA = 0x0024,
  49. NES_FLASH_COMMAND = 0x0028,
  50. NES_FLASH_DATA = 0x002C,
  51. NES_SOFTWARE_RESET = 0x0030,
  52. NES_CQ_ACK = 0x0034,
  53. NES_WQE_ALLOC = 0x0040,
  54. NES_CQE_ALLOC = 0x0044,
  55. };
  56. enum indexed_regs {
  57. NES_IDX_CREATE_CQP_LOW = 0x0000,
  58. NES_IDX_CREATE_CQP_HIGH = 0x0004,
  59. NES_IDX_QP_CONTROL = 0x0040,
  60. NES_IDX_FLM_CONTROL = 0x0080,
  61. NES_IDX_INT_CPU_STATUS = 0x00a0,
  62. NES_IDX_GPIO_CONTROL = 0x00f0,
  63. NES_IDX_GPIO_DATA = 0x00f4,
  64. NES_IDX_TCP_CONFIG0 = 0x01e4,
  65. NES_IDX_TCP_TIMER_CONFIG = 0x01ec,
  66. NES_IDX_TCP_NOW = 0x01f0,
  67. NES_IDX_QP_MAX_CFG_SIZES = 0x0200,
  68. NES_IDX_QP_CTX_SIZE = 0x0218,
  69. NES_IDX_TCP_TIMER_SIZE0 = 0x0238,
  70. NES_IDX_TCP_TIMER_SIZE1 = 0x0240,
  71. NES_IDX_ARP_CACHE_SIZE = 0x0258,
  72. NES_IDX_CQ_CTX_SIZE = 0x0260,
  73. NES_IDX_MRT_SIZE = 0x0278,
  74. NES_IDX_PBL_REGION_SIZE = 0x0280,
  75. NES_IDX_IRRQ_COUNT = 0x02b0,
  76. NES_IDX_RX_WINDOW_BUFFER_PAGE_TABLE_SIZE = 0x02f0,
  77. NES_IDX_RX_WINDOW_BUFFER_SIZE = 0x0300,
  78. NES_IDX_DST_IP_ADDR = 0x0400,
  79. NES_IDX_PCIX_DIAG = 0x08e8,
  80. NES_IDX_MPP_DEBUG = 0x0a00,
  81. NES_IDX_PORT_RX_DISCARDS = 0x0a30,
  82. NES_IDX_PORT_TX_DISCARDS = 0x0a34,
  83. NES_IDX_MPP_LB_DEBUG = 0x0b00,
  84. NES_IDX_DENALI_CTL_22 = 0x1058,
  85. NES_IDX_MAC_TX_CONTROL = 0x2000,
  86. NES_IDX_MAC_TX_CONFIG = 0x2004,
  87. NES_IDX_MAC_TX_PAUSE_QUANTA = 0x2008,
  88. NES_IDX_MAC_RX_CONTROL = 0x200c,
  89. NES_IDX_MAC_RX_CONFIG = 0x2010,
  90. NES_IDX_MAC_EXACT_MATCH_BOTTOM = 0x201c,
  91. NES_IDX_MAC_MDIO_CONTROL = 0x2084,
  92. NES_IDX_MAC_TX_OCTETS_LOW = 0x2100,
  93. NES_IDX_MAC_TX_OCTETS_HIGH = 0x2104,
  94. NES_IDX_MAC_TX_FRAMES_LOW = 0x2108,
  95. NES_IDX_MAC_TX_FRAMES_HIGH = 0x210c,
  96. NES_IDX_MAC_TX_PAUSE_FRAMES = 0x2118,
  97. NES_IDX_MAC_TX_ERRORS = 0x2138,
  98. NES_IDX_MAC_RX_OCTETS_LOW = 0x213c,
  99. NES_IDX_MAC_RX_OCTETS_HIGH = 0x2140,
  100. NES_IDX_MAC_RX_FRAMES_LOW = 0x2144,
  101. NES_IDX_MAC_RX_FRAMES_HIGH = 0x2148,
  102. NES_IDX_MAC_RX_BC_FRAMES_LOW = 0x214c,
  103. NES_IDX_MAC_RX_MC_FRAMES_HIGH = 0x2150,
  104. NES_IDX_MAC_RX_PAUSE_FRAMES = 0x2154,
  105. NES_IDX_MAC_RX_SHORT_FRAMES = 0x2174,
  106. NES_IDX_MAC_RX_OVERSIZED_FRAMES = 0x2178,
  107. NES_IDX_MAC_RX_JABBER_FRAMES = 0x217c,
  108. NES_IDX_MAC_RX_CRC_ERR_FRAMES = 0x2180,
  109. NES_IDX_MAC_RX_LENGTH_ERR_FRAMES = 0x2184,
  110. NES_IDX_MAC_RX_SYMBOL_ERR_FRAMES = 0x2188,
  111. NES_IDX_MAC_INT_STATUS = 0x21f0,
  112. NES_IDX_MAC_INT_MASK = 0x21f4,
  113. NES_IDX_PHY_PCS_CONTROL_STATUS0 = 0x2800,
  114. NES_IDX_PHY_PCS_CONTROL_STATUS1 = 0x2a00,
  115. NES_IDX_ETH_SERDES_COMMON_CONTROL0 = 0x2808,
  116. NES_IDX_ETH_SERDES_COMMON_CONTROL1 = 0x2a08,
  117. NES_IDX_ETH_SERDES_COMMON_STATUS0 = 0x280c,
  118. NES_IDX_ETH_SERDES_COMMON_STATUS1 = 0x2a0c,
  119. NES_IDX_ETH_SERDES_TX_EMP0 = 0x2810,
  120. NES_IDX_ETH_SERDES_TX_EMP1 = 0x2a10,
  121. NES_IDX_ETH_SERDES_TX_DRIVE0 = 0x2814,
  122. NES_IDX_ETH_SERDES_TX_DRIVE1 = 0x2a14,
  123. NES_IDX_ETH_SERDES_RX_MODE0 = 0x2818,
  124. NES_IDX_ETH_SERDES_RX_MODE1 = 0x2a18,
  125. NES_IDX_ETH_SERDES_RX_SIGDET0 = 0x281c,
  126. NES_IDX_ETH_SERDES_RX_SIGDET1 = 0x2a1c,
  127. NES_IDX_ETH_SERDES_BYPASS0 = 0x2820,
  128. NES_IDX_ETH_SERDES_BYPASS1 = 0x2a20,
  129. NES_IDX_ETH_SERDES_LOOPBACK_CONTROL0 = 0x2824,
  130. NES_IDX_ETH_SERDES_LOOPBACK_CONTROL1 = 0x2a24,
  131. NES_IDX_ETH_SERDES_RX_EQ_CONTROL0 = 0x2828,
  132. NES_IDX_ETH_SERDES_RX_EQ_CONTROL1 = 0x2a28,
  133. NES_IDX_ETH_SERDES_RX_EQ_STATUS0 = 0x282c,
  134. NES_IDX_ETH_SERDES_RX_EQ_STATUS1 = 0x2a2c,
  135. NES_IDX_ETH_SERDES_CDR_RESET0 = 0x2830,
  136. NES_IDX_ETH_SERDES_CDR_RESET1 = 0x2a30,
  137. NES_IDX_ETH_SERDES_CDR_CONTROL0 = 0x2834,
  138. NES_IDX_ETH_SERDES_CDR_CONTROL1 = 0x2a34,
  139. NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE0 = 0x2838,
  140. NES_IDX_ETH_SERDES_TX_HIGHZ_LANE_MODE1 = 0x2a38,
  141. NES_IDX_ENDNODE0_NSTAT_RX_DISCARD = 0x3080,
  142. NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_LO = 0x3000,
  143. NES_IDX_ENDNODE0_NSTAT_RX_OCTETS_HI = 0x3004,
  144. NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_LO = 0x3008,
  145. NES_IDX_ENDNODE0_NSTAT_RX_FRAMES_HI = 0x300c,
  146. NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_LO = 0x7000,
  147. NES_IDX_ENDNODE0_NSTAT_TX_OCTETS_HI = 0x7004,
  148. NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_LO = 0x7008,
  149. NES_IDX_ENDNODE0_NSTAT_TX_FRAMES_HI = 0x700c,
  150. NES_IDX_CM_CONFIG = 0x5100,
  151. NES_IDX_NIC_LOGPORT_TO_PHYPORT = 0x6000,
  152. NES_IDX_NIC_PHYPORT_TO_USW = 0x6008,
  153. NES_IDX_NIC_ACTIVE = 0x6010,
  154. NES_IDX_NIC_UNICAST_ALL = 0x6018,
  155. NES_IDX_NIC_MULTICAST_ALL = 0x6020,
  156. NES_IDX_NIC_MULTICAST_ENABLE = 0x6028,
  157. NES_IDX_NIC_BROADCAST_ON = 0x6030,
  158. NES_IDX_USED_CHUNKS_TX = 0x60b0,
  159. NES_IDX_TX_POOL_SIZE = 0x60b8,
  160. NES_IDX_QUAD_HASH_TABLE_SIZE = 0x6148,
  161. NES_IDX_PERFECT_FILTER_LOW = 0x6200,
  162. NES_IDX_PERFECT_FILTER_HIGH = 0x6204,
  163. NES_IDX_IPV4_TCP_REXMITS = 0x7080,
  164. NES_IDX_DEBUG_ERROR_CONTROL_STATUS = 0x913c,
  165. NES_IDX_DEBUG_ERROR_MASKS0 = 0x9140,
  166. NES_IDX_DEBUG_ERROR_MASKS1 = 0x9144,
  167. NES_IDX_DEBUG_ERROR_MASKS2 = 0x9148,
  168. NES_IDX_DEBUG_ERROR_MASKS3 = 0x914c,
  169. NES_IDX_DEBUG_ERROR_MASKS4 = 0x9150,
  170. NES_IDX_DEBUG_ERROR_MASKS5 = 0x9154,
  171. };
  172. #define NES_IDX_MAC_TX_CONFIG_ENABLE_PAUSE 1
  173. #define NES_IDX_MPP_DEBUG_PORT_DISABLE_PAUSE (1 << 17)
  174. enum nes_cqp_opcodes {
  175. NES_CQP_CREATE_QP = 0x00,
  176. NES_CQP_MODIFY_QP = 0x01,
  177. NES_CQP_DESTROY_QP = 0x02,
  178. NES_CQP_CREATE_CQ = 0x03,
  179. NES_CQP_MODIFY_CQ = 0x04,
  180. NES_CQP_DESTROY_CQ = 0x05,
  181. NES_CQP_ALLOCATE_STAG = 0x09,
  182. NES_CQP_REGISTER_STAG = 0x0a,
  183. NES_CQP_QUERY_STAG = 0x0b,
  184. NES_CQP_REGISTER_SHARED_STAG = 0x0c,
  185. NES_CQP_DEALLOCATE_STAG = 0x0d,
  186. NES_CQP_MANAGE_ARP_CACHE = 0x0f,
  187. NES_CQP_SUSPEND_QPS = 0x11,
  188. NES_CQP_UPLOAD_CONTEXT = 0x13,
  189. NES_CQP_CREATE_CEQ = 0x16,
  190. NES_CQP_DESTROY_CEQ = 0x18,
  191. NES_CQP_CREATE_AEQ = 0x19,
  192. NES_CQP_DESTROY_AEQ = 0x1b,
  193. NES_CQP_LMI_ACCESS = 0x20,
  194. NES_CQP_FLUSH_WQES = 0x22,
  195. NES_CQP_MANAGE_APBVT = 0x23
  196. };
  197. enum nes_cqp_wqe_word_idx {
  198. NES_CQP_WQE_OPCODE_IDX = 0,
  199. NES_CQP_WQE_ID_IDX = 1,
  200. NES_CQP_WQE_COMP_CTX_LOW_IDX = 2,
  201. NES_CQP_WQE_COMP_CTX_HIGH_IDX = 3,
  202. NES_CQP_WQE_COMP_SCRATCH_LOW_IDX = 4,
  203. NES_CQP_WQE_COMP_SCRATCH_HIGH_IDX = 5,
  204. };
  205. enum nes_cqp_cq_wqeword_idx {
  206. NES_CQP_CQ_WQE_PBL_LOW_IDX = 6,
  207. NES_CQP_CQ_WQE_PBL_HIGH_IDX = 7,
  208. NES_CQP_CQ_WQE_CQ_CONTEXT_LOW_IDX = 8,
  209. NES_CQP_CQ_WQE_CQ_CONTEXT_HIGH_IDX = 9,
  210. NES_CQP_CQ_WQE_DOORBELL_INDEX_HIGH_IDX = 10,
  211. };
  212. enum nes_cqp_stag_wqeword_idx {
  213. NES_CQP_STAG_WQE_PBL_BLK_COUNT_IDX = 1,
  214. NES_CQP_STAG_WQE_LEN_HIGH_PD_IDX = 6,
  215. NES_CQP_STAG_WQE_LEN_LOW_IDX = 7,
  216. NES_CQP_STAG_WQE_STAG_IDX = 8,
  217. NES_CQP_STAG_WQE_VA_LOW_IDX = 10,
  218. NES_CQP_STAG_WQE_VA_HIGH_IDX = 11,
  219. NES_CQP_STAG_WQE_PA_LOW_IDX = 12,
  220. NES_CQP_STAG_WQE_PA_HIGH_IDX = 13,
  221. NES_CQP_STAG_WQE_PBL_LEN_IDX = 14
  222. };
  223. #define NES_CQP_OP_IWARP_STATE_SHIFT 28
  224. enum nes_cqp_qp_bits {
  225. NES_CQP_QP_ARP_VALID = (1<<8),
  226. NES_CQP_QP_WINBUF_VALID = (1<<9),
  227. NES_CQP_QP_CONTEXT_VALID = (1<<10),
  228. NES_CQP_QP_ORD_VALID = (1<<11),
  229. NES_CQP_QP_WINBUF_DATAIND_EN = (1<<12),
  230. NES_CQP_QP_VIRT_WQS = (1<<13),
  231. NES_CQP_QP_DEL_HTE = (1<<14),
  232. NES_CQP_QP_CQS_VALID = (1<<15),
  233. NES_CQP_QP_TYPE_TSA = 0,
  234. NES_CQP_QP_TYPE_IWARP = (1<<16),
  235. NES_CQP_QP_TYPE_CQP = (4<<16),
  236. NES_CQP_QP_TYPE_NIC = (5<<16),
  237. NES_CQP_QP_MSS_CHG = (1<<20),
  238. NES_CQP_QP_STATIC_RESOURCES = (1<<21),
  239. NES_CQP_QP_IGNORE_MW_BOUND = (1<<22),
  240. NES_CQP_QP_VWQ_USE_LMI = (1<<23),
  241. NES_CQP_QP_IWARP_STATE_IDLE = (1<<NES_CQP_OP_IWARP_STATE_SHIFT),
  242. NES_CQP_QP_IWARP_STATE_RTS = (2<<NES_CQP_OP_IWARP_STATE_SHIFT),
  243. NES_CQP_QP_IWARP_STATE_CLOSING = (3<<NES_CQP_OP_IWARP_STATE_SHIFT),
  244. NES_CQP_QP_IWARP_STATE_TERMINATE = (5<<NES_CQP_OP_IWARP_STATE_SHIFT),
  245. NES_CQP_QP_IWARP_STATE_ERROR = (6<<NES_CQP_OP_IWARP_STATE_SHIFT),
  246. NES_CQP_QP_IWARP_STATE_MASK = (7<<NES_CQP_OP_IWARP_STATE_SHIFT),
  247. NES_CQP_QP_RESET = (1<<31),
  248. };
  249. enum nes_cqp_qp_wqe_word_idx {
  250. NES_CQP_QP_WQE_CONTEXT_LOW_IDX = 6,
  251. NES_CQP_QP_WQE_CONTEXT_HIGH_IDX = 7,
  252. NES_CQP_QP_WQE_NEW_MSS_IDX = 15,
  253. };
  254. enum nes_nic_ctx_bits {
  255. NES_NIC_CTX_RQ_SIZE_32 = (3<<8),
  256. NES_NIC_CTX_RQ_SIZE_512 = (3<<8),
  257. NES_NIC_CTX_SQ_SIZE_32 = (1<<10),
  258. NES_NIC_CTX_SQ_SIZE_512 = (3<<10),
  259. };
  260. enum nes_nic_qp_ctx_word_idx {
  261. NES_NIC_CTX_MISC_IDX = 0,
  262. NES_NIC_CTX_SQ_LOW_IDX = 2,
  263. NES_NIC_CTX_SQ_HIGH_IDX = 3,
  264. NES_NIC_CTX_RQ_LOW_IDX = 4,
  265. NES_NIC_CTX_RQ_HIGH_IDX = 5,
  266. };
  267. enum nes_cqp_cq_bits {
  268. NES_CQP_CQ_CEQE_MASK = (1<<9),
  269. NES_CQP_CQ_CEQ_VALID = (1<<10),
  270. NES_CQP_CQ_RESIZE = (1<<11),
  271. NES_CQP_CQ_CHK_OVERFLOW = (1<<12),
  272. NES_CQP_CQ_4KB_CHUNK = (1<<14),
  273. NES_CQP_CQ_VIRT = (1<<15),
  274. };
  275. enum nes_cqp_stag_bits {
  276. NES_CQP_STAG_VA_TO = (1<<9),
  277. NES_CQP_STAG_DEALLOC_PBLS = (1<<10),
  278. NES_CQP_STAG_PBL_BLK_SIZE = (1<<11),
  279. NES_CQP_STAG_MR = (1<<13),
  280. NES_CQP_STAG_RIGHTS_LOCAL_READ = (1<<16),
  281. NES_CQP_STAG_RIGHTS_LOCAL_WRITE = (1<<17),
  282. NES_CQP_STAG_RIGHTS_REMOTE_READ = (1<<18),
  283. NES_CQP_STAG_RIGHTS_REMOTE_WRITE = (1<<19),
  284. NES_CQP_STAG_RIGHTS_WINDOW_BIND = (1<<20),
  285. NES_CQP_STAG_REM_ACC_EN = (1<<21),
  286. NES_CQP_STAG_LEAVE_PENDING = (1<<31),
  287. };
  288. enum nes_cqp_ceq_wqeword_idx {
  289. NES_CQP_CEQ_WQE_ELEMENT_COUNT_IDX = 1,
  290. NES_CQP_CEQ_WQE_PBL_LOW_IDX = 6,
  291. NES_CQP_CEQ_WQE_PBL_HIGH_IDX = 7,
  292. };
  293. enum nes_cqp_ceq_bits {
  294. NES_CQP_CEQ_4KB_CHUNK = (1<<14),
  295. NES_CQP_CEQ_VIRT = (1<<15),
  296. };
  297. enum nes_cqp_aeq_wqeword_idx {
  298. NES_CQP_AEQ_WQE_ELEMENT_COUNT_IDX = 1,
  299. NES_CQP_AEQ_WQE_PBL_LOW_IDX = 6,
  300. NES_CQP_AEQ_WQE_PBL_HIGH_IDX = 7,
  301. };
  302. enum nes_cqp_aeq_bits {
  303. NES_CQP_AEQ_4KB_CHUNK = (1<<14),
  304. NES_CQP_AEQ_VIRT = (1<<15),
  305. };
  306. enum nes_cqp_lmi_wqeword_idx {
  307. NES_CQP_LMI_WQE_LMI_OFFSET_IDX = 1,
  308. NES_CQP_LMI_WQE_FRAG_LOW_IDX = 8,
  309. NES_CQP_LMI_WQE_FRAG_HIGH_IDX = 9,
  310. NES_CQP_LMI_WQE_FRAG_LEN_IDX = 10,
  311. };
  312. enum nes_cqp_arp_wqeword_idx {
  313. NES_CQP_ARP_WQE_MAC_ADDR_LOW_IDX = 6,
  314. NES_CQP_ARP_WQE_MAC_HIGH_IDX = 7,
  315. NES_CQP_ARP_WQE_REACHABILITY_MAX_IDX = 1,
  316. };
  317. enum nes_cqp_upload_wqeword_idx {
  318. NES_CQP_UPLOAD_WQE_CTXT_LOW_IDX = 6,
  319. NES_CQP_UPLOAD_WQE_CTXT_HIGH_IDX = 7,
  320. NES_CQP_UPLOAD_WQE_HTE_IDX = 8,
  321. };
  322. enum nes_cqp_arp_bits {
  323. NES_CQP_ARP_VALID = (1<<8),
  324. NES_CQP_ARP_PERM = (1<<9),
  325. };
  326. enum nes_cqp_flush_bits {
  327. NES_CQP_FLUSH_SQ = (1<<30),
  328. NES_CQP_FLUSH_RQ = (1<<31),
  329. };
  330. enum nes_cqe_opcode_bits {
  331. NES_CQE_STAG_VALID = (1<<6),
  332. NES_CQE_ERROR = (1<<7),
  333. NES_CQE_SQ = (1<<8),
  334. NES_CQE_SE = (1<<9),
  335. NES_CQE_PSH = (1<<29),
  336. NES_CQE_FIN = (1<<30),
  337. NES_CQE_VALID = (1<<31),
  338. };
  339. enum nes_cqe_word_idx {
  340. NES_CQE_PAYLOAD_LENGTH_IDX = 0,
  341. NES_CQE_COMP_COMP_CTX_LOW_IDX = 2,
  342. NES_CQE_COMP_COMP_CTX_HIGH_IDX = 3,
  343. NES_CQE_INV_STAG_IDX = 4,
  344. NES_CQE_QP_ID_IDX = 5,
  345. NES_CQE_ERROR_CODE_IDX = 6,
  346. NES_CQE_OPCODE_IDX = 7,
  347. };
  348. enum nes_ceqe_word_idx {
  349. NES_CEQE_CQ_CTX_LOW_IDX = 0,
  350. NES_CEQE_CQ_CTX_HIGH_IDX = 1,
  351. };
  352. enum nes_ceqe_status_bit {
  353. NES_CEQE_VALID = (1<<31),
  354. };
  355. enum nes_int_bits {
  356. NES_INT_CEQ0 = (1<<0),
  357. NES_INT_CEQ1 = (1<<1),
  358. NES_INT_CEQ2 = (1<<2),
  359. NES_INT_CEQ3 = (1<<3),
  360. NES_INT_CEQ4 = (1<<4),
  361. NES_INT_CEQ5 = (1<<5),
  362. NES_INT_CEQ6 = (1<<6),
  363. NES_INT_CEQ7 = (1<<7),
  364. NES_INT_CEQ8 = (1<<8),
  365. NES_INT_CEQ9 = (1<<9),
  366. NES_INT_CEQ10 = (1<<10),
  367. NES_INT_CEQ11 = (1<<11),
  368. NES_INT_CEQ12 = (1<<12),
  369. NES_INT_CEQ13 = (1<<13),
  370. NES_INT_CEQ14 = (1<<14),
  371. NES_INT_CEQ15 = (1<<15),
  372. NES_INT_AEQ0 = (1<<16),
  373. NES_INT_AEQ1 = (1<<17),
  374. NES_INT_AEQ2 = (1<<18),
  375. NES_INT_AEQ3 = (1<<19),
  376. NES_INT_AEQ4 = (1<<20),
  377. NES_INT_AEQ5 = (1<<21),
  378. NES_INT_AEQ6 = (1<<22),
  379. NES_INT_AEQ7 = (1<<23),
  380. NES_INT_MAC0 = (1<<24),
  381. NES_INT_MAC1 = (1<<25),
  382. NES_INT_MAC2 = (1<<26),
  383. NES_INT_MAC3 = (1<<27),
  384. NES_INT_TSW = (1<<28),
  385. NES_INT_TIMER = (1<<29),
  386. NES_INT_INTF = (1<<30),
  387. };
  388. enum nes_intf_int_bits {
  389. NES_INTF_INT_PCIERR = (1<<0),
  390. NES_INTF_PERIODIC_TIMER = (1<<2),
  391. NES_INTF_ONE_SHOT_TIMER = (1<<3),
  392. NES_INTF_INT_CRITERR = (1<<14),
  393. NES_INTF_INT_AEQ0_OFLOW = (1<<16),
  394. NES_INTF_INT_AEQ1_OFLOW = (1<<17),
  395. NES_INTF_INT_AEQ2_OFLOW = (1<<18),
  396. NES_INTF_INT_AEQ3_OFLOW = (1<<19),
  397. NES_INTF_INT_AEQ4_OFLOW = (1<<20),
  398. NES_INTF_INT_AEQ5_OFLOW = (1<<21),
  399. NES_INTF_INT_AEQ6_OFLOW = (1<<22),
  400. NES_INTF_INT_AEQ7_OFLOW = (1<<23),
  401. NES_INTF_INT_AEQ_OFLOW = (0xff<<16),
  402. };
  403. enum nes_mac_int_bits {
  404. NES_MAC_INT_LINK_STAT_CHG = (1<<1),
  405. NES_MAC_INT_XGMII_EXT = (1<<2),
  406. NES_MAC_INT_TX_UNDERFLOW = (1<<6),
  407. NES_MAC_INT_TX_ERROR = (1<<7),
  408. };
  409. enum nes_cqe_allocate_bits {
  410. NES_CQE_ALLOC_INC_SELECT = (1<<28),
  411. NES_CQE_ALLOC_NOTIFY_NEXT = (1<<29),
  412. NES_CQE_ALLOC_NOTIFY_SE = (1<<30),
  413. NES_CQE_ALLOC_RESET = (1<<31),
  414. };
  415. enum nes_nic_rq_wqe_word_idx {
  416. NES_NIC_RQ_WQE_LENGTH_1_0_IDX = 0,
  417. NES_NIC_RQ_WQE_LENGTH_3_2_IDX = 1,
  418. NES_NIC_RQ_WQE_FRAG0_LOW_IDX = 2,
  419. NES_NIC_RQ_WQE_FRAG0_HIGH_IDX = 3,
  420. NES_NIC_RQ_WQE_FRAG1_LOW_IDX = 4,
  421. NES_NIC_RQ_WQE_FRAG1_HIGH_IDX = 5,
  422. NES_NIC_RQ_WQE_FRAG2_LOW_IDX = 6,
  423. NES_NIC_RQ_WQE_FRAG2_HIGH_IDX = 7,
  424. NES_NIC_RQ_WQE_FRAG3_LOW_IDX = 8,
  425. NES_NIC_RQ_WQE_FRAG3_HIGH_IDX = 9,
  426. };
  427. enum nes_nic_sq_wqe_word_idx {
  428. NES_NIC_SQ_WQE_MISC_IDX = 0,
  429. NES_NIC_SQ_WQE_TOTAL_LENGTH_IDX = 1,
  430. NES_NIC_SQ_WQE_LSO_INFO_IDX = 2,
  431. NES_NIC_SQ_WQE_LENGTH_0_TAG_IDX = 3,
  432. NES_NIC_SQ_WQE_LENGTH_2_1_IDX = 4,
  433. NES_NIC_SQ_WQE_LENGTH_4_3_IDX = 5,
  434. NES_NIC_SQ_WQE_FRAG0_LOW_IDX = 6,
  435. NES_NIC_SQ_WQE_FRAG0_HIGH_IDX = 7,
  436. NES_NIC_SQ_WQE_FRAG1_LOW_IDX = 8,
  437. NES_NIC_SQ_WQE_FRAG1_HIGH_IDX = 9,
  438. NES_NIC_SQ_WQE_FRAG2_LOW_IDX = 10,
  439. NES_NIC_SQ_WQE_FRAG2_HIGH_IDX = 11,
  440. NES_NIC_SQ_WQE_FRAG3_LOW_IDX = 12,
  441. NES_NIC_SQ_WQE_FRAG3_HIGH_IDX = 13,
  442. NES_NIC_SQ_WQE_FRAG4_LOW_IDX = 14,
  443. NES_NIC_SQ_WQE_FRAG4_HIGH_IDX = 15,
  444. };
  445. enum nes_iwarp_sq_wqe_word_idx {
  446. NES_IWARP_SQ_WQE_MISC_IDX = 0,
  447. NES_IWARP_SQ_WQE_TOTAL_PAYLOAD_IDX = 1,
  448. NES_IWARP_SQ_WQE_COMP_CTX_LOW_IDX = 2,
  449. NES_IWARP_SQ_WQE_COMP_CTX_HIGH_IDX = 3,
  450. NES_IWARP_SQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
  451. NES_IWARP_SQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
  452. NES_IWARP_SQ_WQE_INV_STAG_LOW_IDX = 7,
  453. NES_IWARP_SQ_WQE_RDMA_TO_LOW_IDX = 8,
  454. NES_IWARP_SQ_WQE_RDMA_TO_HIGH_IDX = 9,
  455. NES_IWARP_SQ_WQE_RDMA_LENGTH_IDX = 10,
  456. NES_IWARP_SQ_WQE_RDMA_STAG_IDX = 11,
  457. NES_IWARP_SQ_WQE_IMM_DATA_START_IDX = 12,
  458. NES_IWARP_SQ_WQE_FRAG0_LOW_IDX = 16,
  459. NES_IWARP_SQ_WQE_FRAG0_HIGH_IDX = 17,
  460. NES_IWARP_SQ_WQE_LENGTH0_IDX = 18,
  461. NES_IWARP_SQ_WQE_STAG0_IDX = 19,
  462. NES_IWARP_SQ_WQE_FRAG1_LOW_IDX = 20,
  463. NES_IWARP_SQ_WQE_FRAG1_HIGH_IDX = 21,
  464. NES_IWARP_SQ_WQE_LENGTH1_IDX = 22,
  465. NES_IWARP_SQ_WQE_STAG1_IDX = 23,
  466. NES_IWARP_SQ_WQE_FRAG2_LOW_IDX = 24,
  467. NES_IWARP_SQ_WQE_FRAG2_HIGH_IDX = 25,
  468. NES_IWARP_SQ_WQE_LENGTH2_IDX = 26,
  469. NES_IWARP_SQ_WQE_STAG2_IDX = 27,
  470. NES_IWARP_SQ_WQE_FRAG3_LOW_IDX = 28,
  471. NES_IWARP_SQ_WQE_FRAG3_HIGH_IDX = 29,
  472. NES_IWARP_SQ_WQE_LENGTH3_IDX = 30,
  473. NES_IWARP_SQ_WQE_STAG3_IDX = 31,
  474. };
  475. enum nes_iwarp_sq_bind_wqe_word_idx {
  476. NES_IWARP_SQ_BIND_WQE_MR_IDX = 6,
  477. NES_IWARP_SQ_BIND_WQE_MW_IDX = 7,
  478. NES_IWARP_SQ_BIND_WQE_LENGTH_LOW_IDX = 8,
  479. NES_IWARP_SQ_BIND_WQE_LENGTH_HIGH_IDX = 9,
  480. NES_IWARP_SQ_BIND_WQE_VA_FBO_LOW_IDX = 10,
  481. NES_IWARP_SQ_BIND_WQE_VA_FBO_HIGH_IDX = 11,
  482. };
  483. enum nes_iwarp_sq_fmr_wqe_word_idx {
  484. NES_IWARP_SQ_FMR_WQE_MR_STAG_IDX = 7,
  485. NES_IWARP_SQ_FMR_WQE_LENGTH_LOW_IDX = 8,
  486. NES_IWARP_SQ_FMR_WQE_LENGTH_HIGH_IDX = 9,
  487. NES_IWARP_SQ_FMR_WQE_VA_FBO_LOW_IDX = 10,
  488. NES_IWARP_SQ_FMR_WQE_VA_FBO_HIGH_IDX = 11,
  489. NES_IWARP_SQ_FMR_WQE_PBL_ADDR_LOW_IDX = 12,
  490. NES_IWARP_SQ_FMR_WQE_PBL_ADDR_HIGH_IDX = 13,
  491. NES_IWARP_SQ_FMR_WQE_PBL_LENGTH_IDX = 14,
  492. };
  493. enum nes_iwarp_sq_locinv_wqe_word_idx {
  494. NES_IWARP_SQ_LOCINV_WQE_INV_STAG_IDX = 6,
  495. };
  496. enum nes_iwarp_rq_wqe_word_idx {
  497. NES_IWARP_RQ_WQE_TOTAL_PAYLOAD_IDX = 1,
  498. NES_IWARP_RQ_WQE_COMP_CTX_LOW_IDX = 2,
  499. NES_IWARP_RQ_WQE_COMP_CTX_HIGH_IDX = 3,
  500. NES_IWARP_RQ_WQE_COMP_SCRATCH_LOW_IDX = 4,
  501. NES_IWARP_RQ_WQE_COMP_SCRATCH_HIGH_IDX = 5,
  502. NES_IWARP_RQ_WQE_FRAG0_LOW_IDX = 8,
  503. NES_IWARP_RQ_WQE_FRAG0_HIGH_IDX = 9,
  504. NES_IWARP_RQ_WQE_LENGTH0_IDX = 10,
  505. NES_IWARP_RQ_WQE_STAG0_IDX = 11,
  506. NES_IWARP_RQ_WQE_FRAG1_LOW_IDX = 12,
  507. NES_IWARP_RQ_WQE_FRAG1_HIGH_IDX = 13,
  508. NES_IWARP_RQ_WQE_LENGTH1_IDX = 14,
  509. NES_IWARP_RQ_WQE_STAG1_IDX = 15,
  510. NES_IWARP_RQ_WQE_FRAG2_LOW_IDX = 16,
  511. NES_IWARP_RQ_WQE_FRAG2_HIGH_IDX = 17,
  512. NES_IWARP_RQ_WQE_LENGTH2_IDX = 18,
  513. NES_IWARP_RQ_WQE_STAG2_IDX = 19,
  514. NES_IWARP_RQ_WQE_FRAG3_LOW_IDX = 20,
  515. NES_IWARP_RQ_WQE_FRAG3_HIGH_IDX = 21,
  516. NES_IWARP_RQ_WQE_LENGTH3_IDX = 22,
  517. NES_IWARP_RQ_WQE_STAG3_IDX = 23,
  518. };
  519. enum nes_nic_sq_wqe_bits {
  520. NES_NIC_SQ_WQE_PHDR_CS_READY = (1<<21),
  521. NES_NIC_SQ_WQE_LSO_ENABLE = (1<<22),
  522. NES_NIC_SQ_WQE_TAGVALUE_ENABLE = (1<<23),
  523. NES_NIC_SQ_WQE_DISABLE_CHKSUM = (1<<30),
  524. NES_NIC_SQ_WQE_COMPLETION = (1<<31),
  525. };
  526. enum nes_nic_cqe_word_idx {
  527. NES_NIC_CQE_ACCQP_ID_IDX = 0,
  528. NES_NIC_CQE_TAG_PKT_TYPE_IDX = 2,
  529. NES_NIC_CQE_MISC_IDX = 3,
  530. };
  531. #define NES_PKT_TYPE_APBVT_BITS 0xC112
  532. #define NES_PKT_TYPE_APBVT_MASK 0xff3e
  533. #define NES_PKT_TYPE_PVALID_BITS 0x10000000
  534. #define NES_PKT_TYPE_PVALID_MASK 0x30000000
  535. #define NES_PKT_TYPE_TCPV4_BITS 0x0110
  536. #define NES_PKT_TYPE_TCPV4_MASK 0x3f30
  537. #define NES_PKT_TYPE_UDPV4_BITS 0x0210
  538. #define NES_PKT_TYPE_UDPV4_MASK 0x3f30
  539. #define NES_PKT_TYPE_IPV4_BITS 0x0010
  540. #define NES_PKT_TYPE_IPV4_MASK 0x3f30
  541. #define NES_PKT_TYPE_OTHER_BITS 0x0000
  542. #define NES_PKT_TYPE_OTHER_MASK 0x0030
  543. #define NES_NIC_CQE_ERRV_SHIFT 16
  544. enum nes_nic_ev_bits {
  545. NES_NIC_ERRV_BITS_MODE = (1<<0),
  546. NES_NIC_ERRV_BITS_IPV4_CSUM_ERR = (1<<1),
  547. NES_NIC_ERRV_BITS_TCPUDP_CSUM_ERR = (1<<2),
  548. NES_NIC_ERRV_BITS_WQE_OVERRUN = (1<<3),
  549. NES_NIC_ERRV_BITS_IPH_ERR = (1<<4),
  550. };
  551. enum nes_nic_cqe_bits {
  552. NES_NIC_CQE_ERRV_MASK = (0xff<<NES_NIC_CQE_ERRV_SHIFT),
  553. NES_NIC_CQE_SQ = (1<<24),
  554. NES_NIC_CQE_ACCQP_PORT = (1<<28),
  555. NES_NIC_CQE_ACCQP_VALID = (1<<29),
  556. NES_NIC_CQE_TAG_VALID = (1<<30),
  557. NES_NIC_CQE_VALID = (1<<31),
  558. };
  559. enum nes_aeqe_word_idx {
  560. NES_AEQE_COMP_CTXT_LOW_IDX = 0,
  561. NES_AEQE_COMP_CTXT_HIGH_IDX = 1,
  562. NES_AEQE_COMP_QP_CQ_ID_IDX = 2,
  563. NES_AEQE_MISC_IDX = 3,
  564. };
  565. enum nes_aeqe_bits {
  566. NES_AEQE_QP = (1<<16),
  567. NES_AEQE_CQ = (1<<17),
  568. NES_AEQE_SQ = (1<<18),
  569. NES_AEQE_INBOUND_RDMA = (1<<19),
  570. NES_AEQE_IWARP_STATE_MASK = (7<<20),
  571. NES_AEQE_TCP_STATE_MASK = (0xf<<24),
  572. NES_AEQE_VALID = (1<<31),
  573. };
  574. #define NES_AEQE_IWARP_STATE_SHIFT 20
  575. #define NES_AEQE_TCP_STATE_SHIFT 24
  576. enum nes_aeqe_iwarp_state {
  577. NES_AEQE_IWARP_STATE_NON_EXISTANT = 0,
  578. NES_AEQE_IWARP_STATE_IDLE = 1,
  579. NES_AEQE_IWARP_STATE_RTS = 2,
  580. NES_AEQE_IWARP_STATE_CLOSING = 3,
  581. NES_AEQE_IWARP_STATE_TERMINATE = 5,
  582. NES_AEQE_IWARP_STATE_ERROR = 6
  583. };
  584. enum nes_aeqe_tcp_state {
  585. NES_AEQE_TCP_STATE_NON_EXISTANT = 0,
  586. NES_AEQE_TCP_STATE_CLOSED = 1,
  587. NES_AEQE_TCP_STATE_LISTEN = 2,
  588. NES_AEQE_TCP_STATE_SYN_SENT = 3,
  589. NES_AEQE_TCP_STATE_SYN_RCVD = 4,
  590. NES_AEQE_TCP_STATE_ESTABLISHED = 5,
  591. NES_AEQE_TCP_STATE_CLOSE_WAIT = 6,
  592. NES_AEQE_TCP_STATE_FIN_WAIT_1 = 7,
  593. NES_AEQE_TCP_STATE_CLOSING = 8,
  594. NES_AEQE_TCP_STATE_LAST_ACK = 9,
  595. NES_AEQE_TCP_STATE_FIN_WAIT_2 = 10,
  596. NES_AEQE_TCP_STATE_TIME_WAIT = 11
  597. };
  598. enum nes_aeqe_aeid {
  599. NES_AEQE_AEID_AMP_UNALLOCATED_STAG = 0x0102,
  600. NES_AEQE_AEID_AMP_INVALID_STAG = 0x0103,
  601. NES_AEQE_AEID_AMP_BAD_QP = 0x0104,
  602. NES_AEQE_AEID_AMP_BAD_PD = 0x0105,
  603. NES_AEQE_AEID_AMP_BAD_STAG_KEY = 0x0106,
  604. NES_AEQE_AEID_AMP_BAD_STAG_INDEX = 0x0107,
  605. NES_AEQE_AEID_AMP_BOUNDS_VIOLATION = 0x0108,
  606. NES_AEQE_AEID_AMP_RIGHTS_VIOLATION = 0x0109,
  607. NES_AEQE_AEID_AMP_TO_WRAP = 0x010a,
  608. NES_AEQE_AEID_AMP_FASTREG_SHARED = 0x010b,
  609. NES_AEQE_AEID_AMP_FASTREG_VALID_STAG = 0x010c,
  610. NES_AEQE_AEID_AMP_FASTREG_MW_STAG = 0x010d,
  611. NES_AEQE_AEID_AMP_FASTREG_INVALID_RIGHTS = 0x010e,
  612. NES_AEQE_AEID_AMP_FASTREG_PBL_TABLE_OVERFLOW = 0x010f,
  613. NES_AEQE_AEID_AMP_FASTREG_INVALID_LENGTH = 0x0110,
  614. NES_AEQE_AEID_AMP_INVALIDATE_SHARED = 0x0111,
  615. NES_AEQE_AEID_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS = 0x0112,
  616. NES_AEQE_AEID_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS = 0x0113,
  617. NES_AEQE_AEID_AMP_MWBIND_VALID_STAG = 0x0114,
  618. NES_AEQE_AEID_AMP_MWBIND_OF_MR_STAG = 0x0115,
  619. NES_AEQE_AEID_AMP_MWBIND_TO_ZERO_BASED_STAG = 0x0116,
  620. NES_AEQE_AEID_AMP_MWBIND_TO_MW_STAG = 0x0117,
  621. NES_AEQE_AEID_AMP_MWBIND_INVALID_RIGHTS = 0x0118,
  622. NES_AEQE_AEID_AMP_MWBIND_INVALID_BOUNDS = 0x0119,
  623. NES_AEQE_AEID_AMP_MWBIND_TO_INVALID_PARENT = 0x011a,
  624. NES_AEQE_AEID_AMP_MWBIND_BIND_DISABLED = 0x011b,
  625. NES_AEQE_AEID_BAD_CLOSE = 0x0201,
  626. NES_AEQE_AEID_RDMAP_ROE_BAD_LLP_CLOSE = 0x0202,
  627. NES_AEQE_AEID_CQ_OPERATION_ERROR = 0x0203,
  628. NES_AEQE_AEID_PRIV_OPERATION_DENIED = 0x0204,
  629. NES_AEQE_AEID_RDMA_READ_WHILE_ORD_ZERO = 0x0205,
  630. NES_AEQE_AEID_STAG_ZERO_INVALID = 0x0206,
  631. NES_AEQE_AEID_DDP_INVALID_MSN_GAP_IN_MSN = 0x0301,
  632. NES_AEQE_AEID_DDP_INVALID_MSN_RANGE_IS_NOT_VALID = 0x0302,
  633. NES_AEQE_AEID_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER = 0x0303,
  634. NES_AEQE_AEID_DDP_UBE_INVALID_DDP_VERSION = 0x0304,
  635. NES_AEQE_AEID_DDP_UBE_INVALID_MO = 0x0305,
  636. NES_AEQE_AEID_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE = 0x0306,
  637. NES_AEQE_AEID_DDP_UBE_INVALID_QN = 0x0307,
  638. NES_AEQE_AEID_DDP_NO_L_BIT = 0x0308,
  639. NES_AEQE_AEID_RDMAP_ROE_INVALID_RDMAP_VERSION = 0x0311,
  640. NES_AEQE_AEID_RDMAP_ROE_UNEXPECTED_OPCODE = 0x0312,
  641. NES_AEQE_AEID_ROE_INVALID_RDMA_READ_REQUEST = 0x0313,
  642. NES_AEQE_AEID_ROE_INVALID_RDMA_WRITE_OR_READ_RESP = 0x0314,
  643. NES_AEQE_AEID_INVALID_ARP_ENTRY = 0x0401,
  644. NES_AEQE_AEID_INVALID_TCP_OPTION_RCVD = 0x0402,
  645. NES_AEQE_AEID_STALE_ARP_ENTRY = 0x0403,
  646. NES_AEQE_AEID_LLP_CLOSE_COMPLETE = 0x0501,
  647. NES_AEQE_AEID_LLP_CONNECTION_RESET = 0x0502,
  648. NES_AEQE_AEID_LLP_FIN_RECEIVED = 0x0503,
  649. NES_AEQE_AEID_LLP_RECEIVED_MARKER_AND_LENGTH_FIELDS_DONT_MATCH = 0x0504,
  650. NES_AEQE_AEID_LLP_RECEIVED_MPA_CRC_ERROR = 0x0505,
  651. NES_AEQE_AEID_LLP_SEGMENT_TOO_LARGE = 0x0506,
  652. NES_AEQE_AEID_LLP_SEGMENT_TOO_SMALL = 0x0507,
  653. NES_AEQE_AEID_LLP_SYN_RECEIVED = 0x0508,
  654. NES_AEQE_AEID_LLP_TERMINATE_RECEIVED = 0x0509,
  655. NES_AEQE_AEID_LLP_TOO_MANY_RETRIES = 0x050a,
  656. NES_AEQE_AEID_LLP_TOO_MANY_KEEPALIVE_RETRIES = 0x050b,
  657. NES_AEQE_AEID_RESET_SENT = 0x0601,
  658. NES_AEQE_AEID_TERMINATE_SENT = 0x0602,
  659. NES_AEQE_AEID_DDP_LCE_LOCAL_CATASTROPHIC = 0x0700
  660. };
  661. enum nes_iwarp_sq_opcodes {
  662. NES_IWARP_SQ_WQE_WRPDU = (1<<15),
  663. NES_IWARP_SQ_WQE_PSH = (1<<21),
  664. NES_IWARP_SQ_WQE_STREAMING = (1<<23),
  665. NES_IWARP_SQ_WQE_IMM_DATA = (1<<28),
  666. NES_IWARP_SQ_WQE_READ_FENCE = (1<<29),
  667. NES_IWARP_SQ_WQE_LOCAL_FENCE = (1<<30),
  668. NES_IWARP_SQ_WQE_SIGNALED_COMPL = (1<<31),
  669. };
  670. enum nes_iwarp_sq_wqe_bits {
  671. NES_IWARP_SQ_OP_RDMAW = 0,
  672. NES_IWARP_SQ_OP_RDMAR = 1,
  673. NES_IWARP_SQ_OP_SEND = 3,
  674. NES_IWARP_SQ_OP_SENDINV = 4,
  675. NES_IWARP_SQ_OP_SENDSE = 5,
  676. NES_IWARP_SQ_OP_SENDSEINV = 6,
  677. NES_IWARP_SQ_OP_BIND = 8,
  678. NES_IWARP_SQ_OP_FAST_REG = 9,
  679. NES_IWARP_SQ_OP_LOCINV = 10,
  680. NES_IWARP_SQ_OP_RDMAR_LOCINV = 11,
  681. NES_IWARP_SQ_OP_NOP = 12,
  682. };
  683. #define NES_EEPROM_READ_REQUEST (1<<16)
  684. #define NES_MAC_ADDR_VALID (1<<20)
  685. /*
  686. * NES index registers init values.
  687. */
  688. struct nes_init_values {
  689. u32 index;
  690. u32 data;
  691. u8 wrt;
  692. };
  693. /*
  694. * NES registers in BAR0.
  695. */
  696. struct nes_pci_regs {
  697. u32 int_status;
  698. u32 int_mask;
  699. u32 int_pending;
  700. u32 intf_int_status;
  701. u32 intf_int_mask;
  702. u32 other_regs[59]; /* pad out to 256 bytes for now */
  703. };
  704. #define NES_CQP_SQ_SIZE 128
  705. #define NES_CCQ_SIZE 128
  706. #define NES_NIC_WQ_SIZE 512
  707. #define NES_NIC_CTX_SIZE ((NES_NIC_CTX_RQ_SIZE_512) | (NES_NIC_CTX_SQ_SIZE_512))
  708. #define NES_NIC_BACK_STORE 0x00038000
  709. struct nes_device;
  710. struct nes_hw_nic_qp_context {
  711. __le32 context_words[6];
  712. };
  713. struct nes_hw_nic_sq_wqe {
  714. __le32 wqe_words[16];
  715. };
  716. struct nes_hw_nic_rq_wqe {
  717. __le32 wqe_words[16];
  718. };
  719. struct nes_hw_nic_cqe {
  720. __le32 cqe_words[4];
  721. };
  722. struct nes_hw_cqp_qp_context {
  723. __le32 context_words[4];
  724. };
  725. struct nes_hw_cqp_wqe {
  726. __le32 wqe_words[16];
  727. };
  728. struct nes_hw_qp_wqe {
  729. __le32 wqe_words[32];
  730. };
  731. struct nes_hw_cqe {
  732. __le32 cqe_words[8];
  733. };
  734. struct nes_hw_ceqe {
  735. __le32 ceqe_words[2];
  736. };
  737. struct nes_hw_aeqe {
  738. __le32 aeqe_words[4];
  739. };
  740. struct nes_cqp_request {
  741. union {
  742. u64 cqp_callback_context;
  743. void *cqp_callback_pointer;
  744. };
  745. wait_queue_head_t waitq;
  746. struct nes_hw_cqp_wqe cqp_wqe;
  747. struct list_head list;
  748. atomic_t refcount;
  749. void (*cqp_callback)(struct nes_device *nesdev, struct nes_cqp_request *cqp_request);
  750. u16 major_code;
  751. u16 minor_code;
  752. u8 waiting;
  753. u8 request_done;
  754. u8 dynamic;
  755. u8 callback;
  756. };
  757. struct nes_hw_cqp {
  758. struct nes_hw_cqp_wqe *sq_vbase;
  759. dma_addr_t sq_pbase;
  760. spinlock_t lock;
  761. wait_queue_head_t waitq;
  762. u16 qp_id;
  763. u16 sq_head;
  764. u16 sq_tail;
  765. u16 sq_size;
  766. };
  767. #define NES_FIRST_FRAG_SIZE 128
  768. struct nes_first_frag {
  769. u8 buffer[NES_FIRST_FRAG_SIZE];
  770. };
  771. struct nes_hw_nic {
  772. struct nes_first_frag *first_frag_vbase; /* virtual address of first frags */
  773. struct nes_hw_nic_sq_wqe *sq_vbase; /* virtual address of sq */
  774. struct nes_hw_nic_rq_wqe *rq_vbase; /* virtual address of rq */
  775. struct sk_buff *tx_skb[NES_NIC_WQ_SIZE];
  776. struct sk_buff *rx_skb[NES_NIC_WQ_SIZE];
  777. dma_addr_t frag_paddr[NES_NIC_WQ_SIZE];
  778. unsigned long first_frag_overflow[BITS_TO_LONGS(NES_NIC_WQ_SIZE)];
  779. dma_addr_t sq_pbase; /* PCI memory for host rings */
  780. dma_addr_t rq_pbase; /* PCI memory for host rings */
  781. u16 qp_id;
  782. u16 sq_head;
  783. u16 sq_tail;
  784. u16 sq_size;
  785. u16 rq_head;
  786. u16 rq_tail;
  787. u16 rq_size;
  788. u8 replenishing_rq;
  789. u8 reserved;
  790. spinlock_t sq_lock;
  791. spinlock_t rq_lock;
  792. };
  793. struct nes_hw_nic_cq {
  794. struct nes_hw_nic_cqe volatile *cq_vbase; /* PCI memory for host rings */
  795. void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_nic_cq *cq);
  796. dma_addr_t cq_pbase; /* PCI memory for host rings */
  797. int rx_cqes_completed;
  798. int cqe_allocs_pending;
  799. int rx_pkts_indicated;
  800. u16 cq_head;
  801. u16 cq_size;
  802. u16 cq_number;
  803. u8 cqes_pending;
  804. };
  805. struct nes_hw_qp {
  806. struct nes_hw_qp_wqe *sq_vbase; /* PCI memory for host rings */
  807. struct nes_hw_qp_wqe *rq_vbase; /* PCI memory for host rings */
  808. void *q2_vbase; /* PCI memory for host rings */
  809. dma_addr_t sq_pbase; /* PCI memory for host rings */
  810. dma_addr_t rq_pbase; /* PCI memory for host rings */
  811. dma_addr_t q2_pbase; /* PCI memory for host rings */
  812. u32 qp_id;
  813. u16 sq_head;
  814. u16 sq_tail;
  815. u16 sq_size;
  816. u16 rq_head;
  817. u16 rq_tail;
  818. u16 rq_size;
  819. u8 rq_encoded_size;
  820. u8 sq_encoded_size;
  821. };
  822. struct nes_hw_cq {
  823. struct nes_hw_cqe volatile *cq_vbase; /* PCI memory for host rings */
  824. void (*ce_handler)(struct nes_device *nesdev, struct nes_hw_cq *cq);
  825. dma_addr_t cq_pbase; /* PCI memory for host rings */
  826. u16 cq_head;
  827. u16 cq_size;
  828. u16 cq_number;
  829. };
  830. struct nes_hw_ceq {
  831. struct nes_hw_ceqe volatile *ceq_vbase; /* PCI memory for host rings */
  832. dma_addr_t ceq_pbase; /* PCI memory for host rings */
  833. u16 ceq_head;
  834. u16 ceq_size;
  835. };
  836. struct nes_hw_aeq {
  837. struct nes_hw_aeqe volatile *aeq_vbase; /* PCI memory for host rings */
  838. dma_addr_t aeq_pbase; /* PCI memory for host rings */
  839. u16 aeq_head;
  840. u16 aeq_size;
  841. };
  842. struct nic_qp_map {
  843. u8 qpid;
  844. u8 nic_index;
  845. u8 logical_port;
  846. u8 is_hnic;
  847. };
  848. #define NES_CQP_ARP_AEQ_INDEX_MASK 0x000f0000
  849. #define NES_CQP_ARP_AEQ_INDEX_SHIFT 16
  850. #define NES_CQP_APBVT_ADD 0x00008000
  851. #define NES_CQP_APBVT_NIC_SHIFT 16
  852. #define NES_ARP_ADD 1
  853. #define NES_ARP_DELETE 2
  854. #define NES_ARP_RESOLVE 3
  855. #define NES_MAC_SW_IDLE 0
  856. #define NES_MAC_SW_INTERRUPT 1
  857. #define NES_MAC_SW_MH 2
  858. struct nes_arp_entry {
  859. u32 ip_addr;
  860. u8 mac_addr[ETH_ALEN];
  861. };
  862. #define NES_NIC_FAST_TIMER 96
  863. #define NES_NIC_FAST_TIMER_LOW 40
  864. #define NES_NIC_FAST_TIMER_HIGH 1000
  865. #define DEFAULT_NES_QL_HIGH 256
  866. #define DEFAULT_NES_QL_LOW 16
  867. #define DEFAULT_NES_QL_TARGET 64
  868. #define DEFAULT_JUMBO_NES_QL_LOW 12
  869. #define DEFAULT_JUMBO_NES_QL_TARGET 40
  870. #define DEFAULT_JUMBO_NES_QL_HIGH 128
  871. #define NES_NIC_CQ_DOWNWARD_TREND 16
  872. struct nes_hw_tune_timer {
  873. //u16 cq_count;
  874. u16 threshold_low;
  875. u16 threshold_target;
  876. u16 threshold_high;
  877. u16 timer_in_use;
  878. u16 timer_in_use_old;
  879. u16 timer_in_use_min;
  880. u16 timer_in_use_max;
  881. u8 timer_direction_upward;
  882. u8 timer_direction_downward;
  883. u16 cq_count_old;
  884. u8 cq_direction_downward;
  885. };
  886. #define NES_TIMER_INT_LIMIT 2
  887. #define NES_TIMER_INT_LIMIT_DYNAMIC 10
  888. #define NES_TIMER_ENABLE_LIMIT 4
  889. #define NES_MAX_LINK_INTERRUPTS 128
  890. #define NES_MAX_LINK_CHECK 200
  891. struct nes_adapter {
  892. u64 fw_ver;
  893. unsigned long *allocated_qps;
  894. unsigned long *allocated_cqs;
  895. unsigned long *allocated_mrs;
  896. unsigned long *allocated_pds;
  897. unsigned long *allocated_arps;
  898. struct nes_qp **qp_table;
  899. struct workqueue_struct *work_q;
  900. struct list_head list;
  901. struct list_head active_listeners;
  902. /* list of the netdev's associated with each logical port */
  903. struct list_head nesvnic_list[4];
  904. struct timer_list mh_timer;
  905. struct timer_list lc_timer;
  906. struct work_struct work;
  907. spinlock_t resource_lock;
  908. spinlock_t phy_lock;
  909. spinlock_t pbl_lock;
  910. spinlock_t periodic_timer_lock;
  911. struct nes_arp_entry arp_table[NES_MAX_ARP_TABLE_SIZE];
  912. /* Adapter CEQ and AEQs */
  913. struct nes_hw_ceq ceq[16];
  914. struct nes_hw_aeq aeq[8];
  915. struct nes_hw_tune_timer tune_timer;
  916. unsigned long doorbell_start;
  917. u32 hw_rev;
  918. u32 vendor_id;
  919. u32 vendor_part_id;
  920. u32 device_cap_flags;
  921. u32 tick_delta;
  922. u32 timer_int_req;
  923. u32 arp_table_size;
  924. u32 next_arp_index;
  925. u32 max_mr;
  926. u32 max_256pbl;
  927. u32 max_4kpbl;
  928. u32 free_256pbl;
  929. u32 free_4kpbl;
  930. u32 max_mr_size;
  931. u32 max_qp;
  932. u32 next_qp;
  933. u32 max_irrq;
  934. u32 max_qp_wr;
  935. u32 max_sge;
  936. u32 max_cq;
  937. u32 next_cq;
  938. u32 max_cqe;
  939. u32 max_pd;
  940. u32 base_pd;
  941. u32 next_pd;
  942. u32 hte_index_mask;
  943. /* EEPROM information */
  944. u32 rx_pool_size;
  945. u32 tx_pool_size;
  946. u32 rx_threshold;
  947. u32 tcp_timer_core_clk_divisor;
  948. u32 iwarp_config;
  949. u32 cm_config;
  950. u32 sws_timer_config;
  951. u32 tcp_config1;
  952. u32 wqm_wat;
  953. u32 core_clock;
  954. u32 firmware_version;
  955. u32 nic_rx_eth_route_err;
  956. u32 et_rx_coalesce_usecs;
  957. u32 et_rx_max_coalesced_frames;
  958. u32 et_rx_coalesce_usecs_irq;
  959. u32 et_rx_max_coalesced_frames_irq;
  960. u32 et_pkt_rate_low;
  961. u32 et_rx_coalesce_usecs_low;
  962. u32 et_rx_max_coalesced_frames_low;
  963. u32 et_pkt_rate_high;
  964. u32 et_rx_coalesce_usecs_high;
  965. u32 et_rx_max_coalesced_frames_high;
  966. u32 et_rate_sample_interval;
  967. u32 timer_int_limit;
  968. /* Adapter base MAC address */
  969. u32 mac_addr_low;
  970. u16 mac_addr_high;
  971. u16 firmware_eeprom_offset;
  972. u16 software_eeprom_offset;
  973. u16 max_irrq_wr;
  974. /* pd config for each port */
  975. u16 pd_config_size[4];
  976. u16 pd_config_base[4];
  977. u16 link_interrupt_count[4];
  978. /* the phy index for each port */
  979. u8 phy_index[4];
  980. u8 mac_sw_state[4];
  981. u8 mac_link_down[4];
  982. u8 phy_type[4];
  983. /* PCI information */
  984. unsigned int devfn;
  985. unsigned char bus_number;
  986. unsigned char OneG_Mode;
  987. unsigned char ref_count;
  988. u8 netdev_count;
  989. u8 netdev_max; /* from host nic address count in EEPROM */
  990. u8 port_count;
  991. u8 virtwq;
  992. u8 et_use_adaptive_rx_coalesce;
  993. u8 adapter_fcn_count;
  994. };
  995. struct nes_pbl {
  996. u64 *pbl_vbase;
  997. dma_addr_t pbl_pbase;
  998. struct page *page;
  999. unsigned long user_base;
  1000. u32 pbl_size;
  1001. struct list_head list;
  1002. /* TODO: need to add list for two level tables */
  1003. };
  1004. struct nes_listener {
  1005. struct work_struct work;
  1006. struct workqueue_struct *wq;
  1007. struct nes_vnic *nesvnic;
  1008. struct iw_cm_id *cm_id;
  1009. struct list_head list;
  1010. unsigned long socket;
  1011. u8 accept_failed;
  1012. };
  1013. struct nes_ib_device;
  1014. struct nes_vnic {
  1015. struct nes_ib_device *nesibdev;
  1016. u64 sq_full;
  1017. u64 sq_locked;
  1018. u64 tso_requests;
  1019. u64 segmented_tso_requests;
  1020. u64 linearized_skbs;
  1021. u64 tx_sw_dropped;
  1022. u64 endnode_nstat_rx_discard;
  1023. u64 endnode_nstat_rx_octets;
  1024. u64 endnode_nstat_rx_frames;
  1025. u64 endnode_nstat_tx_octets;
  1026. u64 endnode_nstat_tx_frames;
  1027. u64 endnode_ipv4_tcp_retransmits;
  1028. /* void *mem; */
  1029. struct nes_device *nesdev;
  1030. struct net_device *netdev;
  1031. struct vlan_group *vlan_grp;
  1032. atomic_t rx_skbs_needed;
  1033. atomic_t rx_skb_timer_running;
  1034. int budget;
  1035. u32 msg_enable;
  1036. /* u32 tx_avail; */
  1037. __be32 local_ipaddr;
  1038. struct napi_struct napi;
  1039. spinlock_t tx_lock; /* could use netdev tx lock? */
  1040. struct timer_list rq_wqes_timer;
  1041. u32 nic_mem_size;
  1042. void *nic_vbase;
  1043. dma_addr_t nic_pbase;
  1044. struct nes_hw_nic nic;
  1045. struct nes_hw_nic_cq nic_cq;
  1046. u32 mcrq_qp_id;
  1047. struct nes_ucontext *mcrq_ucontext;
  1048. struct nes_cqp_request* (*get_cqp_request)(struct nes_device *nesdev);
  1049. void (*post_cqp_request)(struct nes_device*, struct nes_cqp_request *, int);
  1050. int (*mcrq_mcast_filter)( struct nes_vnic* nesvnic, __u8* dmi_addr );
  1051. struct net_device_stats netstats;
  1052. /* used to put the netdev on the adapters logical port list */
  1053. struct list_head list;
  1054. u16 max_frame_size;
  1055. u8 netdev_open;
  1056. u8 linkup;
  1057. u8 logical_port;
  1058. u8 netdev_index; /* might not be needed, indexes nesdev->netdev */
  1059. u8 perfect_filter_index;
  1060. u8 nic_index;
  1061. u8 qp_nic_index[4];
  1062. u8 next_qp_nic_index;
  1063. u8 of_device_registered;
  1064. u8 rdma_enabled;
  1065. u8 rx_checksum_disabled;
  1066. };
  1067. struct nes_ib_device {
  1068. struct ib_device ibdev;
  1069. struct nes_vnic *nesvnic;
  1070. /* Virtual RNIC Limits */
  1071. u32 max_mr;
  1072. u32 max_qp;
  1073. u32 max_cq;
  1074. u32 max_pd;
  1075. u32 num_mr;
  1076. u32 num_qp;
  1077. u32 num_cq;
  1078. u32 num_pd;
  1079. };
  1080. #define nes_vlan_rx vlan_hwaccel_receive_skb
  1081. #define nes_netif_rx netif_receive_skb
  1082. #endif /* __NES_HW_H */