sl82c105.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * SL82C105/Winbond 553 IDE driver
  3. *
  4. * Maintainer unknown.
  5. *
  6. * Drive tuning added from Rebel.com's kernel sources
  7. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  8. *
  9. * Merge in Russell's HW workarounds, fix various problems
  10. * with the timing registers setup.
  11. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  12. *
  13. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  14. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  15. */
  16. #include <linux/types.h>
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/hdreg.h>
  20. #include <linux/pci.h>
  21. #include <linux/ide.h>
  22. #include <asm/io.h>
  23. #undef DEBUG
  24. #ifdef DEBUG
  25. #define DBG(arg) printk arg
  26. #else
  27. #define DBG(fmt,...)
  28. #endif
  29. /*
  30. * SL82C105 PCI config register 0x40 bits.
  31. */
  32. #define CTRL_IDE_IRQB (1 << 30)
  33. #define CTRL_IDE_IRQA (1 << 28)
  34. #define CTRL_LEGIRQ (1 << 11)
  35. #define CTRL_P1F16 (1 << 5)
  36. #define CTRL_P1EN (1 << 4)
  37. #define CTRL_P0F16 (1 << 1)
  38. #define CTRL_P0EN (1 << 0)
  39. /*
  40. * Convert a PIO mode and cycle time to the required on/off times
  41. * for the interface. This has protection against runaway timings.
  42. */
  43. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  44. {
  45. unsigned int cmd_on, cmd_off;
  46. u8 iordy = 0;
  47. cmd_on = (ide_pio_timings[pio].active_time + 29) / 30;
  48. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  49. if (cmd_on == 0)
  50. cmd_on = 1;
  51. if (cmd_off == 0)
  52. cmd_off = 1;
  53. if (pio > 2 || ide_dev_has_iordy(drive->id))
  54. iordy = 0x40;
  55. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  56. }
  57. /*
  58. * Configure the chipset for PIO mode.
  59. */
  60. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  61. {
  62. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  63. int reg = 0x44 + drive->dn * 4;
  64. u16 drv_ctrl;
  65. drv_ctrl = get_pio_timings(drive, pio);
  66. /*
  67. * Store the PIO timings so that we can restore them
  68. * in case DMA will be turned off...
  69. */
  70. drive->drive_data &= 0xffff0000;
  71. drive->drive_data |= drv_ctrl;
  72. pci_write_config_word(dev, reg, drv_ctrl);
  73. pci_read_config_word (dev, reg, &drv_ctrl);
  74. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  75. ide_xfer_verbose(pio + XFER_PIO_0),
  76. ide_pio_cycle_time(drive, pio), drv_ctrl);
  77. }
  78. /*
  79. * Configure the chipset for DMA mode.
  80. */
  81. static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
  82. {
  83. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  84. u16 drv_ctrl;
  85. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  86. drive->name, ide_xfer_verbose(speed)));
  87. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  88. /*
  89. * Store the DMA timings so that we can actually program
  90. * them when DMA will be turned on...
  91. */
  92. drive->drive_data &= 0x0000ffff;
  93. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  94. }
  95. /*
  96. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  97. * all DMA activity is completed. Sometimes this causes problems (eg,
  98. * when the drive wants to report an error condition).
  99. *
  100. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  101. * state machine. We need to kick this to work around various bugs.
  102. */
  103. static inline void sl82c105_reset_host(struct pci_dev *dev)
  104. {
  105. u16 val;
  106. pci_read_config_word(dev, 0x7e, &val);
  107. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  108. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  109. }
  110. /*
  111. * If we get an IRQ timeout, it might be that the DMA state machine
  112. * got confused. Fix from Todd Inglett. Details from Winbond.
  113. *
  114. * This function is called when the IDE timer expires, the drive
  115. * indicates that it is READY, and we were waiting for DMA to complete.
  116. */
  117. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  118. {
  119. ide_hwif_t *hwif = HWIF(drive);
  120. struct pci_dev *dev = to_pci_dev(hwif->dev);
  121. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  122. u8 dma_cmd;
  123. printk("sl82c105: lost IRQ, resetting host\n");
  124. /*
  125. * Check the raw interrupt from the drive.
  126. */
  127. pci_read_config_dword(dev, 0x40, &val);
  128. if (val & mask)
  129. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  130. /*
  131. * Was DMA enabled? If so, disable it - we're resetting the
  132. * host. The IDE layer will be handling the drive for us.
  133. */
  134. dma_cmd = inb(hwif->dma_command);
  135. if (dma_cmd & 1) {
  136. outb(dma_cmd & ~1, hwif->dma_command);
  137. printk("sl82c105: DMA was enabled\n");
  138. }
  139. sl82c105_reset_host(dev);
  140. }
  141. /*
  142. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  143. * Winbond recommend that the DMA state machine is reset prior to
  144. * setting the bus master DMA enable bit.
  145. *
  146. * The generic IDE core will have disabled the BMEN bit before this
  147. * function is called.
  148. */
  149. static void sl82c105_dma_start(ide_drive_t *drive)
  150. {
  151. ide_hwif_t *hwif = HWIF(drive);
  152. struct pci_dev *dev = to_pci_dev(hwif->dev);
  153. int reg = 0x44 + drive->dn * 4;
  154. DBG(("%s(drive:%s)\n", __FUNCTION__, drive->name));
  155. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  156. sl82c105_reset_host(dev);
  157. ide_dma_start(drive);
  158. }
  159. static void sl82c105_dma_timeout(ide_drive_t *drive)
  160. {
  161. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  162. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  163. sl82c105_reset_host(dev);
  164. ide_dma_timeout(drive);
  165. }
  166. static int sl82c105_dma_end(ide_drive_t *drive)
  167. {
  168. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  169. int reg = 0x44 + drive->dn * 4;
  170. int ret;
  171. DBG(("%s(drive:%s)\n", __FUNCTION__, drive->name));
  172. ret = __ide_dma_end(drive);
  173. pci_write_config_word(dev, reg, drive->drive_data);
  174. return ret;
  175. }
  176. /*
  177. * ATA reset will clear the 16 bits mode in the control
  178. * register, we need to reprogram it
  179. */
  180. static void sl82c105_resetproc(ide_drive_t *drive)
  181. {
  182. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  183. u32 val;
  184. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  185. pci_read_config_dword(dev, 0x40, &val);
  186. val |= (CTRL_P1F16 | CTRL_P0F16);
  187. pci_write_config_dword(dev, 0x40, val);
  188. }
  189. /*
  190. * Return the revision of the Winbond bridge
  191. * which this function is part of.
  192. */
  193. static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
  194. {
  195. struct pci_dev *bridge;
  196. /*
  197. * The bridge should be part of the same device, but function 0.
  198. */
  199. bridge = pci_get_bus_and_slot(dev->bus->number,
  200. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  201. if (!bridge)
  202. return -1;
  203. /*
  204. * Make sure it is a Winbond 553 and is an ISA bridge.
  205. */
  206. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  207. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  208. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  209. pci_dev_put(bridge);
  210. return -1;
  211. }
  212. /*
  213. * We need to find function 0's revision, not function 1
  214. */
  215. pci_dev_put(bridge);
  216. return bridge->revision;
  217. }
  218. /*
  219. * Enable the PCI device
  220. *
  221. * --BenH: It's arch fixup code that should enable channels that
  222. * have not been enabled by firmware. I decided we can still enable
  223. * channel 0 here at least, but channel 1 has to be enabled by
  224. * firmware or arch code. We still set both to 16 bits mode.
  225. */
  226. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
  227. {
  228. u32 val;
  229. DBG(("init_chipset_sl82c105()\n"));
  230. pci_read_config_dword(dev, 0x40, &val);
  231. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  232. pci_write_config_dword(dev, 0x40, val);
  233. return dev->irq;
  234. }
  235. /*
  236. * Initialise IDE channel
  237. */
  238. static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
  239. {
  240. struct pci_dev *dev = to_pci_dev(hwif->dev);
  241. unsigned int rev;
  242. DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
  243. hwif->set_pio_mode = &sl82c105_set_pio_mode;
  244. hwif->set_dma_mode = &sl82c105_set_dma_mode;
  245. hwif->resetproc = &sl82c105_resetproc;
  246. if (!hwif->dma_base)
  247. return;
  248. rev = sl82c105_bridge_revision(dev);
  249. if (rev <= 5) {
  250. /*
  251. * Never ever EVER under any circumstances enable
  252. * DMA when the bridge is this old.
  253. */
  254. printk(" %s: Winbond W83C553 bridge revision %d, "
  255. "BM-DMA disabled\n", hwif->name, rev);
  256. return;
  257. }
  258. hwif->mwdma_mask = ATA_MWDMA2;
  259. hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
  260. hwif->dma_start = &sl82c105_dma_start;
  261. hwif->ide_dma_end = &sl82c105_dma_end;
  262. hwif->dma_timeout = &sl82c105_dma_timeout;
  263. if (hwif->mate)
  264. hwif->serialized = hwif->mate->serialized = 1;
  265. }
  266. static const struct ide_port_info sl82c105_chipset __devinitdata = {
  267. .name = "W82C105",
  268. .init_chipset = init_chipset_sl82c105,
  269. .init_hwif = init_hwif_sl82c105,
  270. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  271. .host_flags = IDE_HFLAG_IO_32BIT |
  272. IDE_HFLAG_UNMASK_IRQS |
  273. /* FIXME: check for Compatibility mode in generic IDE PCI code */
  274. #if defined(CONFIG_LOPEC) || defined(CONFIG_SANDPOINT)
  275. IDE_HFLAG_FORCE_LEGACY_IRQS |
  276. #endif
  277. IDE_HFLAG_NO_AUTODMA,
  278. .pio_mask = ATA_PIO5,
  279. };
  280. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  281. {
  282. return ide_setup_pci_device(dev, &sl82c105_chipset);
  283. }
  284. static const struct pci_device_id sl82c105_pci_tbl[] = {
  285. { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
  286. { 0, },
  287. };
  288. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  289. static struct pci_driver driver = {
  290. .name = "W82C105_IDE",
  291. .id_table = sl82c105_pci_tbl,
  292. .probe = sl82c105_init_one,
  293. };
  294. static int __init sl82c105_ide_init(void)
  295. {
  296. return ide_pci_register_driver(&driver);
  297. }
  298. module_init(sl82c105_ide_init);
  299. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  300. MODULE_LICENSE("GPL");