siimage.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /*
  2. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 2003 Red Hat <alan@redhat.com>
  4. * Copyright (C) 2007 MontaVista Software, Inc.
  5. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  6. *
  7. * May be copied or modified under the terms of the GNU General Public License
  8. *
  9. * Documentation for CMD680:
  10. * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
  11. *
  12. * Documentation for SiI 3112:
  13. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  14. *
  15. * Errata and other documentation only available under NDA.
  16. *
  17. *
  18. * FAQ Items:
  19. * If you are using Marvell SATA-IDE adapters with Maxtor drives
  20. * ensure the system is set up for ATA100/UDMA5 not UDMA6.
  21. *
  22. * If you are using WD drives with SATA bridges you must set the
  23. * drive to "Single". "Master" will hang
  24. *
  25. * If you have strange problems with nVidia chipset systems please
  26. * see the SI support documentation and update your system BIOS
  27. * if necessary
  28. *
  29. * The Dell DRAC4 has some interesting features including effectively hot
  30. * unplugging/replugging the virtual CD interface when the DRAC is reset.
  31. * This often causes drivers/ide/siimage to panic but is ok with the rather
  32. * smarter code in libata.
  33. *
  34. * TODO:
  35. * - IORDY fixes
  36. * - VDMA support
  37. */
  38. #include <linux/types.h>
  39. #include <linux/module.h>
  40. #include <linux/pci.h>
  41. #include <linux/hdreg.h>
  42. #include <linux/ide.h>
  43. #include <linux/init.h>
  44. #include <asm/io.h>
  45. /**
  46. * pdev_is_sata - check if device is SATA
  47. * @pdev: PCI device to check
  48. *
  49. * Returns true if this is a SATA controller
  50. */
  51. static int pdev_is_sata(struct pci_dev *pdev)
  52. {
  53. #ifdef CONFIG_BLK_DEV_IDE_SATA
  54. switch(pdev->device) {
  55. case PCI_DEVICE_ID_SII_3112:
  56. case PCI_DEVICE_ID_SII_1210SA:
  57. return 1;
  58. case PCI_DEVICE_ID_SII_680:
  59. return 0;
  60. }
  61. BUG();
  62. #endif
  63. return 0;
  64. }
  65. /**
  66. * is_sata - check if hwif is SATA
  67. * @hwif: interface to check
  68. *
  69. * Returns true if this is a SATA controller
  70. */
  71. static inline int is_sata(ide_hwif_t *hwif)
  72. {
  73. return pdev_is_sata(to_pci_dev(hwif->dev));
  74. }
  75. /**
  76. * siimage_selreg - return register base
  77. * @hwif: interface
  78. * @r: config offset
  79. *
  80. * Turn a config register offset into the right address in either
  81. * PCI space or MMIO space to access the control register in question
  82. * Thankfully this is a configuration operation so isnt performance
  83. * criticial.
  84. */
  85. static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
  86. {
  87. unsigned long base = (unsigned long)hwif->hwif_data;
  88. base += 0xA0 + r;
  89. if(hwif->mmio)
  90. base += (hwif->channel << 6);
  91. else
  92. base += (hwif->channel << 4);
  93. return base;
  94. }
  95. /**
  96. * siimage_seldev - return register base
  97. * @hwif: interface
  98. * @r: config offset
  99. *
  100. * Turn a config register offset into the right address in either
  101. * PCI space or MMIO space to access the control register in question
  102. * including accounting for the unit shift.
  103. */
  104. static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
  105. {
  106. ide_hwif_t *hwif = HWIF(drive);
  107. unsigned long base = (unsigned long)hwif->hwif_data;
  108. base += 0xA0 + r;
  109. if(hwif->mmio)
  110. base += (hwif->channel << 6);
  111. else
  112. base += (hwif->channel << 4);
  113. base |= drive->select.b.unit << drive->select.b.unit;
  114. return base;
  115. }
  116. /**
  117. * sil_udma_filter - compute UDMA mask
  118. * @drive: IDE device
  119. *
  120. * Compute the available UDMA speeds for the device on the interface.
  121. *
  122. * For the CMD680 this depends on the clocking mode (scsc), for the
  123. * SI3112 SATA controller life is a bit simpler.
  124. */
  125. static u8 sil_pata_udma_filter(ide_drive_t *drive)
  126. {
  127. ide_hwif_t *hwif = drive->hwif;
  128. struct pci_dev *dev = to_pci_dev(hwif->dev);
  129. unsigned long base = (unsigned long) hwif->hwif_data;
  130. u8 mask = 0, scsc = 0;
  131. if (hwif->mmio)
  132. scsc = hwif->INB(base + 0x4A);
  133. else
  134. pci_read_config_byte(dev, 0x8A, &scsc);
  135. if ((scsc & 0x30) == 0x10) /* 133 */
  136. mask = ATA_UDMA6;
  137. else if ((scsc & 0x30) == 0x20) /* 2xPCI */
  138. mask = ATA_UDMA6;
  139. else if ((scsc & 0x30) == 0x00) /* 100 */
  140. mask = ATA_UDMA5;
  141. else /* Disabled ? */
  142. BUG();
  143. return mask;
  144. }
  145. static u8 sil_sata_udma_filter(ide_drive_t *drive)
  146. {
  147. return strstr(drive->id->model, "Maxtor") ? ATA_UDMA5 : ATA_UDMA6;
  148. }
  149. /**
  150. * sil_set_pio_mode - set host controller for PIO mode
  151. * @drive: drive
  152. * @pio: PIO mode number
  153. *
  154. * Load the timing settings for this device mode into the
  155. * controller. If we are in PIO mode 3 or 4 turn on IORDY
  156. * monitoring (bit 9). The TF timing is bits 31:16
  157. */
  158. static void sil_set_pio_mode(ide_drive_t *drive, u8 pio)
  159. {
  160. const u16 tf_speed[] = { 0x328a, 0x2283, 0x1281, 0x10c3, 0x10c1 };
  161. const u16 data_speed[] = { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
  162. ide_hwif_t *hwif = HWIF(drive);
  163. ide_drive_t *pair = ide_get_paired_drive(drive);
  164. u32 speedt = 0;
  165. u16 speedp = 0;
  166. unsigned long addr = siimage_seldev(drive, 0x04);
  167. unsigned long tfaddr = siimage_selreg(hwif, 0x02);
  168. unsigned long base = (unsigned long)hwif->hwif_data;
  169. u8 tf_pio = pio;
  170. u8 addr_mask = hwif->channel ? (hwif->mmio ? 0xF4 : 0x84)
  171. : (hwif->mmio ? 0xB4 : 0x80);
  172. u8 mode = 0;
  173. u8 unit = drive->select.b.unit;
  174. /* trim *taskfile* PIO to the slowest of the master/slave */
  175. if (pair->present) {
  176. u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
  177. if (pair_pio < tf_pio)
  178. tf_pio = pair_pio;
  179. }
  180. /* cheat for now and use the docs */
  181. speedp = data_speed[pio];
  182. speedt = tf_speed[tf_pio];
  183. if (hwif->mmio) {
  184. hwif->OUTW(speedp, addr);
  185. hwif->OUTW(speedt, tfaddr);
  186. /* Now set up IORDY */
  187. if (pio > 2)
  188. hwif->OUTW(hwif->INW(tfaddr-2)|0x200, tfaddr-2);
  189. else
  190. hwif->OUTW(hwif->INW(tfaddr-2)&~0x200, tfaddr-2);
  191. mode = hwif->INB(base + addr_mask);
  192. mode &= ~(unit ? 0x30 : 0x03);
  193. mode |= (unit ? 0x10 : 0x01);
  194. hwif->OUTB(mode, base + addr_mask);
  195. } else {
  196. struct pci_dev *dev = to_pci_dev(hwif->dev);
  197. pci_write_config_word(dev, addr, speedp);
  198. pci_write_config_word(dev, tfaddr, speedt);
  199. pci_read_config_word(dev, tfaddr - 2, &speedp);
  200. speedp &= ~0x200;
  201. /* Set IORDY for mode 3 or 4 */
  202. if (pio > 2)
  203. speedp |= 0x200;
  204. pci_write_config_word(dev, tfaddr - 2, speedp);
  205. pci_read_config_byte(dev, addr_mask, &mode);
  206. mode &= ~(unit ? 0x30 : 0x03);
  207. mode |= (unit ? 0x10 : 0x01);
  208. pci_write_config_byte(dev, addr_mask, mode);
  209. }
  210. }
  211. /**
  212. * sil_set_dma_mode - set host controller for DMA mode
  213. * @drive: drive
  214. * @speed: DMA mode
  215. *
  216. * Tune the SiI chipset for the desired DMA mode.
  217. */
  218. static void sil_set_dma_mode(ide_drive_t *drive, const u8 speed)
  219. {
  220. u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
  221. u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
  222. u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
  223. ide_hwif_t *hwif = HWIF(drive);
  224. struct pci_dev *dev = to_pci_dev(hwif->dev);
  225. u16 ultra = 0, multi = 0;
  226. u8 mode = 0, unit = drive->select.b.unit;
  227. unsigned long base = (unsigned long)hwif->hwif_data;
  228. u8 scsc = 0, addr_mask = ((hwif->channel) ?
  229. ((hwif->mmio) ? 0xF4 : 0x84) :
  230. ((hwif->mmio) ? 0xB4 : 0x80));
  231. unsigned long ma = siimage_seldev(drive, 0x08);
  232. unsigned long ua = siimage_seldev(drive, 0x0C);
  233. if (hwif->mmio) {
  234. scsc = hwif->INB(base + 0x4A);
  235. mode = hwif->INB(base + addr_mask);
  236. multi = hwif->INW(ma);
  237. ultra = hwif->INW(ua);
  238. } else {
  239. pci_read_config_byte(dev, 0x8A, &scsc);
  240. pci_read_config_byte(dev, addr_mask, &mode);
  241. pci_read_config_word(dev, ma, &multi);
  242. pci_read_config_word(dev, ua, &ultra);
  243. }
  244. mode &= ~((unit) ? 0x30 : 0x03);
  245. ultra &= ~0x3F;
  246. scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
  247. scsc = is_sata(hwif) ? 1 : scsc;
  248. if (speed >= XFER_UDMA_0) {
  249. multi = dma[2];
  250. ultra |= (scsc ? ultra6[speed - XFER_UDMA_0] :
  251. ultra5[speed - XFER_UDMA_0]);
  252. mode |= (unit ? 0x30 : 0x03);
  253. } else {
  254. multi = dma[speed - XFER_MW_DMA_0];
  255. mode |= (unit ? 0x20 : 0x02);
  256. }
  257. if (hwif->mmio) {
  258. hwif->OUTB(mode, base + addr_mask);
  259. hwif->OUTW(multi, ma);
  260. hwif->OUTW(ultra, ua);
  261. } else {
  262. pci_write_config_byte(dev, addr_mask, mode);
  263. pci_write_config_word(dev, ma, multi);
  264. pci_write_config_word(dev, ua, ultra);
  265. }
  266. }
  267. /* returns 1 if dma irq issued, 0 otherwise */
  268. static int siimage_io_ide_dma_test_irq (ide_drive_t *drive)
  269. {
  270. ide_hwif_t *hwif = HWIF(drive);
  271. struct pci_dev *dev = to_pci_dev(hwif->dev);
  272. u8 dma_altstat = 0;
  273. unsigned long addr = siimage_selreg(hwif, 1);
  274. /* return 1 if INTR asserted */
  275. if ((hwif->INB(hwif->dma_status) & 4) == 4)
  276. return 1;
  277. /* return 1 if Device INTR asserted */
  278. pci_read_config_byte(dev, addr, &dma_altstat);
  279. if (dma_altstat & 8)
  280. return 0; //return 1;
  281. return 0;
  282. }
  283. /**
  284. * siimage_mmio_ide_dma_test_irq - check we caused an IRQ
  285. * @drive: drive we are testing
  286. *
  287. * Check if we caused an IDE DMA interrupt. We may also have caused
  288. * SATA status interrupts, if so we clean them up and continue.
  289. */
  290. static int siimage_mmio_ide_dma_test_irq (ide_drive_t *drive)
  291. {
  292. ide_hwif_t *hwif = HWIF(drive);
  293. unsigned long addr = siimage_selreg(hwif, 0x1);
  294. void __iomem *sata_error_addr
  295. = (void __iomem *)hwif->sata_scr[SATA_ERROR_OFFSET];
  296. if (sata_error_addr) {
  297. unsigned long base = (unsigned long)hwif->hwif_data;
  298. u32 ext_stat = readl((void __iomem *)(base + 0x10));
  299. u8 watchdog = 0;
  300. if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
  301. u32 sata_error = readl(sata_error_addr);
  302. writel(sata_error, sata_error_addr);
  303. watchdog = (sata_error & 0x00680000) ? 1 : 0;
  304. printk(KERN_WARNING "%s: sata_error = 0x%08x, "
  305. "watchdog = %d, %s\n",
  306. drive->name, sata_error, watchdog,
  307. __FUNCTION__);
  308. } else {
  309. watchdog = (ext_stat & 0x8000) ? 1 : 0;
  310. }
  311. ext_stat >>= 16;
  312. if (!(ext_stat & 0x0404) && !watchdog)
  313. return 0;
  314. }
  315. /* return 1 if INTR asserted */
  316. if ((readb((void __iomem *)hwif->dma_status) & 0x04) == 0x04)
  317. return 1;
  318. /* return 1 if Device INTR asserted */
  319. if ((readb((void __iomem *)addr) & 8) == 8)
  320. return 0; //return 1;
  321. return 0;
  322. }
  323. /**
  324. * sil_sata_reset_poll - wait for SATA reset
  325. * @drive: drive we are resetting
  326. *
  327. * Poll the SATA phy and see whether it has come back from the dead
  328. * yet.
  329. */
  330. static int sil_sata_reset_poll(ide_drive_t *drive)
  331. {
  332. ide_hwif_t *hwif = drive->hwif;
  333. void __iomem *sata_status_addr
  334. = (void __iomem *)hwif->sata_scr[SATA_STATUS_OFFSET];
  335. if (sata_status_addr) {
  336. /* SATA Status is available only when in MMIO mode */
  337. u32 sata_stat = readl(sata_status_addr);
  338. if ((sata_stat & 0x03) != 0x03) {
  339. printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
  340. hwif->name, sata_stat);
  341. HWGROUP(drive)->polling = 0;
  342. return ide_started;
  343. }
  344. }
  345. return 0;
  346. }
  347. /**
  348. * sil_sata_pre_reset - reset hook
  349. * @drive: IDE device being reset
  350. *
  351. * For the SATA devices we need to handle recalibration/geometry
  352. * differently
  353. */
  354. static void sil_sata_pre_reset(ide_drive_t *drive)
  355. {
  356. if (drive->media == ide_disk) {
  357. drive->special.b.set_geometry = 0;
  358. drive->special.b.recalibrate = 0;
  359. }
  360. }
  361. /**
  362. * proc_reports_siimage - add siimage controller to proc
  363. * @dev: PCI device
  364. * @clocking: SCSC value
  365. * @name: controller name
  366. *
  367. * Report the clocking mode of the controller and add it to
  368. * the /proc interface layer
  369. */
  370. static void proc_reports_siimage (struct pci_dev *dev, u8 clocking, const char *name)
  371. {
  372. if (!pdev_is_sata(dev)) {
  373. printk(KERN_INFO "%s: BASE CLOCK ", name);
  374. clocking &= 0x03;
  375. switch (clocking) {
  376. case 0x03: printk("DISABLED!\n"); break;
  377. case 0x02: printk("== 2X PCI\n"); break;
  378. case 0x01: printk("== 133\n"); break;
  379. case 0x00: printk("== 100\n"); break;
  380. }
  381. }
  382. }
  383. /**
  384. * setup_mmio_siimage - switch an SI controller into MMIO
  385. * @dev: PCI device we are configuring
  386. * @name: device name
  387. *
  388. * Attempt to put the device into mmio mode. There are some slight
  389. * complications here with certain systems where the mmio bar isnt
  390. * mapped so we have to be sure we can fall back to I/O.
  391. */
  392. static unsigned int setup_mmio_siimage (struct pci_dev *dev, const char *name)
  393. {
  394. resource_size_t bar5 = pci_resource_start(dev, 5);
  395. unsigned long barsize = pci_resource_len(dev, 5);
  396. u8 tmpbyte = 0;
  397. void __iomem *ioaddr;
  398. u32 tmp, irq_mask;
  399. /*
  400. * Drop back to PIO if we can't map the mmio. Some
  401. * systems seem to get terminally confused in the PCI
  402. * spaces.
  403. */
  404. if(!request_mem_region(bar5, barsize, name))
  405. {
  406. printk(KERN_WARNING "siimage: IDE controller MMIO ports not available.\n");
  407. return 0;
  408. }
  409. ioaddr = ioremap(bar5, barsize);
  410. if (ioaddr == NULL)
  411. {
  412. release_mem_region(bar5, barsize);
  413. return 0;
  414. }
  415. pci_set_master(dev);
  416. pci_set_drvdata(dev, (void *) ioaddr);
  417. if (pdev_is_sata(dev)) {
  418. /* make sure IDE0/1 interrupts are not masked */
  419. irq_mask = (1 << 22) | (1 << 23);
  420. tmp = readl(ioaddr + 0x48);
  421. if (tmp & irq_mask) {
  422. tmp &= ~irq_mask;
  423. writel(tmp, ioaddr + 0x48);
  424. readl(ioaddr + 0x48); /* flush */
  425. }
  426. writel(0, ioaddr + 0x148);
  427. writel(0, ioaddr + 0x1C8);
  428. }
  429. writeb(0, ioaddr + 0xB4);
  430. writeb(0, ioaddr + 0xF4);
  431. tmpbyte = readb(ioaddr + 0x4A);
  432. switch(tmpbyte & 0x30) {
  433. case 0x00:
  434. /* In 100 MHz clocking, try and switch to 133 */
  435. writeb(tmpbyte|0x10, ioaddr + 0x4A);
  436. break;
  437. case 0x10:
  438. /* On 133Mhz clocking */
  439. break;
  440. case 0x20:
  441. /* On PCIx2 clocking */
  442. break;
  443. case 0x30:
  444. /* Clocking is disabled */
  445. /* 133 clock attempt to force it on */
  446. writeb(tmpbyte & ~0x20, ioaddr + 0x4A);
  447. break;
  448. }
  449. writeb( 0x72, ioaddr + 0xA1);
  450. writew( 0x328A, ioaddr + 0xA2);
  451. writel(0x62DD62DD, ioaddr + 0xA4);
  452. writel(0x43924392, ioaddr + 0xA8);
  453. writel(0x40094009, ioaddr + 0xAC);
  454. writeb( 0x72, ioaddr + 0xE1);
  455. writew( 0x328A, ioaddr + 0xE2);
  456. writel(0x62DD62DD, ioaddr + 0xE4);
  457. writel(0x43924392, ioaddr + 0xE8);
  458. writel(0x40094009, ioaddr + 0xEC);
  459. if (pdev_is_sata(dev)) {
  460. writel(0xFFFF0000, ioaddr + 0x108);
  461. writel(0xFFFF0000, ioaddr + 0x188);
  462. writel(0x00680000, ioaddr + 0x148);
  463. writel(0x00680000, ioaddr + 0x1C8);
  464. }
  465. tmpbyte = readb(ioaddr + 0x4A);
  466. proc_reports_siimage(dev, (tmpbyte>>4), name);
  467. return 1;
  468. }
  469. /**
  470. * init_chipset_siimage - set up an SI device
  471. * @dev: PCI device
  472. * @name: device name
  473. *
  474. * Perform the initial PCI set up for this device. Attempt to switch
  475. * to 133MHz clocking if the system isn't already set up to do it.
  476. */
  477. static unsigned int __devinit init_chipset_siimage(struct pci_dev *dev, const char *name)
  478. {
  479. u8 rev = dev->revision, tmpbyte = 0, BA5_EN = 0;
  480. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, rev ? 1 : 255);
  481. pci_read_config_byte(dev, 0x8A, &BA5_EN);
  482. if ((BA5_EN & 0x01) || (pci_resource_start(dev, 5))) {
  483. if (setup_mmio_siimage(dev, name)) {
  484. return 0;
  485. }
  486. }
  487. pci_write_config_byte(dev, 0x80, 0x00);
  488. pci_write_config_byte(dev, 0x84, 0x00);
  489. pci_read_config_byte(dev, 0x8A, &tmpbyte);
  490. switch(tmpbyte & 0x30) {
  491. case 0x00:
  492. /* 133 clock attempt to force it on */
  493. pci_write_config_byte(dev, 0x8A, tmpbyte|0x10);
  494. case 0x30:
  495. /* if clocking is disabled */
  496. /* 133 clock attempt to force it on */
  497. pci_write_config_byte(dev, 0x8A, tmpbyte & ~0x20);
  498. case 0x10:
  499. /* 133 already */
  500. break;
  501. case 0x20:
  502. /* BIOS set PCI x2 clocking */
  503. break;
  504. }
  505. pci_read_config_byte(dev, 0x8A, &tmpbyte);
  506. pci_write_config_byte(dev, 0xA1, 0x72);
  507. pci_write_config_word(dev, 0xA2, 0x328A);
  508. pci_write_config_dword(dev, 0xA4, 0x62DD62DD);
  509. pci_write_config_dword(dev, 0xA8, 0x43924392);
  510. pci_write_config_dword(dev, 0xAC, 0x40094009);
  511. pci_write_config_byte(dev, 0xB1, 0x72);
  512. pci_write_config_word(dev, 0xB2, 0x328A);
  513. pci_write_config_dword(dev, 0xB4, 0x62DD62DD);
  514. pci_write_config_dword(dev, 0xB8, 0x43924392);
  515. pci_write_config_dword(dev, 0xBC, 0x40094009);
  516. proc_reports_siimage(dev, (tmpbyte>>4), name);
  517. return 0;
  518. }
  519. /**
  520. * init_mmio_iops_siimage - set up the iops for MMIO
  521. * @hwif: interface to set up
  522. *
  523. * The basic setup here is fairly simple, we can use standard MMIO
  524. * operations. However we do have to set the taskfile register offsets
  525. * by hand as there isnt a standard defined layout for them this
  526. * time.
  527. *
  528. * The hardware supports buffered taskfiles and also some rather nice
  529. * extended PRD tables. For better SI3112 support use the libata driver
  530. */
  531. static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
  532. {
  533. struct pci_dev *dev = to_pci_dev(hwif->dev);
  534. void *addr = pci_get_drvdata(dev);
  535. u8 ch = hwif->channel;
  536. hw_regs_t hw;
  537. unsigned long base;
  538. /*
  539. * Fill in the basic HWIF bits
  540. */
  541. default_hwif_mmiops(hwif);
  542. hwif->hwif_data = addr;
  543. /*
  544. * Now set up the hw. We have to do this ourselves as
  545. * the MMIO layout isnt the same as the standard port
  546. * based I/O
  547. */
  548. memset(&hw, 0, sizeof(hw_regs_t));
  549. base = (unsigned long)addr;
  550. if (ch)
  551. base += 0xC0;
  552. else
  553. base += 0x80;
  554. /*
  555. * The buffered task file doesn't have status/control
  556. * so we can't currently use it sanely since we want to
  557. * use LBA48 mode.
  558. */
  559. hw.io_ports[IDE_DATA_OFFSET] = base;
  560. hw.io_ports[IDE_ERROR_OFFSET] = base + 1;
  561. hw.io_ports[IDE_NSECTOR_OFFSET] = base + 2;
  562. hw.io_ports[IDE_SECTOR_OFFSET] = base + 3;
  563. hw.io_ports[IDE_LCYL_OFFSET] = base + 4;
  564. hw.io_ports[IDE_HCYL_OFFSET] = base + 5;
  565. hw.io_ports[IDE_SELECT_OFFSET] = base + 6;
  566. hw.io_ports[IDE_STATUS_OFFSET] = base + 7;
  567. hw.io_ports[IDE_CONTROL_OFFSET] = base + 10;
  568. hw.io_ports[IDE_IRQ_OFFSET] = 0;
  569. if (pdev_is_sata(dev)) {
  570. base = (unsigned long)addr;
  571. if (ch)
  572. base += 0x80;
  573. hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
  574. hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
  575. hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
  576. }
  577. memcpy(hwif->io_ports, hw.io_ports, sizeof(hwif->io_ports));
  578. hwif->irq = dev->irq;
  579. hwif->dma_base = (unsigned long)addr + (ch ? 0x08 : 0x00);
  580. hwif->mmio = 1;
  581. }
  582. static int is_dev_seagate_sata(ide_drive_t *drive)
  583. {
  584. const char *s = &drive->id->model[0];
  585. unsigned len;
  586. len = strnlen(s, sizeof(drive->id->model));
  587. if ((len > 4) && (!memcmp(s, "ST", 2))) {
  588. if ((!memcmp(s + len - 2, "AS", 2)) ||
  589. (!memcmp(s + len - 3, "ASL", 3))) {
  590. printk(KERN_INFO "%s: applying pessimistic Seagate "
  591. "errata fix\n", drive->name);
  592. return 1;
  593. }
  594. }
  595. return 0;
  596. }
  597. /**
  598. * sil_quirkproc - post probe fixups
  599. * @drive: drive
  600. *
  601. * Called after drive probe we use this to decide whether the
  602. * Seagate fixup must be applied. This used to be in init_iops but
  603. * that can occur before we know what drives are present.
  604. */
  605. static void __devinit sil_quirkproc(ide_drive_t *drive)
  606. {
  607. ide_hwif_t *hwif = drive->hwif;
  608. /* Try and raise the rqsize */
  609. if (!is_sata(hwif) || !is_dev_seagate_sata(drive))
  610. hwif->rqsize = 128;
  611. }
  612. /**
  613. * init_iops_siimage - set up iops
  614. * @hwif: interface to set up
  615. *
  616. * Do the basic setup for the SIIMAGE hardware interface
  617. * and then do the MMIO setup if we can. This is the first
  618. * look in we get for setting up the hwif so that we
  619. * can get the iops right before using them.
  620. */
  621. static void __devinit init_iops_siimage(ide_hwif_t *hwif)
  622. {
  623. struct pci_dev *dev = to_pci_dev(hwif->dev);
  624. hwif->hwif_data = NULL;
  625. /* Pessimal until we finish probing */
  626. hwif->rqsize = 15;
  627. if (pci_get_drvdata(dev) == NULL)
  628. return;
  629. init_mmio_iops_siimage(hwif);
  630. }
  631. /**
  632. * ata66_siimage - check for 80 pin cable
  633. * @hwif: interface to check
  634. *
  635. * Check for the presence of an ATA66 capable cable on the
  636. * interface.
  637. */
  638. static u8 __devinit ata66_siimage(ide_hwif_t *hwif)
  639. {
  640. struct pci_dev *dev = to_pci_dev(hwif->dev);
  641. unsigned long addr = siimage_selreg(hwif, 0);
  642. u8 ata66 = 0;
  643. if (pci_get_drvdata(dev) == NULL)
  644. pci_read_config_byte(dev, addr, &ata66);
  645. else
  646. ata66 = hwif->INB(addr);
  647. return (ata66 & 0x01) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  648. }
  649. /**
  650. * init_hwif_siimage - set up hwif structs
  651. * @hwif: interface to set up
  652. *
  653. * We do the basic set up of the interface structure. The SIIMAGE
  654. * requires several custom handlers so we override the default
  655. * ide DMA handlers appropriately
  656. */
  657. static void __devinit init_hwif_siimage(ide_hwif_t *hwif)
  658. {
  659. u8 sata = is_sata(hwif);
  660. hwif->set_pio_mode = &sil_set_pio_mode;
  661. hwif->set_dma_mode = &sil_set_dma_mode;
  662. hwif->quirkproc = &sil_quirkproc;
  663. if (sata) {
  664. static int first = 1;
  665. hwif->reset_poll = &sil_sata_reset_poll;
  666. hwif->pre_reset = &sil_sata_pre_reset;
  667. hwif->udma_filter = &sil_sata_udma_filter;
  668. if (first) {
  669. printk(KERN_INFO "siimage: For full SATA support you should use the libata sata_sil module.\n");
  670. first = 0;
  671. }
  672. } else
  673. hwif->udma_filter = &sil_pata_udma_filter;
  674. hwif->cable_detect = ata66_siimage;
  675. if (hwif->dma_base == 0)
  676. return;
  677. if (sata)
  678. hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
  679. if (hwif->mmio) {
  680. hwif->ide_dma_test_irq = &siimage_mmio_ide_dma_test_irq;
  681. } else {
  682. hwif->ide_dma_test_irq = & siimage_io_ide_dma_test_irq;
  683. }
  684. }
  685. #define DECLARE_SII_DEV(name_str) \
  686. { \
  687. .name = name_str, \
  688. .init_chipset = init_chipset_siimage, \
  689. .init_iops = init_iops_siimage, \
  690. .init_hwif = init_hwif_siimage, \
  691. .pio_mask = ATA_PIO4, \
  692. .mwdma_mask = ATA_MWDMA2, \
  693. .udma_mask = ATA_UDMA6, \
  694. }
  695. static const struct ide_port_info siimage_chipsets[] __devinitdata = {
  696. /* 0 */ DECLARE_SII_DEV("SiI680"),
  697. /* 1 */ DECLARE_SII_DEV("SiI3112 Serial ATA"),
  698. /* 2 */ DECLARE_SII_DEV("Adaptec AAR-1210SA")
  699. };
  700. /**
  701. * siimage_init_one - pci layer discovery entry
  702. * @dev: PCI device
  703. * @id: ident table entry
  704. *
  705. * Called by the PCI code when it finds an SI680 or SI3112 controller.
  706. * We then use the IDE PCI generic helper to do most of the work.
  707. */
  708. static int __devinit siimage_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  709. {
  710. return ide_setup_pci_device(dev, &siimage_chipsets[id->driver_data]);
  711. }
  712. static const struct pci_device_id siimage_pci_tbl[] = {
  713. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), 0 },
  714. #ifdef CONFIG_BLK_DEV_IDE_SATA
  715. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_3112), 1 },
  716. { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_1210SA), 2 },
  717. #endif
  718. { 0, },
  719. };
  720. MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
  721. static struct pci_driver driver = {
  722. .name = "SiI_IDE",
  723. .id_table = siimage_pci_tbl,
  724. .probe = siimage_init_one,
  725. };
  726. static int __init siimage_ide_init(void)
  727. {
  728. return ide_pci_register_driver(&driver);
  729. }
  730. module_init(siimage_ide_init);
  731. MODULE_AUTHOR("Andre Hedrick, Alan Cox");
  732. MODULE_DESCRIPTION("PCI driver module for SiI IDE");
  733. MODULE_LICENSE("GPL");