opti621.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * Copyright (C) 1996-1998 Linus Torvalds & authors (see below)
  3. */
  4. /*
  5. * Authors:
  6. * Jaromir Koutek <miri@punknet.cz>,
  7. * Jan Harkes <jaharkes@cwi.nl>,
  8. * Mark Lord <mlord@pobox.com>
  9. * Some parts of code are from ali14xx.c and from rz1000.c.
  10. *
  11. * OPTi is trademark of OPTi, Octek is trademark of Octek.
  12. *
  13. * I used docs from OPTi databook, from ftp.opti.com, file 9123-0002.ps
  14. * and disassembled/traced setupvic.exe (DOS program).
  15. * It increases kernel code about 2 kB.
  16. * I don't have this card no more, but I hope I can get some in case
  17. * of needed development.
  18. * My card is Octek PIDE 1.01 (on card) or OPTiViC (program).
  19. * It has a place for a secondary connector in circuit, but nothing
  20. * is there. Also BIOS says no address for
  21. * secondary controller (see bellow in ide_init_opti621).
  22. * I've only tested this on my system, which only has one disk.
  23. * It's Western Digital WDAC2850, with PIO mode 3. The PCI bus
  24. * is at 20 MHz (I have DX2/80, I tried PCI at 40, but I got random
  25. * lockups). I tried the OCTEK double speed CD-ROM and
  26. * it does not work! But I can't boot DOS also, so it's probably
  27. * hardware fault. I have connected Conner 80MB, the Seagate 850MB (no
  28. * problems) and Seagate 1GB (as slave, WD as master). My experiences
  29. * with the third, 1GB drive: I got 3MB/s (hdparm), but sometimes
  30. * it slows to about 100kB/s! I don't know why and I have
  31. * not this drive now, so I can't try it again.
  32. * I write this driver because I lost the paper ("manual") with
  33. * settings of jumpers on the card and I have to boot Linux with
  34. * Loadlin except LILO, cause I have to run the setupvic.exe program
  35. * already or I get disk errors (my test: rpm -Vf
  36. * /usr/X11R6/bin/XF86_SVGA - or any big file).
  37. * Some numbers from hdparm -t /dev/hda:
  38. * Timing buffer-cache reads: 32 MB in 3.02 seconds =10.60 MB/sec
  39. * Timing buffered disk reads: 16 MB in 5.52 seconds = 2.90 MB/sec
  40. * I have 4 Megs/s before, but I don't know why (maybe changes
  41. * in hdparm test).
  42. * After release of 0.1, I got some successful reports, so it might work.
  43. *
  44. * The main problem with OPTi is that some timings for master
  45. * and slave must be the same. For example, if you have master
  46. * PIO 3 and slave PIO 0, driver have to set some timings of
  47. * master for PIO 0. Second problem is that opti621_set_pio_mode
  48. * got only one drive to set, but have to set both drives.
  49. * This is solved in compute_pios. If you don't set
  50. * the second drive, compute_pios use ide_get_best_pio_mode
  51. * for autoselect mode (you can change it to PIO 0, if you want).
  52. * If you then set the second drive to another PIO, the old value
  53. * (automatically selected) will be overrided by yours.
  54. * There is a 25/33MHz switch in configuration
  55. * register, but driver is written for use at any frequency which get
  56. * (use idebus=xx to select PCI bus speed).
  57. *
  58. * Version 0.1, Nov 8, 1996
  59. * by Jaromir Koutek, for 2.1.8.
  60. * Initial version of driver.
  61. *
  62. * Version 0.2
  63. * Number 0.2 skipped.
  64. *
  65. * Version 0.3, Nov 29, 1997
  66. * by Mark Lord (probably), for 2.1.68
  67. * Updates for use with new IDE block driver.
  68. *
  69. * Version 0.4, Dec 14, 1997
  70. * by Jan Harkes
  71. * Fixed some errors and cleaned the code.
  72. *
  73. * Version 0.5, Jan 2, 1998
  74. * by Jaromir Koutek
  75. * Updates for use with (again) new IDE block driver.
  76. * Update of documentation.
  77. *
  78. * Version 0.6, Jan 2, 1999
  79. * by Jaromir Koutek
  80. * Reversed to version 0.3 of the driver, because
  81. * 0.5 doesn't work.
  82. */
  83. #define OPTI621_DEBUG /* define for debug messages */
  84. #include <linux/types.h>
  85. #include <linux/module.h>
  86. #include <linux/kernel.h>
  87. #include <linux/pci.h>
  88. #include <linux/hdreg.h>
  89. #include <linux/ide.h>
  90. #include <asm/io.h>
  91. //#define OPTI621_MAX_PIO 3
  92. /* In fact, I do not have any PIO 4 drive
  93. * (address: 25 ns, data: 70 ns, recovery: 35 ns),
  94. * but OPTi 82C621 is programmable and it can do (minimal values):
  95. * on 40MHz PCI bus (pulse 25 ns):
  96. * address: 25 ns, data: 25 ns, recovery: 50 ns;
  97. * on 20MHz PCI bus (pulse 50 ns):
  98. * address: 50 ns, data: 50 ns, recovery: 100 ns.
  99. */
  100. /* #define READ_PREFETCH 0 */
  101. /* Uncomment for disable read prefetch.
  102. * There is some readprefetch capatibility in hdparm,
  103. * but when I type hdparm -P 1 /dev/hda, I got errors
  104. * and till reset drive is inaccessible.
  105. * This (hw) read prefetch is safe on my drive.
  106. */
  107. #ifndef READ_PREFETCH
  108. #define READ_PREFETCH 0x40 /* read prefetch is enabled */
  109. #endif /* else read prefetch is disabled */
  110. #define READ_REG 0 /* index of Read cycle timing register */
  111. #define WRITE_REG 1 /* index of Write cycle timing register */
  112. #define CNTRL_REG 3 /* index of Control register */
  113. #define STRAP_REG 5 /* index of Strap register */
  114. #define MISC_REG 6 /* index of Miscellaneous register */
  115. static int reg_base;
  116. #define PIO_NOT_EXIST 254
  117. #define PIO_DONT_KNOW 255
  118. static DEFINE_SPINLOCK(opti621_lock);
  119. /* there are stored pio numbers from other calls of opti621_set_pio_mode */
  120. static void compute_pios(ide_drive_t *drive, const u8 pio)
  121. /* Store values into drive->drive_data
  122. * second_contr - 0 for primary controller, 1 for secondary
  123. * slave_drive - 0 -> pio is for master, 1 -> pio is for slave
  124. * pio - PIO mode for selected drive (for other we don't know)
  125. */
  126. {
  127. int d;
  128. ide_hwif_t *hwif = HWIF(drive);
  129. drive->drive_data = pio;
  130. for (d = 0; d < 2; ++d) {
  131. drive = &hwif->drives[d];
  132. if (drive->present) {
  133. if (drive->drive_data == PIO_DONT_KNOW)
  134. drive->drive_data = ide_get_best_pio_mode(drive, 255, 3);
  135. #ifdef OPTI621_DEBUG
  136. printk("%s: Selected PIO mode %d\n",
  137. drive->name, drive->drive_data);
  138. #endif
  139. } else {
  140. drive->drive_data = PIO_NOT_EXIST;
  141. }
  142. }
  143. }
  144. static int cmpt_clk(int time, int bus_speed)
  145. /* Returns (rounded up) time in clocks for time in ns,
  146. * with bus_speed in MHz.
  147. * Example: bus_speed = 40 MHz, time = 80 ns
  148. * 1000/40 = 25 ns (clk value),
  149. * 80/25 = 3.2, rounded up to 4 (I hope ;-)).
  150. * Use idebus=xx to select right frequency.
  151. */
  152. {
  153. return ((time*bus_speed+999)/1000);
  154. }
  155. /* Write value to register reg, base of register
  156. * is at reg_base (0x1f0 primary, 0x170 secondary,
  157. * if not changed by PCI configuration).
  158. * This is from setupvic.exe program.
  159. */
  160. static void write_reg(u8 value, int reg)
  161. {
  162. inw(reg_base + 1);
  163. inw(reg_base + 1);
  164. outb(3, reg_base + 2);
  165. outb(value, reg_base + reg);
  166. outb(0x83, reg_base + 2);
  167. }
  168. /* Read value from register reg, base of register
  169. * is at reg_base (0x1f0 primary, 0x170 secondary,
  170. * if not changed by PCI configuration).
  171. * This is from setupvic.exe program.
  172. */
  173. static u8 read_reg(int reg)
  174. {
  175. u8 ret = 0;
  176. inw(reg_base + 1);
  177. inw(reg_base + 1);
  178. outb(3, reg_base + 2);
  179. ret = inb(reg_base + reg);
  180. outb(0x83, reg_base + 2);
  181. return ret;
  182. }
  183. typedef struct pio_clocks_s {
  184. int address_time; /* Address setup (clocks) */
  185. int data_time; /* Active/data pulse (clocks) */
  186. int recovery_time; /* Recovery time (clocks) */
  187. } pio_clocks_t;
  188. static void compute_clocks(int pio, pio_clocks_t *clks)
  189. {
  190. if (pio != PIO_NOT_EXIST) {
  191. int adr_setup, data_pls;
  192. int bus_speed = system_bus_clock();
  193. adr_setup = ide_pio_timings[pio].setup_time;
  194. data_pls = ide_pio_timings[pio].active_time;
  195. clks->address_time = cmpt_clk(adr_setup, bus_speed);
  196. clks->data_time = cmpt_clk(data_pls, bus_speed);
  197. clks->recovery_time = cmpt_clk(ide_pio_timings[pio].cycle_time
  198. - adr_setup-data_pls, bus_speed);
  199. if (clks->address_time < 1)
  200. clks->address_time = 1;
  201. if (clks->address_time > 4)
  202. clks->address_time = 4;
  203. if (clks->data_time < 1)
  204. clks->data_time = 1;
  205. if (clks->data_time > 16)
  206. clks->data_time = 16;
  207. if (clks->recovery_time < 2)
  208. clks->recovery_time = 2;
  209. if (clks->recovery_time > 17)
  210. clks->recovery_time = 17;
  211. } else {
  212. clks->address_time = 1;
  213. clks->data_time = 1;
  214. clks->recovery_time = 2;
  215. /* minimal values */
  216. }
  217. }
  218. static void opti621_set_pio_mode(ide_drive_t *drive, const u8 pio)
  219. {
  220. /* primary and secondary drives share some registers,
  221. * so we have to program both drives
  222. */
  223. unsigned long flags;
  224. u8 pio1 = 0, pio2 = 0;
  225. pio_clocks_t first, second;
  226. int ax, drdy;
  227. u8 cycle1, cycle2, misc;
  228. ide_hwif_t *hwif = HWIF(drive);
  229. /* sets drive->drive_data for both drives */
  230. compute_pios(drive, pio);
  231. pio1 = hwif->drives[0].drive_data;
  232. pio2 = hwif->drives[1].drive_data;
  233. compute_clocks(pio1, &first);
  234. compute_clocks(pio2, &second);
  235. /* ax = max(a1,a2) */
  236. ax = (first.address_time < second.address_time) ? second.address_time : first.address_time;
  237. drdy = 2; /* DRDY is default 2 (by OPTi Databook) */
  238. cycle1 = ((first.data_time-1)<<4) | (first.recovery_time-2);
  239. cycle2 = ((second.data_time-1)<<4) | (second.recovery_time-2);
  240. misc = READ_PREFETCH | ((ax-1)<<4) | ((drdy-2)<<1);
  241. #ifdef OPTI621_DEBUG
  242. printk("%s: master: address: %d, data: %d, "
  243. "recovery: %d, drdy: %d [clk]\n",
  244. hwif->name, ax, first.data_time,
  245. first.recovery_time, drdy);
  246. printk("%s: slave: address: %d, data: %d, "
  247. "recovery: %d, drdy: %d [clk]\n",
  248. hwif->name, ax, second.data_time,
  249. second.recovery_time, drdy);
  250. #endif
  251. spin_lock_irqsave(&opti621_lock, flags);
  252. reg_base = hwif->io_ports[IDE_DATA_OFFSET];
  253. /* allow Register-B */
  254. outb(0xc0, reg_base + CNTRL_REG);
  255. /* hmm, setupvic.exe does this ;-) */
  256. outb(0xff, reg_base + 5);
  257. /* if reads 0xff, adapter not exist? */
  258. (void)inb(reg_base + CNTRL_REG);
  259. /* if reads 0xc0, no interface exist? */
  260. read_reg(CNTRL_REG);
  261. /* read version, probably 0 */
  262. read_reg(STRAP_REG);
  263. /* program primary drive */
  264. /* select Index-0 for Register-A */
  265. write_reg(0, MISC_REG);
  266. /* set read cycle timings */
  267. write_reg(cycle1, READ_REG);
  268. /* set write cycle timings */
  269. write_reg(cycle1, WRITE_REG);
  270. /* program secondary drive */
  271. /* select Index-1 for Register-B */
  272. write_reg(1, MISC_REG);
  273. /* set read cycle timings */
  274. write_reg(cycle2, READ_REG);
  275. /* set write cycle timings */
  276. write_reg(cycle2, WRITE_REG);
  277. /* use Register-A for drive 0 */
  278. /* use Register-B for drive 1 */
  279. write_reg(0x85, CNTRL_REG);
  280. /* set address setup, DRDY timings, */
  281. /* and read prefetch for both drives */
  282. write_reg(misc, MISC_REG);
  283. spin_unlock_irqrestore(&opti621_lock, flags);
  284. }
  285. static void __devinit opti621_port_init_devs(ide_hwif_t *hwif)
  286. {
  287. hwif->drives[0].drive_data = PIO_DONT_KNOW;
  288. hwif->drives[1].drive_data = PIO_DONT_KNOW;
  289. }
  290. /*
  291. * init_hwif_opti621() is called once for each hwif found at boot.
  292. */
  293. static void __devinit init_hwif_opti621(ide_hwif_t *hwif)
  294. {
  295. hwif->port_init_devs = opti621_port_init_devs;
  296. hwif->set_pio_mode = &opti621_set_pio_mode;
  297. }
  298. static const struct ide_port_info opti621_chipsets[] __devinitdata = {
  299. { /* 0 */
  300. .name = "OPTI621",
  301. .init_hwif = init_hwif_opti621,
  302. .enablebits = { {0x45, 0x80, 0x00}, {0x40, 0x08, 0x00} },
  303. .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA,
  304. .pio_mask = ATA_PIO3,
  305. .swdma_mask = ATA_SWDMA2,
  306. .mwdma_mask = ATA_MWDMA2,
  307. }, { /* 1 */
  308. .name = "OPTI621X",
  309. .init_hwif = init_hwif_opti621,
  310. .enablebits = { {0x45, 0x80, 0x00}, {0x40, 0x08, 0x00} },
  311. .host_flags = IDE_HFLAG_TRUST_BIOS_FOR_DMA,
  312. .pio_mask = ATA_PIO3,
  313. .swdma_mask = ATA_SWDMA2,
  314. .mwdma_mask = ATA_MWDMA2,
  315. }
  316. };
  317. static int __devinit opti621_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  318. {
  319. return ide_setup_pci_device(dev, &opti621_chipsets[id->driver_data]);
  320. }
  321. static const struct pci_device_id opti621_pci_tbl[] = {
  322. { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C621), 0 },
  323. { PCI_VDEVICE(OPTI, PCI_DEVICE_ID_OPTI_82C825), 1 },
  324. { 0, },
  325. };
  326. MODULE_DEVICE_TABLE(pci, opti621_pci_tbl);
  327. static struct pci_driver driver = {
  328. .name = "Opti621_IDE",
  329. .id_table = opti621_pci_tbl,
  330. .probe = opti621_init_one,
  331. };
  332. static int __init opti621_ide_init(void)
  333. {
  334. return ide_pci_register_driver(&driver);
  335. }
  336. module_init(opti621_ide_init);
  337. MODULE_AUTHOR("Jaromir Koutek, Jan Harkes, Mark Lord");
  338. MODULE_DESCRIPTION("PCI driver module for Opti621 IDE");
  339. MODULE_LICENSE("GPL");