hpt34x.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  3. *
  4. * May be copied or modified under the terms of the GNU General Public License
  5. *
  6. *
  7. * 00:12.0 Unknown mass storage controller:
  8. * Triones Technologies, Inc.
  9. * Unknown device 0003 (rev 01)
  10. *
  11. * hde: UDMA 2 (0x0000 0x0002) (0x0000 0x0010)
  12. * hdf: UDMA 2 (0x0002 0x0012) (0x0010 0x0030)
  13. * hde: DMA 2 (0x0000 0x0002) (0x0000 0x0010)
  14. * hdf: DMA 2 (0x0002 0x0012) (0x0010 0x0030)
  15. * hdg: DMA 1 (0x0012 0x0052) (0x0030 0x0070)
  16. * hdh: DMA 1 (0x0052 0x0252) (0x0070 0x00f0)
  17. *
  18. * ide-pci.c reference
  19. *
  20. * Since there are two cards that report almost identically,
  21. * the only discernable difference is the values reported in pcicmd.
  22. * Booting-BIOS card or HPT363 :: pcicmd == 0x07
  23. * Non-bootable card or HPT343 :: pcicmd == 0x05
  24. */
  25. #include <linux/module.h>
  26. #include <linux/types.h>
  27. #include <linux/kernel.h>
  28. #include <linux/ioport.h>
  29. #include <linux/hdreg.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/pci.h>
  32. #include <linux/init.h>
  33. #include <linux/ide.h>
  34. #define HPT343_DEBUG_DRIVE_INFO 0
  35. static void hpt34x_set_mode(ide_drive_t *drive, const u8 speed)
  36. {
  37. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  38. u32 reg1= 0, tmp1 = 0, reg2 = 0, tmp2 = 0;
  39. u8 hi_speed, lo_speed;
  40. hi_speed = speed >> 4;
  41. lo_speed = speed & 0x0f;
  42. if (hi_speed & 7) {
  43. hi_speed = (hi_speed & 4) ? 0x01 : 0x10;
  44. } else {
  45. lo_speed <<= 5;
  46. lo_speed >>= 5;
  47. }
  48. pci_read_config_dword(dev, 0x44, &reg1);
  49. pci_read_config_dword(dev, 0x48, &reg2);
  50. tmp1 = ((lo_speed << (3*drive->dn)) | (reg1 & ~(7 << (3*drive->dn))));
  51. tmp2 = ((hi_speed << drive->dn) | (reg2 & ~(0x11 << drive->dn)));
  52. pci_write_config_dword(dev, 0x44, tmp1);
  53. pci_write_config_dword(dev, 0x48, tmp2);
  54. #if HPT343_DEBUG_DRIVE_INFO
  55. printk("%s: %s drive%d (0x%04x 0x%04x) (0x%04x 0x%04x)" \
  56. " (0x%02x 0x%02x)\n",
  57. drive->name, ide_xfer_verbose(speed),
  58. drive->dn, reg1, tmp1, reg2, tmp2,
  59. hi_speed, lo_speed);
  60. #endif /* HPT343_DEBUG_DRIVE_INFO */
  61. }
  62. static void hpt34x_set_pio_mode(ide_drive_t *drive, const u8 pio)
  63. {
  64. hpt34x_set_mode(drive, XFER_PIO_0 + pio);
  65. }
  66. /*
  67. * If the BIOS does not set the IO base addaress to XX00, 343 will fail.
  68. */
  69. #define HPT34X_PCI_INIT_REG 0x80
  70. static unsigned int __devinit init_chipset_hpt34x(struct pci_dev *dev, const char *name)
  71. {
  72. int i = 0;
  73. unsigned long hpt34xIoBase = pci_resource_start(dev, 4);
  74. unsigned long hpt_addr[4] = { 0x20, 0x34, 0x28, 0x3c };
  75. unsigned long hpt_addr_len[4] = { 7, 3, 7, 3 };
  76. u16 cmd;
  77. unsigned long flags;
  78. local_irq_save(flags);
  79. pci_write_config_byte(dev, HPT34X_PCI_INIT_REG, 0x00);
  80. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  81. if (cmd & PCI_COMMAND_MEMORY)
  82. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0xF0);
  83. else
  84. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
  85. /*
  86. * Since 20-23 can be assigned and are R/W, we correct them.
  87. */
  88. pci_write_config_word(dev, PCI_COMMAND, cmd & ~PCI_COMMAND_IO);
  89. for(i=0; i<4; i++) {
  90. dev->resource[i].start = (hpt34xIoBase + hpt_addr[i]);
  91. dev->resource[i].end = dev->resource[i].start + hpt_addr_len[i];
  92. dev->resource[i].flags = IORESOURCE_IO;
  93. pci_write_config_dword(dev,
  94. (PCI_BASE_ADDRESS_0 + (i * 4)),
  95. dev->resource[i].start);
  96. }
  97. pci_write_config_word(dev, PCI_COMMAND, cmd);
  98. local_irq_restore(flags);
  99. return dev->irq;
  100. }
  101. static void __devinit init_hwif_hpt34x(ide_hwif_t *hwif)
  102. {
  103. hwif->set_pio_mode = &hpt34x_set_pio_mode;
  104. hwif->set_dma_mode = &hpt34x_set_mode;
  105. }
  106. #define IDE_HFLAGS_HPT34X \
  107. (IDE_HFLAG_NO_ATAPI_DMA | \
  108. IDE_HFLAG_NO_DSC | \
  109. IDE_HFLAG_ABUSE_SET_DMA_MODE | \
  110. IDE_HFLAG_NO_AUTODMA)
  111. static const struct ide_port_info hpt34x_chipsets[] __devinitdata = {
  112. { /* 0 */
  113. .name = "HPT343",
  114. .init_chipset = init_chipset_hpt34x,
  115. .init_hwif = init_hwif_hpt34x,
  116. .extra = 16,
  117. .host_flags = IDE_HFLAGS_HPT34X | IDE_HFLAG_NON_BOOTABLE,
  118. .pio_mask = ATA_PIO5,
  119. },
  120. { /* 1 */
  121. .name = "HPT345",
  122. .init_chipset = init_chipset_hpt34x,
  123. .init_hwif = init_hwif_hpt34x,
  124. .extra = 16,
  125. .host_flags = IDE_HFLAGS_HPT34X | IDE_HFLAG_OFF_BOARD,
  126. .pio_mask = ATA_PIO5,
  127. #ifdef CONFIG_HPT34X_AUTODMA
  128. .swdma_mask = ATA_SWDMA2,
  129. .mwdma_mask = ATA_MWDMA2,
  130. .udma_mask = ATA_UDMA2,
  131. #endif
  132. }
  133. };
  134. static int __devinit hpt34x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  135. {
  136. const struct ide_port_info *d;
  137. u16 pcicmd = 0;
  138. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  139. d = &hpt34x_chipsets[(pcicmd & PCI_COMMAND_MEMORY) ? 1 : 0];
  140. return ide_setup_pci_device(dev, d);
  141. }
  142. static const struct pci_device_id hpt34x_pci_tbl[] = {
  143. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT343), 0 },
  144. { 0, },
  145. };
  146. MODULE_DEVICE_TABLE(pci, hpt34x_pci_tbl);
  147. static struct pci_driver driver = {
  148. .name = "HPT34x_IDE",
  149. .id_table = hpt34x_pci_tbl,
  150. .probe = hpt34x_init_one,
  151. };
  152. static int __init hpt34x_ide_init(void)
  153. {
  154. return ide_pci_register_driver(&driver);
  155. }
  156. module_init(hpt34x_ide_init);
  157. MODULE_AUTHOR("Andre Hedrick");
  158. MODULE_DESCRIPTION("PCI driver module for Highpoint 34x IDE");
  159. MODULE_LICENSE("GPL");