aec62xx.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. */
  6. #include <linux/module.h>
  7. #include <linux/types.h>
  8. #include <linux/pci.h>
  9. #include <linux/hdreg.h>
  10. #include <linux/ide.h>
  11. #include <linux/init.h>
  12. #include <asm/io.h>
  13. struct chipset_bus_clock_list_entry {
  14. u8 xfer_speed;
  15. u8 chipset_settings;
  16. u8 ultra_settings;
  17. };
  18. static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
  19. { XFER_UDMA_6, 0x31, 0x07 },
  20. { XFER_UDMA_5, 0x31, 0x06 },
  21. { XFER_UDMA_4, 0x31, 0x05 },
  22. { XFER_UDMA_3, 0x31, 0x04 },
  23. { XFER_UDMA_2, 0x31, 0x03 },
  24. { XFER_UDMA_1, 0x31, 0x02 },
  25. { XFER_UDMA_0, 0x31, 0x01 },
  26. { XFER_MW_DMA_2, 0x31, 0x00 },
  27. { XFER_MW_DMA_1, 0x31, 0x00 },
  28. { XFER_MW_DMA_0, 0x0a, 0x00 },
  29. { XFER_PIO_4, 0x31, 0x00 },
  30. { XFER_PIO_3, 0x33, 0x00 },
  31. { XFER_PIO_2, 0x08, 0x00 },
  32. { XFER_PIO_1, 0x0a, 0x00 },
  33. { XFER_PIO_0, 0x00, 0x00 },
  34. { 0, 0x00, 0x00 }
  35. };
  36. static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
  37. { XFER_UDMA_6, 0x41, 0x06 },
  38. { XFER_UDMA_5, 0x41, 0x05 },
  39. { XFER_UDMA_4, 0x41, 0x04 },
  40. { XFER_UDMA_3, 0x41, 0x03 },
  41. { XFER_UDMA_2, 0x41, 0x02 },
  42. { XFER_UDMA_1, 0x41, 0x01 },
  43. { XFER_UDMA_0, 0x41, 0x01 },
  44. { XFER_MW_DMA_2, 0x41, 0x00 },
  45. { XFER_MW_DMA_1, 0x42, 0x00 },
  46. { XFER_MW_DMA_0, 0x7a, 0x00 },
  47. { XFER_PIO_4, 0x41, 0x00 },
  48. { XFER_PIO_3, 0x43, 0x00 },
  49. { XFER_PIO_2, 0x78, 0x00 },
  50. { XFER_PIO_1, 0x7a, 0x00 },
  51. { XFER_PIO_0, 0x70, 0x00 },
  52. { 0, 0x00, 0x00 }
  53. };
  54. #define BUSCLOCK(D) \
  55. ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
  56. /*
  57. * TO DO: active tuning and correction of cards without a bios.
  58. */
  59. static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  60. {
  61. for ( ; chipset_table->xfer_speed ; chipset_table++)
  62. if (chipset_table->xfer_speed == speed) {
  63. return chipset_table->chipset_settings;
  64. }
  65. return chipset_table->chipset_settings;
  66. }
  67. static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  68. {
  69. for ( ; chipset_table->xfer_speed ; chipset_table++)
  70. if (chipset_table->xfer_speed == speed) {
  71. return chipset_table->ultra_settings;
  72. }
  73. return chipset_table->ultra_settings;
  74. }
  75. static void aec6210_set_mode(ide_drive_t *drive, const u8 speed)
  76. {
  77. ide_hwif_t *hwif = HWIF(drive);
  78. struct pci_dev *dev = to_pci_dev(hwif->dev);
  79. u16 d_conf = 0;
  80. u8 ultra = 0, ultra_conf = 0;
  81. u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
  82. unsigned long flags;
  83. local_irq_save(flags);
  84. /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
  85. pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
  86. tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
  87. d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
  88. pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
  89. tmp1 = 0x00;
  90. tmp2 = 0x00;
  91. pci_read_config_byte(dev, 0x54, &ultra);
  92. tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
  93. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  94. tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
  95. pci_write_config_byte(dev, 0x54, tmp2);
  96. local_irq_restore(flags);
  97. }
  98. static void aec6260_set_mode(ide_drive_t *drive, const u8 speed)
  99. {
  100. ide_hwif_t *hwif = HWIF(drive);
  101. struct pci_dev *dev = to_pci_dev(hwif->dev);
  102. u8 unit = (drive->select.b.unit & 0x01);
  103. u8 tmp1 = 0, tmp2 = 0;
  104. u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
  105. unsigned long flags;
  106. local_irq_save(flags);
  107. /* high 4-bits: Active, low 4-bits: Recovery */
  108. pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
  109. drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
  110. pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
  111. pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
  112. tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
  113. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  114. tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
  115. pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
  116. local_irq_restore(flags);
  117. }
  118. static void aec_set_pio_mode(ide_drive_t *drive, const u8 pio)
  119. {
  120. drive->hwif->set_dma_mode(drive, pio + XFER_PIO_0);
  121. }
  122. static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
  123. {
  124. int bus_speed = system_bus_clock();
  125. if (bus_speed <= 33)
  126. pci_set_drvdata(dev, (void *) aec6xxx_33_base);
  127. else
  128. pci_set_drvdata(dev, (void *) aec6xxx_34_base);
  129. /* These are necessary to get AEC6280 Macintosh cards to work */
  130. if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
  131. (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
  132. u8 reg49h = 0, reg4ah = 0;
  133. /* Clear reset and test bits. */
  134. pci_read_config_byte(dev, 0x49, &reg49h);
  135. pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
  136. /* Enable chip interrupt output. */
  137. pci_read_config_byte(dev, 0x4a, &reg4ah);
  138. pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
  139. /* Enable burst mode. */
  140. pci_read_config_byte(dev, 0x4a, &reg4ah);
  141. pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
  142. }
  143. return dev->irq;
  144. }
  145. static u8 __devinit atp86x_cable_detect(ide_hwif_t *hwif)
  146. {
  147. struct pci_dev *dev = to_pci_dev(hwif->dev);
  148. u8 ata66 = 0, mask = hwif->channel ? 0x02 : 0x01;
  149. pci_read_config_byte(dev, 0x49, &ata66);
  150. return (ata66 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  151. }
  152. static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
  153. {
  154. struct pci_dev *dev = to_pci_dev(hwif->dev);
  155. hwif->set_pio_mode = &aec_set_pio_mode;
  156. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF)
  157. hwif->set_dma_mode = &aec6210_set_mode;
  158. else {
  159. hwif->set_dma_mode = &aec6260_set_mode;
  160. hwif->cable_detect = atp86x_cable_detect;
  161. }
  162. }
  163. static const struct ide_port_info aec62xx_chipsets[] __devinitdata = {
  164. { /* 0 */
  165. .name = "AEC6210",
  166. .init_chipset = init_chipset_aec62xx,
  167. .init_hwif = init_hwif_aec62xx,
  168. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  169. .host_flags = IDE_HFLAG_SERIALIZE |
  170. IDE_HFLAG_NO_ATAPI_DMA |
  171. IDE_HFLAG_NO_DSC |
  172. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  173. IDE_HFLAG_OFF_BOARD,
  174. .pio_mask = ATA_PIO4,
  175. .mwdma_mask = ATA_MWDMA2,
  176. .udma_mask = ATA_UDMA2,
  177. },{ /* 1 */
  178. .name = "AEC6260",
  179. .init_chipset = init_chipset_aec62xx,
  180. .init_hwif = init_hwif_aec62xx,
  181. .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_NO_AUTODMA |
  182. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  183. IDE_HFLAG_OFF_BOARD,
  184. .pio_mask = ATA_PIO4,
  185. .mwdma_mask = ATA_MWDMA2,
  186. .udma_mask = ATA_UDMA4,
  187. },{ /* 2 */
  188. .name = "AEC6260R",
  189. .init_chipset = init_chipset_aec62xx,
  190. .init_hwif = init_hwif_aec62xx,
  191. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  192. .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
  193. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  194. IDE_HFLAG_NON_BOOTABLE,
  195. .pio_mask = ATA_PIO4,
  196. .mwdma_mask = ATA_MWDMA2,
  197. .udma_mask = ATA_UDMA4,
  198. },{ /* 3 */
  199. .name = "AEC6280",
  200. .init_chipset = init_chipset_aec62xx,
  201. .init_hwif = init_hwif_aec62xx,
  202. .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
  203. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  204. IDE_HFLAG_OFF_BOARD,
  205. .pio_mask = ATA_PIO4,
  206. .mwdma_mask = ATA_MWDMA2,
  207. .udma_mask = ATA_UDMA5,
  208. },{ /* 4 */
  209. .name = "AEC6280R",
  210. .init_chipset = init_chipset_aec62xx,
  211. .init_hwif = init_hwif_aec62xx,
  212. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  213. .host_flags = IDE_HFLAG_NO_ATAPI_DMA |
  214. IDE_HFLAG_ABUSE_SET_DMA_MODE |
  215. IDE_HFLAG_OFF_BOARD,
  216. .pio_mask = ATA_PIO4,
  217. .mwdma_mask = ATA_MWDMA2,
  218. .udma_mask = ATA_UDMA5,
  219. }
  220. };
  221. /**
  222. * aec62xx_init_one - called when a AEC is found
  223. * @dev: the aec62xx device
  224. * @id: the matching pci id
  225. *
  226. * Called when the PCI registration layer (or the IDE initialization)
  227. * finds a device matching our IDE device tables.
  228. *
  229. * NOTE: since we're going to modify the 'name' field for AEC-6[26]80[R]
  230. * chips, pass a local copy of 'struct ide_port_info' down the call chain.
  231. */
  232. static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  233. {
  234. struct ide_port_info d;
  235. u8 idx = id->driver_data;
  236. int err;
  237. err = pci_enable_device(dev);
  238. if (err)
  239. return err;
  240. d = aec62xx_chipsets[idx];
  241. if (idx == 3 || idx == 4) {
  242. unsigned long dma_base = pci_resource_start(dev, 4);
  243. if (inb(dma_base + 2) & 0x10) {
  244. d.name = (idx == 4) ? "AEC6880R" : "AEC6880";
  245. d.udma_mask = ATA_UDMA6;
  246. }
  247. }
  248. err = ide_setup_pci_device(dev, &d);
  249. if (err)
  250. pci_disable_device(dev);
  251. return err;
  252. }
  253. static const struct pci_device_id aec62xx_pci_tbl[] = {
  254. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF), 0 },
  255. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860), 1 },
  256. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R), 2 },
  257. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865), 3 },
  258. { PCI_VDEVICE(ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R), 4 },
  259. { 0, },
  260. };
  261. MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
  262. static struct pci_driver driver = {
  263. .name = "AEC62xx_IDE",
  264. .id_table = aec62xx_pci_tbl,
  265. .probe = aec62xx_init_one,
  266. };
  267. static int __init aec62xx_ide_init(void)
  268. {
  269. return ide_pci_register_driver(&driver);
  270. }
  271. module_init(aec62xx_ide_init);
  272. MODULE_AUTHOR("Andre Hedrick");
  273. MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
  274. MODULE_LICENSE("GPL");