fw-ohci.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/gfp.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/kernel.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/pci.h>
  31. #include <linux/spinlock.h>
  32. #include <asm/page.h>
  33. #include <asm/system.h>
  34. #ifdef CONFIG_PPC_PMAC
  35. #include <asm/pmac_feature.h>
  36. #endif
  37. #include "fw-ohci.h"
  38. #include "fw-transaction.h"
  39. #define DESCRIPTOR_OUTPUT_MORE 0
  40. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  41. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  42. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  43. #define DESCRIPTOR_STATUS (1 << 11)
  44. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  45. #define DESCRIPTOR_PING (1 << 7)
  46. #define DESCRIPTOR_YY (1 << 6)
  47. #define DESCRIPTOR_NO_IRQ (0 << 4)
  48. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  49. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  50. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  51. #define DESCRIPTOR_WAIT (3 << 0)
  52. struct descriptor {
  53. __le16 req_count;
  54. __le16 control;
  55. __le32 data_address;
  56. __le32 branch_address;
  57. __le16 res_count;
  58. __le16 transfer_status;
  59. } __attribute__((aligned(16)));
  60. struct db_descriptor {
  61. __le16 first_size;
  62. __le16 control;
  63. __le16 second_req_count;
  64. __le16 first_req_count;
  65. __le32 branch_address;
  66. __le16 second_res_count;
  67. __le16 first_res_count;
  68. __le32 reserved0;
  69. __le32 first_buffer;
  70. __le32 second_buffer;
  71. __le32 reserved1;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. struct ar_buffer {
  78. struct descriptor descriptor;
  79. struct ar_buffer *next;
  80. __le32 data[0];
  81. };
  82. struct ar_context {
  83. struct fw_ohci *ohci;
  84. struct ar_buffer *current_buffer;
  85. struct ar_buffer *last_buffer;
  86. void *pointer;
  87. u32 regs;
  88. struct tasklet_struct tasklet;
  89. };
  90. struct context;
  91. typedef int (*descriptor_callback_t)(struct context *ctx,
  92. struct descriptor *d,
  93. struct descriptor *last);
  94. /*
  95. * A buffer that contains a block of DMA-able coherent memory used for
  96. * storing a portion of a DMA descriptor program.
  97. */
  98. struct descriptor_buffer {
  99. struct list_head list;
  100. dma_addr_t buffer_bus;
  101. size_t buffer_size;
  102. size_t used;
  103. struct descriptor buffer[0];
  104. };
  105. struct context {
  106. struct fw_ohci *ohci;
  107. u32 regs;
  108. int total_allocation;
  109. /*
  110. * List of page-sized buffers for storing DMA descriptors.
  111. * Head of list contains buffers in use and tail of list contains
  112. * free buffers.
  113. */
  114. struct list_head buffer_list;
  115. /*
  116. * Pointer to a buffer inside buffer_list that contains the tail
  117. * end of the current DMA program.
  118. */
  119. struct descriptor_buffer *buffer_tail;
  120. /*
  121. * The descriptor containing the branch address of the first
  122. * descriptor that has not yet been filled by the device.
  123. */
  124. struct descriptor *last;
  125. /*
  126. * The last descriptor in the DMA program. It contains the branch
  127. * address that must be updated upon appending a new descriptor.
  128. */
  129. struct descriptor *prev;
  130. descriptor_callback_t callback;
  131. struct tasklet_struct tasklet;
  132. };
  133. #define IT_HEADER_SY(v) ((v) << 0)
  134. #define IT_HEADER_TCODE(v) ((v) << 4)
  135. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  136. #define IT_HEADER_TAG(v) ((v) << 14)
  137. #define IT_HEADER_SPEED(v) ((v) << 16)
  138. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  139. struct iso_context {
  140. struct fw_iso_context base;
  141. struct context context;
  142. int excess_bytes;
  143. void *header;
  144. size_t header_length;
  145. };
  146. #define CONFIG_ROM_SIZE 1024
  147. struct fw_ohci {
  148. struct fw_card card;
  149. u32 version;
  150. __iomem char *registers;
  151. dma_addr_t self_id_bus;
  152. __le32 *self_id_cpu;
  153. struct tasklet_struct bus_reset_tasklet;
  154. int node_id;
  155. int generation;
  156. int request_generation; /* for timestamping incoming requests */
  157. u32 bus_seconds;
  158. bool old_uninorth;
  159. bool bus_reset_packet_quirk;
  160. /*
  161. * Spinlock for accessing fw_ohci data. Never call out of
  162. * this driver with this lock held.
  163. */
  164. spinlock_t lock;
  165. u32 self_id_buffer[512];
  166. /* Config rom buffers */
  167. __be32 *config_rom;
  168. dma_addr_t config_rom_bus;
  169. __be32 *next_config_rom;
  170. dma_addr_t next_config_rom_bus;
  171. u32 next_header;
  172. struct ar_context ar_request_ctx;
  173. struct ar_context ar_response_ctx;
  174. struct context at_request_ctx;
  175. struct context at_response_ctx;
  176. u32 it_context_mask;
  177. struct iso_context *it_context_list;
  178. u32 ir_context_mask;
  179. struct iso_context *ir_context_list;
  180. };
  181. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  182. {
  183. return container_of(card, struct fw_ohci, card);
  184. }
  185. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  186. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  187. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  188. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  189. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  190. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  191. #define CONTEXT_RUN 0x8000
  192. #define CONTEXT_WAKE 0x1000
  193. #define CONTEXT_DEAD 0x0800
  194. #define CONTEXT_ACTIVE 0x0400
  195. #define OHCI1394_MAX_AT_REQ_RETRIES 0x2
  196. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  197. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  198. #define FW_OHCI_MAJOR 240
  199. #define OHCI1394_REGISTER_SIZE 0x800
  200. #define OHCI_LOOP_COUNT 500
  201. #define OHCI1394_PCI_HCI_Control 0x40
  202. #define SELF_ID_BUF_SIZE 0x800
  203. #define OHCI_TCODE_PHY_PACKET 0x0e
  204. #define OHCI_VERSION_1_1 0x010010
  205. static char ohci_driver_name[] = KBUILD_MODNAME;
  206. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  207. #define OHCI_PARAM_DEBUG_AT_AR 1
  208. #define OHCI_PARAM_DEBUG_SELFIDS 2
  209. #define OHCI_PARAM_DEBUG_IRQS 4
  210. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  211. static int param_debug;
  212. module_param_named(debug, param_debug, int, 0644);
  213. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  214. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  215. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  216. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  217. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  218. ", or a combination, or all = -1)");
  219. static void log_irqs(u32 evt)
  220. {
  221. if (likely(!(param_debug &
  222. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  223. return;
  224. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  225. !(evt & OHCI1394_busReset))
  226. return;
  227. printk(KERN_DEBUG KBUILD_MODNAME ": IRQ "
  228. "%08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
  229. evt,
  230. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  231. evt & OHCI1394_RQPkt ? " AR_req" : "",
  232. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  233. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  234. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  235. evt & OHCI1394_isochRx ? " IR" : "",
  236. evt & OHCI1394_isochTx ? " IT" : "",
  237. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  238. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  239. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  240. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  241. evt & OHCI1394_busReset ? " busReset" : "",
  242. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  243. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  244. OHCI1394_respTxComplete | OHCI1394_isochRx |
  245. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  246. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  247. OHCI1394_regAccessFail | OHCI1394_busReset)
  248. ? " ?" : "");
  249. }
  250. static const char *speed[] = {
  251. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  252. };
  253. static const char *power[] = {
  254. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  255. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  256. };
  257. static const char port[] = { '.', '-', 'p', 'c', };
  258. static char _p(u32 *s, int shift)
  259. {
  260. return port[*s >> shift & 3];
  261. }
  262. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  263. {
  264. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  265. return;
  266. printk(KERN_DEBUG KBUILD_MODNAME ": %d selfIDs, generation %d, "
  267. "local node ID %04x\n", self_id_count, generation, node_id);
  268. for (; self_id_count--; ++s)
  269. if ((*s & 1 << 23) == 0)
  270. printk(KERN_DEBUG "selfID 0: %08x, phy %d [%c%c%c] "
  271. "%s gc=%d %s %s%s%s\n",
  272. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  273. speed[*s >> 14 & 3], *s >> 16 & 63,
  274. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  275. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  276. else
  277. printk(KERN_DEBUG "selfID n: %08x, phy %d "
  278. "[%c%c%c%c%c%c%c%c]\n",
  279. *s, *s >> 24 & 63,
  280. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  281. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  282. }
  283. static const char *evts[] = {
  284. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  285. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  286. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  287. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  288. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  289. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  290. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  291. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  292. [0x10] = "-reserved-", [0x11] = "ack_complete",
  293. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  294. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  295. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  296. [0x18] = "-reserved-", [0x19] = "-reserved-",
  297. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  298. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  299. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  300. [0x20] = "pending/cancelled",
  301. };
  302. static const char *tcodes[] = {
  303. [0x0] = "QW req", [0x1] = "BW req",
  304. [0x2] = "W resp", [0x3] = "-reserved-",
  305. [0x4] = "QR req", [0x5] = "BR req",
  306. [0x6] = "QR resp", [0x7] = "BR resp",
  307. [0x8] = "cycle start", [0x9] = "Lk req",
  308. [0xa] = "async stream packet", [0xb] = "Lk resp",
  309. [0xc] = "-reserved-", [0xd] = "-reserved-",
  310. [0xe] = "link internal", [0xf] = "-reserved-",
  311. };
  312. static const char *phys[] = {
  313. [0x0] = "phy config packet", [0x1] = "link-on packet",
  314. [0x2] = "self-id packet", [0x3] = "-reserved-",
  315. };
  316. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  317. {
  318. int tcode = header[0] >> 4 & 0xf;
  319. char specific[12];
  320. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  321. return;
  322. if (unlikely(evt >= ARRAY_SIZE(evts)))
  323. evt = 0x1f;
  324. if (evt == OHCI1394_evt_bus_reset) {
  325. printk(KERN_DEBUG "A%c evt_bus_reset, generation %d\n",
  326. dir, (header[2] >> 16) & 0xff);
  327. return;
  328. }
  329. if (header[0] == ~header[1]) {
  330. printk(KERN_DEBUG "A%c %s, %s, %08x\n",
  331. dir, evts[evt], phys[header[0] >> 30 & 0x3],
  332. header[0]);
  333. return;
  334. }
  335. switch (tcode) {
  336. case 0x0: case 0x6: case 0x8:
  337. snprintf(specific, sizeof(specific), " = %08x",
  338. be32_to_cpu((__force __be32)header[3]));
  339. break;
  340. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  341. snprintf(specific, sizeof(specific), " %x,%x",
  342. header[3] >> 16, header[3] & 0xffff);
  343. break;
  344. default:
  345. specific[0] = '\0';
  346. }
  347. switch (tcode) {
  348. case 0xe: case 0xa:
  349. printk(KERN_DEBUG "A%c %s, %s\n",
  350. dir, evts[evt], tcodes[tcode]);
  351. break;
  352. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  353. printk(KERN_DEBUG "A%c spd %x tl %02x, "
  354. "%04x -> %04x, %s, "
  355. "%s, %04x%08x%s\n",
  356. dir, speed, header[0] >> 10 & 0x3f,
  357. header[1] >> 16, header[0] >> 16, evts[evt],
  358. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  359. break;
  360. default:
  361. printk(KERN_DEBUG "A%c spd %x tl %02x, "
  362. "%04x -> %04x, %s, "
  363. "%s%s\n",
  364. dir, speed, header[0] >> 10 & 0x3f,
  365. header[1] >> 16, header[0] >> 16, evts[evt],
  366. tcodes[tcode], specific);
  367. }
  368. }
  369. #else
  370. #define log_irqs(evt)
  371. #define log_selfids(node_id, generation, self_id_count, sid)
  372. #define log_ar_at_event(dir, speed, header, evt)
  373. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  374. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  375. {
  376. writel(data, ohci->registers + offset);
  377. }
  378. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  379. {
  380. return readl(ohci->registers + offset);
  381. }
  382. static inline void flush_writes(const struct fw_ohci *ohci)
  383. {
  384. /* Do a dummy read to flush writes. */
  385. reg_read(ohci, OHCI1394_Version);
  386. }
  387. static int
  388. ohci_update_phy_reg(struct fw_card *card, int addr,
  389. int clear_bits, int set_bits)
  390. {
  391. struct fw_ohci *ohci = fw_ohci(card);
  392. u32 val, old;
  393. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  394. flush_writes(ohci);
  395. msleep(2);
  396. val = reg_read(ohci, OHCI1394_PhyControl);
  397. if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
  398. fw_error("failed to set phy reg bits.\n");
  399. return -EBUSY;
  400. }
  401. old = OHCI1394_PhyControl_ReadData(val);
  402. old = (old & ~clear_bits) | set_bits;
  403. reg_write(ohci, OHCI1394_PhyControl,
  404. OHCI1394_PhyControl_Write(addr, old));
  405. return 0;
  406. }
  407. static int ar_context_add_page(struct ar_context *ctx)
  408. {
  409. struct device *dev = ctx->ohci->card.device;
  410. struct ar_buffer *ab;
  411. dma_addr_t uninitialized_var(ab_bus);
  412. size_t offset;
  413. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  414. if (ab == NULL)
  415. return -ENOMEM;
  416. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  417. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  418. DESCRIPTOR_STATUS |
  419. DESCRIPTOR_BRANCH_ALWAYS);
  420. offset = offsetof(struct ar_buffer, data);
  421. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  422. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  423. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  424. ab->descriptor.branch_address = 0;
  425. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  426. ctx->last_buffer->next = ab;
  427. ctx->last_buffer = ab;
  428. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  429. flush_writes(ctx->ohci);
  430. return 0;
  431. }
  432. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  433. #define cond_le32_to_cpu(v) \
  434. (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
  435. #else
  436. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  437. #endif
  438. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  439. {
  440. struct fw_ohci *ohci = ctx->ohci;
  441. struct fw_packet p;
  442. u32 status, length, tcode;
  443. int evt;
  444. p.header[0] = cond_le32_to_cpu(buffer[0]);
  445. p.header[1] = cond_le32_to_cpu(buffer[1]);
  446. p.header[2] = cond_le32_to_cpu(buffer[2]);
  447. tcode = (p.header[0] >> 4) & 0x0f;
  448. switch (tcode) {
  449. case TCODE_WRITE_QUADLET_REQUEST:
  450. case TCODE_READ_QUADLET_RESPONSE:
  451. p.header[3] = (__force __u32) buffer[3];
  452. p.header_length = 16;
  453. p.payload_length = 0;
  454. break;
  455. case TCODE_READ_BLOCK_REQUEST :
  456. p.header[3] = cond_le32_to_cpu(buffer[3]);
  457. p.header_length = 16;
  458. p.payload_length = 0;
  459. break;
  460. case TCODE_WRITE_BLOCK_REQUEST:
  461. case TCODE_READ_BLOCK_RESPONSE:
  462. case TCODE_LOCK_REQUEST:
  463. case TCODE_LOCK_RESPONSE:
  464. p.header[3] = cond_le32_to_cpu(buffer[3]);
  465. p.header_length = 16;
  466. p.payload_length = p.header[3] >> 16;
  467. break;
  468. case TCODE_WRITE_RESPONSE:
  469. case TCODE_READ_QUADLET_REQUEST:
  470. case OHCI_TCODE_PHY_PACKET:
  471. p.header_length = 12;
  472. p.payload_length = 0;
  473. break;
  474. }
  475. p.payload = (void *) buffer + p.header_length;
  476. /* FIXME: What to do about evt_* errors? */
  477. length = (p.header_length + p.payload_length + 3) / 4;
  478. status = cond_le32_to_cpu(buffer[length]);
  479. evt = (status >> 16) & 0x1f;
  480. p.ack = evt - 16;
  481. p.speed = (status >> 21) & 0x7;
  482. p.timestamp = status & 0xffff;
  483. p.generation = ohci->request_generation;
  484. log_ar_at_event('R', p.speed, p.header, evt);
  485. /*
  486. * The OHCI bus reset handler synthesizes a phy packet with
  487. * the new generation number when a bus reset happens (see
  488. * section 8.4.2.3). This helps us determine when a request
  489. * was received and make sure we send the response in the same
  490. * generation. We only need this for requests; for responses
  491. * we use the unique tlabel for finding the matching
  492. * request.
  493. *
  494. * Alas some chips sometimes emit bus reset packets with a
  495. * wrong generation. We set the correct generation for these
  496. * at a slightly incorrect time (in bus_reset_tasklet).
  497. */
  498. if (evt == OHCI1394_evt_bus_reset) {
  499. if (!ohci->bus_reset_packet_quirk)
  500. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  501. } else if (ctx == &ohci->ar_request_ctx) {
  502. fw_core_handle_request(&ohci->card, &p);
  503. } else {
  504. fw_core_handle_response(&ohci->card, &p);
  505. }
  506. return buffer + length + 1;
  507. }
  508. static void ar_context_tasklet(unsigned long data)
  509. {
  510. struct ar_context *ctx = (struct ar_context *)data;
  511. struct fw_ohci *ohci = ctx->ohci;
  512. struct ar_buffer *ab;
  513. struct descriptor *d;
  514. void *buffer, *end;
  515. ab = ctx->current_buffer;
  516. d = &ab->descriptor;
  517. if (d->res_count == 0) {
  518. size_t size, rest, offset;
  519. dma_addr_t start_bus;
  520. void *start;
  521. /*
  522. * This descriptor is finished and we may have a
  523. * packet split across this and the next buffer. We
  524. * reuse the page for reassembling the split packet.
  525. */
  526. offset = offsetof(struct ar_buffer, data);
  527. start = buffer = ab;
  528. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  529. ab = ab->next;
  530. d = &ab->descriptor;
  531. size = buffer + PAGE_SIZE - ctx->pointer;
  532. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  533. memmove(buffer, ctx->pointer, size);
  534. memcpy(buffer + size, ab->data, rest);
  535. ctx->current_buffer = ab;
  536. ctx->pointer = (void *) ab->data + rest;
  537. end = buffer + size + rest;
  538. while (buffer < end)
  539. buffer = handle_ar_packet(ctx, buffer);
  540. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  541. start, start_bus);
  542. ar_context_add_page(ctx);
  543. } else {
  544. buffer = ctx->pointer;
  545. ctx->pointer = end =
  546. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  547. while (buffer < end)
  548. buffer = handle_ar_packet(ctx, buffer);
  549. }
  550. }
  551. static int
  552. ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci, u32 regs)
  553. {
  554. struct ar_buffer ab;
  555. ctx->regs = regs;
  556. ctx->ohci = ohci;
  557. ctx->last_buffer = &ab;
  558. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  559. ar_context_add_page(ctx);
  560. ar_context_add_page(ctx);
  561. ctx->current_buffer = ab.next;
  562. ctx->pointer = ctx->current_buffer->data;
  563. return 0;
  564. }
  565. static void ar_context_run(struct ar_context *ctx)
  566. {
  567. struct ar_buffer *ab = ctx->current_buffer;
  568. dma_addr_t ab_bus;
  569. size_t offset;
  570. offset = offsetof(struct ar_buffer, data);
  571. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  572. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  573. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  574. flush_writes(ctx->ohci);
  575. }
  576. static struct descriptor *
  577. find_branch_descriptor(struct descriptor *d, int z)
  578. {
  579. int b, key;
  580. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  581. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  582. /* figure out which descriptor the branch address goes in */
  583. if (z == 2 && (b == 3 || key == 2))
  584. return d;
  585. else
  586. return d + z - 1;
  587. }
  588. static void context_tasklet(unsigned long data)
  589. {
  590. struct context *ctx = (struct context *) data;
  591. struct descriptor *d, *last;
  592. u32 address;
  593. int z;
  594. struct descriptor_buffer *desc;
  595. desc = list_entry(ctx->buffer_list.next,
  596. struct descriptor_buffer, list);
  597. last = ctx->last;
  598. while (last->branch_address != 0) {
  599. struct descriptor_buffer *old_desc = desc;
  600. address = le32_to_cpu(last->branch_address);
  601. z = address & 0xf;
  602. address &= ~0xf;
  603. /* If the branch address points to a buffer outside of the
  604. * current buffer, advance to the next buffer. */
  605. if (address < desc->buffer_bus ||
  606. address >= desc->buffer_bus + desc->used)
  607. desc = list_entry(desc->list.next,
  608. struct descriptor_buffer, list);
  609. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  610. last = find_branch_descriptor(d, z);
  611. if (!ctx->callback(ctx, d, last))
  612. break;
  613. if (old_desc != desc) {
  614. /* If we've advanced to the next buffer, move the
  615. * previous buffer to the free list. */
  616. unsigned long flags;
  617. old_desc->used = 0;
  618. spin_lock_irqsave(&ctx->ohci->lock, flags);
  619. list_move_tail(&old_desc->list, &ctx->buffer_list);
  620. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  621. }
  622. ctx->last = last;
  623. }
  624. }
  625. /*
  626. * Allocate a new buffer and add it to the list of free buffers for this
  627. * context. Must be called with ohci->lock held.
  628. */
  629. static int
  630. context_add_buffer(struct context *ctx)
  631. {
  632. struct descriptor_buffer *desc;
  633. dma_addr_t uninitialized_var(bus_addr);
  634. int offset;
  635. /*
  636. * 16MB of descriptors should be far more than enough for any DMA
  637. * program. This will catch run-away userspace or DoS attacks.
  638. */
  639. if (ctx->total_allocation >= 16*1024*1024)
  640. return -ENOMEM;
  641. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  642. &bus_addr, GFP_ATOMIC);
  643. if (!desc)
  644. return -ENOMEM;
  645. offset = (void *)&desc->buffer - (void *)desc;
  646. desc->buffer_size = PAGE_SIZE - offset;
  647. desc->buffer_bus = bus_addr + offset;
  648. desc->used = 0;
  649. list_add_tail(&desc->list, &ctx->buffer_list);
  650. ctx->total_allocation += PAGE_SIZE;
  651. return 0;
  652. }
  653. static int
  654. context_init(struct context *ctx, struct fw_ohci *ohci,
  655. u32 regs, descriptor_callback_t callback)
  656. {
  657. ctx->ohci = ohci;
  658. ctx->regs = regs;
  659. ctx->total_allocation = 0;
  660. INIT_LIST_HEAD(&ctx->buffer_list);
  661. if (context_add_buffer(ctx) < 0)
  662. return -ENOMEM;
  663. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  664. struct descriptor_buffer, list);
  665. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  666. ctx->callback = callback;
  667. /*
  668. * We put a dummy descriptor in the buffer that has a NULL
  669. * branch address and looks like it's been sent. That way we
  670. * have a descriptor to append DMA programs to.
  671. */
  672. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  673. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  674. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  675. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  676. ctx->last = ctx->buffer_tail->buffer;
  677. ctx->prev = ctx->buffer_tail->buffer;
  678. return 0;
  679. }
  680. static void
  681. context_release(struct context *ctx)
  682. {
  683. struct fw_card *card = &ctx->ohci->card;
  684. struct descriptor_buffer *desc, *tmp;
  685. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  686. dma_free_coherent(card->device, PAGE_SIZE, desc,
  687. desc->buffer_bus -
  688. ((void *)&desc->buffer - (void *)desc));
  689. }
  690. /* Must be called with ohci->lock held */
  691. static struct descriptor *
  692. context_get_descriptors(struct context *ctx, int z, dma_addr_t *d_bus)
  693. {
  694. struct descriptor *d = NULL;
  695. struct descriptor_buffer *desc = ctx->buffer_tail;
  696. if (z * sizeof(*d) > desc->buffer_size)
  697. return NULL;
  698. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  699. /* No room for the descriptor in this buffer, so advance to the
  700. * next one. */
  701. if (desc->list.next == &ctx->buffer_list) {
  702. /* If there is no free buffer next in the list,
  703. * allocate one. */
  704. if (context_add_buffer(ctx) < 0)
  705. return NULL;
  706. }
  707. desc = list_entry(desc->list.next,
  708. struct descriptor_buffer, list);
  709. ctx->buffer_tail = desc;
  710. }
  711. d = desc->buffer + desc->used / sizeof(*d);
  712. memset(d, 0, z * sizeof(*d));
  713. *d_bus = desc->buffer_bus + desc->used;
  714. return d;
  715. }
  716. static void context_run(struct context *ctx, u32 extra)
  717. {
  718. struct fw_ohci *ohci = ctx->ohci;
  719. reg_write(ohci, COMMAND_PTR(ctx->regs),
  720. le32_to_cpu(ctx->last->branch_address));
  721. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  722. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  723. flush_writes(ohci);
  724. }
  725. static void context_append(struct context *ctx,
  726. struct descriptor *d, int z, int extra)
  727. {
  728. dma_addr_t d_bus;
  729. struct descriptor_buffer *desc = ctx->buffer_tail;
  730. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  731. desc->used += (z + extra) * sizeof(*d);
  732. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  733. ctx->prev = find_branch_descriptor(d, z);
  734. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  735. flush_writes(ctx->ohci);
  736. }
  737. static void context_stop(struct context *ctx)
  738. {
  739. u32 reg;
  740. int i;
  741. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  742. flush_writes(ctx->ohci);
  743. for (i = 0; i < 10; i++) {
  744. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  745. if ((reg & CONTEXT_ACTIVE) == 0)
  746. break;
  747. fw_notify("context_stop: still active (0x%08x)\n", reg);
  748. mdelay(1);
  749. }
  750. }
  751. struct driver_data {
  752. struct fw_packet *packet;
  753. };
  754. /*
  755. * This function apppends a packet to the DMA queue for transmission.
  756. * Must always be called with the ochi->lock held to ensure proper
  757. * generation handling and locking around packet queue manipulation.
  758. */
  759. static int
  760. at_context_queue_packet(struct context *ctx, struct fw_packet *packet)
  761. {
  762. struct fw_ohci *ohci = ctx->ohci;
  763. dma_addr_t d_bus, uninitialized_var(payload_bus);
  764. struct driver_data *driver_data;
  765. struct descriptor *d, *last;
  766. __le32 *header;
  767. int z, tcode;
  768. u32 reg;
  769. d = context_get_descriptors(ctx, 4, &d_bus);
  770. if (d == NULL) {
  771. packet->ack = RCODE_SEND_ERROR;
  772. return -1;
  773. }
  774. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  775. d[0].res_count = cpu_to_le16(packet->timestamp);
  776. /*
  777. * The DMA format for asyncronous link packets is different
  778. * from the IEEE1394 layout, so shift the fields around
  779. * accordingly. If header_length is 8, it's a PHY packet, to
  780. * which we need to prepend an extra quadlet.
  781. */
  782. header = (__le32 *) &d[1];
  783. if (packet->header_length > 8) {
  784. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  785. (packet->speed << 16));
  786. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  787. (packet->header[0] & 0xffff0000));
  788. header[2] = cpu_to_le32(packet->header[2]);
  789. tcode = (packet->header[0] >> 4) & 0x0f;
  790. if (TCODE_IS_BLOCK_PACKET(tcode))
  791. header[3] = cpu_to_le32(packet->header[3]);
  792. else
  793. header[3] = (__force __le32) packet->header[3];
  794. d[0].req_count = cpu_to_le16(packet->header_length);
  795. } else {
  796. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  797. (packet->speed << 16));
  798. header[1] = cpu_to_le32(packet->header[0]);
  799. header[2] = cpu_to_le32(packet->header[1]);
  800. d[0].req_count = cpu_to_le16(12);
  801. }
  802. driver_data = (struct driver_data *) &d[3];
  803. driver_data->packet = packet;
  804. packet->driver_data = driver_data;
  805. if (packet->payload_length > 0) {
  806. payload_bus =
  807. dma_map_single(ohci->card.device, packet->payload,
  808. packet->payload_length, DMA_TO_DEVICE);
  809. if (dma_mapping_error(payload_bus)) {
  810. packet->ack = RCODE_SEND_ERROR;
  811. return -1;
  812. }
  813. d[2].req_count = cpu_to_le16(packet->payload_length);
  814. d[2].data_address = cpu_to_le32(payload_bus);
  815. last = &d[2];
  816. z = 3;
  817. } else {
  818. last = &d[0];
  819. z = 2;
  820. }
  821. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  822. DESCRIPTOR_IRQ_ALWAYS |
  823. DESCRIPTOR_BRANCH_ALWAYS);
  824. /*
  825. * If the controller and packet generations don't match, we need to
  826. * bail out and try again. If IntEvent.busReset is set, the AT context
  827. * is halted, so appending to the context and trying to run it is
  828. * futile. Most controllers do the right thing and just flush the AT
  829. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  830. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  831. * up stalling out. So we just bail out in software and try again
  832. * later, and everyone is happy.
  833. * FIXME: Document how the locking works.
  834. */
  835. if (ohci->generation != packet->generation ||
  836. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  837. if (packet->payload_length > 0)
  838. dma_unmap_single(ohci->card.device, payload_bus,
  839. packet->payload_length, DMA_TO_DEVICE);
  840. packet->ack = RCODE_GENERATION;
  841. return -1;
  842. }
  843. context_append(ctx, d, z, 4 - z);
  844. /* If the context isn't already running, start it up. */
  845. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  846. if ((reg & CONTEXT_RUN) == 0)
  847. context_run(ctx, 0);
  848. return 0;
  849. }
  850. static int handle_at_packet(struct context *context,
  851. struct descriptor *d,
  852. struct descriptor *last)
  853. {
  854. struct driver_data *driver_data;
  855. struct fw_packet *packet;
  856. struct fw_ohci *ohci = context->ohci;
  857. dma_addr_t payload_bus;
  858. int evt;
  859. if (last->transfer_status == 0)
  860. /* This descriptor isn't done yet, stop iteration. */
  861. return 0;
  862. driver_data = (struct driver_data *) &d[3];
  863. packet = driver_data->packet;
  864. if (packet == NULL)
  865. /* This packet was cancelled, just continue. */
  866. return 1;
  867. payload_bus = le32_to_cpu(last->data_address);
  868. if (payload_bus != 0)
  869. dma_unmap_single(ohci->card.device, payload_bus,
  870. packet->payload_length, DMA_TO_DEVICE);
  871. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  872. packet->timestamp = le16_to_cpu(last->res_count);
  873. log_ar_at_event('T', packet->speed, packet->header, evt);
  874. switch (evt) {
  875. case OHCI1394_evt_timeout:
  876. /* Async response transmit timed out. */
  877. packet->ack = RCODE_CANCELLED;
  878. break;
  879. case OHCI1394_evt_flushed:
  880. /*
  881. * The packet was flushed should give same error as
  882. * when we try to use a stale generation count.
  883. */
  884. packet->ack = RCODE_GENERATION;
  885. break;
  886. case OHCI1394_evt_missing_ack:
  887. /*
  888. * Using a valid (current) generation count, but the
  889. * node is not on the bus or not sending acks.
  890. */
  891. packet->ack = RCODE_NO_ACK;
  892. break;
  893. case ACK_COMPLETE + 0x10:
  894. case ACK_PENDING + 0x10:
  895. case ACK_BUSY_X + 0x10:
  896. case ACK_BUSY_A + 0x10:
  897. case ACK_BUSY_B + 0x10:
  898. case ACK_DATA_ERROR + 0x10:
  899. case ACK_TYPE_ERROR + 0x10:
  900. packet->ack = evt - 0x10;
  901. break;
  902. default:
  903. packet->ack = RCODE_SEND_ERROR;
  904. break;
  905. }
  906. packet->callback(packet, &ohci->card, packet->ack);
  907. return 1;
  908. }
  909. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  910. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  911. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  912. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  913. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  914. static void
  915. handle_local_rom(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
  916. {
  917. struct fw_packet response;
  918. int tcode, length, i;
  919. tcode = HEADER_GET_TCODE(packet->header[0]);
  920. if (TCODE_IS_BLOCK_PACKET(tcode))
  921. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  922. else
  923. length = 4;
  924. i = csr - CSR_CONFIG_ROM;
  925. if (i + length > CONFIG_ROM_SIZE) {
  926. fw_fill_response(&response, packet->header,
  927. RCODE_ADDRESS_ERROR, NULL, 0);
  928. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  929. fw_fill_response(&response, packet->header,
  930. RCODE_TYPE_ERROR, NULL, 0);
  931. } else {
  932. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  933. (void *) ohci->config_rom + i, length);
  934. }
  935. fw_core_handle_response(&ohci->card, &response);
  936. }
  937. static void
  938. handle_local_lock(struct fw_ohci *ohci, struct fw_packet *packet, u32 csr)
  939. {
  940. struct fw_packet response;
  941. int tcode, length, ext_tcode, sel;
  942. __be32 *payload, lock_old;
  943. u32 lock_arg, lock_data;
  944. tcode = HEADER_GET_TCODE(packet->header[0]);
  945. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  946. payload = packet->payload;
  947. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  948. if (tcode == TCODE_LOCK_REQUEST &&
  949. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  950. lock_arg = be32_to_cpu(payload[0]);
  951. lock_data = be32_to_cpu(payload[1]);
  952. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  953. lock_arg = 0;
  954. lock_data = 0;
  955. } else {
  956. fw_fill_response(&response, packet->header,
  957. RCODE_TYPE_ERROR, NULL, 0);
  958. goto out;
  959. }
  960. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  961. reg_write(ohci, OHCI1394_CSRData, lock_data);
  962. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  963. reg_write(ohci, OHCI1394_CSRControl, sel);
  964. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  965. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  966. else
  967. fw_notify("swap not done yet\n");
  968. fw_fill_response(&response, packet->header,
  969. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  970. out:
  971. fw_core_handle_response(&ohci->card, &response);
  972. }
  973. static void
  974. handle_local_request(struct context *ctx, struct fw_packet *packet)
  975. {
  976. u64 offset;
  977. u32 csr;
  978. if (ctx == &ctx->ohci->at_request_ctx) {
  979. packet->ack = ACK_PENDING;
  980. packet->callback(packet, &ctx->ohci->card, packet->ack);
  981. }
  982. offset =
  983. ((unsigned long long)
  984. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  985. packet->header[2];
  986. csr = offset - CSR_REGISTER_BASE;
  987. /* Handle config rom reads. */
  988. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  989. handle_local_rom(ctx->ohci, packet, csr);
  990. else switch (csr) {
  991. case CSR_BUS_MANAGER_ID:
  992. case CSR_BANDWIDTH_AVAILABLE:
  993. case CSR_CHANNELS_AVAILABLE_HI:
  994. case CSR_CHANNELS_AVAILABLE_LO:
  995. handle_local_lock(ctx->ohci, packet, csr);
  996. break;
  997. default:
  998. if (ctx == &ctx->ohci->at_request_ctx)
  999. fw_core_handle_request(&ctx->ohci->card, packet);
  1000. else
  1001. fw_core_handle_response(&ctx->ohci->card, packet);
  1002. break;
  1003. }
  1004. if (ctx == &ctx->ohci->at_response_ctx) {
  1005. packet->ack = ACK_COMPLETE;
  1006. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1007. }
  1008. }
  1009. static void
  1010. at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1011. {
  1012. unsigned long flags;
  1013. int retval;
  1014. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1015. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1016. ctx->ohci->generation == packet->generation) {
  1017. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1018. handle_local_request(ctx, packet);
  1019. return;
  1020. }
  1021. retval = at_context_queue_packet(ctx, packet);
  1022. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1023. if (retval < 0)
  1024. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1025. }
  1026. static void bus_reset_tasklet(unsigned long data)
  1027. {
  1028. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1029. int self_id_count, i, j, reg;
  1030. int generation, new_generation;
  1031. unsigned long flags;
  1032. void *free_rom = NULL;
  1033. dma_addr_t free_rom_bus = 0;
  1034. reg = reg_read(ohci, OHCI1394_NodeID);
  1035. if (!(reg & OHCI1394_NodeID_idValid)) {
  1036. fw_notify("node ID not valid, new bus reset in progress\n");
  1037. return;
  1038. }
  1039. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1040. fw_notify("malconfigured bus\n");
  1041. return;
  1042. }
  1043. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1044. OHCI1394_NodeID_nodeNumber);
  1045. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1046. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1047. fw_notify("inconsistent self IDs\n");
  1048. return;
  1049. }
  1050. /*
  1051. * The count in the SelfIDCount register is the number of
  1052. * bytes in the self ID receive buffer. Since we also receive
  1053. * the inverted quadlets and a header quadlet, we shift one
  1054. * bit extra to get the actual number of self IDs.
  1055. */
  1056. self_id_count = (reg >> 3) & 0x3ff;
  1057. if (self_id_count == 0) {
  1058. fw_notify("inconsistent self IDs\n");
  1059. return;
  1060. }
  1061. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1062. rmb();
  1063. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1064. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1065. fw_notify("inconsistent self IDs\n");
  1066. return;
  1067. }
  1068. ohci->self_id_buffer[j] =
  1069. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1070. }
  1071. rmb();
  1072. /*
  1073. * Check the consistency of the self IDs we just read. The
  1074. * problem we face is that a new bus reset can start while we
  1075. * read out the self IDs from the DMA buffer. If this happens,
  1076. * the DMA buffer will be overwritten with new self IDs and we
  1077. * will read out inconsistent data. The OHCI specification
  1078. * (section 11.2) recommends a technique similar to
  1079. * linux/seqlock.h, where we remember the generation of the
  1080. * self IDs in the buffer before reading them out and compare
  1081. * it to the current generation after reading them out. If
  1082. * the two generations match we know we have a consistent set
  1083. * of self IDs.
  1084. */
  1085. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1086. if (new_generation != generation) {
  1087. fw_notify("recursive bus reset detected, "
  1088. "discarding self ids\n");
  1089. return;
  1090. }
  1091. /* FIXME: Document how the locking works. */
  1092. spin_lock_irqsave(&ohci->lock, flags);
  1093. ohci->generation = generation;
  1094. context_stop(&ohci->at_request_ctx);
  1095. context_stop(&ohci->at_response_ctx);
  1096. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1097. if (ohci->bus_reset_packet_quirk)
  1098. ohci->request_generation = generation;
  1099. /*
  1100. * This next bit is unrelated to the AT context stuff but we
  1101. * have to do it under the spinlock also. If a new config rom
  1102. * was set up before this reset, the old one is now no longer
  1103. * in use and we can free it. Update the config rom pointers
  1104. * to point to the current config rom and clear the
  1105. * next_config_rom pointer so a new udpate can take place.
  1106. */
  1107. if (ohci->next_config_rom != NULL) {
  1108. if (ohci->next_config_rom != ohci->config_rom) {
  1109. free_rom = ohci->config_rom;
  1110. free_rom_bus = ohci->config_rom_bus;
  1111. }
  1112. ohci->config_rom = ohci->next_config_rom;
  1113. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1114. ohci->next_config_rom = NULL;
  1115. /*
  1116. * Restore config_rom image and manually update
  1117. * config_rom registers. Writing the header quadlet
  1118. * will indicate that the config rom is ready, so we
  1119. * do that last.
  1120. */
  1121. reg_write(ohci, OHCI1394_BusOptions,
  1122. be32_to_cpu(ohci->config_rom[2]));
  1123. ohci->config_rom[0] = cpu_to_be32(ohci->next_header);
  1124. reg_write(ohci, OHCI1394_ConfigROMhdr, ohci->next_header);
  1125. }
  1126. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1127. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1128. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1129. #endif
  1130. spin_unlock_irqrestore(&ohci->lock, flags);
  1131. if (free_rom)
  1132. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1133. free_rom, free_rom_bus);
  1134. log_selfids(ohci->node_id, generation,
  1135. self_id_count, ohci->self_id_buffer);
  1136. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1137. self_id_count, ohci->self_id_buffer);
  1138. }
  1139. static irqreturn_t irq_handler(int irq, void *data)
  1140. {
  1141. struct fw_ohci *ohci = data;
  1142. u32 event, iso_event, cycle_time;
  1143. int i;
  1144. event = reg_read(ohci, OHCI1394_IntEventClear);
  1145. if (!event || !~event)
  1146. return IRQ_NONE;
  1147. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1148. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1149. log_irqs(event);
  1150. if (event & OHCI1394_selfIDComplete)
  1151. tasklet_schedule(&ohci->bus_reset_tasklet);
  1152. if (event & OHCI1394_RQPkt)
  1153. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1154. if (event & OHCI1394_RSPkt)
  1155. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1156. if (event & OHCI1394_reqTxComplete)
  1157. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1158. if (event & OHCI1394_respTxComplete)
  1159. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1160. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1161. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1162. while (iso_event) {
  1163. i = ffs(iso_event) - 1;
  1164. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1165. iso_event &= ~(1 << i);
  1166. }
  1167. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1168. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1169. while (iso_event) {
  1170. i = ffs(iso_event) - 1;
  1171. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1172. iso_event &= ~(1 << i);
  1173. }
  1174. if (unlikely(event & OHCI1394_regAccessFail))
  1175. fw_error("Register access failure - "
  1176. "please notify linux1394-devel@lists.sf.net\n");
  1177. if (unlikely(event & OHCI1394_postedWriteErr))
  1178. fw_error("PCI posted write error\n");
  1179. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1180. if (printk_ratelimit())
  1181. fw_notify("isochronous cycle too long\n");
  1182. reg_write(ohci, OHCI1394_LinkControlSet,
  1183. OHCI1394_LinkControl_cycleMaster);
  1184. }
  1185. if (event & OHCI1394_cycle64Seconds) {
  1186. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1187. if ((cycle_time & 0x80000000) == 0)
  1188. ohci->bus_seconds++;
  1189. }
  1190. return IRQ_HANDLED;
  1191. }
  1192. static int software_reset(struct fw_ohci *ohci)
  1193. {
  1194. int i;
  1195. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1196. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1197. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1198. OHCI1394_HCControl_softReset) == 0)
  1199. return 0;
  1200. msleep(1);
  1201. }
  1202. return -EBUSY;
  1203. }
  1204. static int ohci_enable(struct fw_card *card, u32 *config_rom, size_t length)
  1205. {
  1206. struct fw_ohci *ohci = fw_ohci(card);
  1207. struct pci_dev *dev = to_pci_dev(card->device);
  1208. u32 lps;
  1209. int i;
  1210. if (software_reset(ohci)) {
  1211. fw_error("Failed to reset ohci card.\n");
  1212. return -EBUSY;
  1213. }
  1214. /*
  1215. * Now enable LPS, which we need in order to start accessing
  1216. * most of the registers. In fact, on some cards (ALI M5251),
  1217. * accessing registers in the SClk domain without LPS enabled
  1218. * will lock up the machine. Wait 50msec to make sure we have
  1219. * full link enabled. However, with some cards (well, at least
  1220. * a JMicron PCIe card), we have to try again sometimes.
  1221. */
  1222. reg_write(ohci, OHCI1394_HCControlSet,
  1223. OHCI1394_HCControl_LPS |
  1224. OHCI1394_HCControl_postedWriteEnable);
  1225. flush_writes(ohci);
  1226. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1227. msleep(50);
  1228. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1229. OHCI1394_HCControl_LPS;
  1230. }
  1231. if (!lps) {
  1232. fw_error("Failed to set Link Power Status\n");
  1233. return -EIO;
  1234. }
  1235. reg_write(ohci, OHCI1394_HCControlClear,
  1236. OHCI1394_HCControl_noByteSwapData);
  1237. reg_write(ohci, OHCI1394_LinkControlSet,
  1238. OHCI1394_LinkControl_rcvSelfID |
  1239. OHCI1394_LinkControl_cycleTimerEnable |
  1240. OHCI1394_LinkControl_cycleMaster);
  1241. reg_write(ohci, OHCI1394_ATRetries,
  1242. OHCI1394_MAX_AT_REQ_RETRIES |
  1243. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1244. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1245. ar_context_run(&ohci->ar_request_ctx);
  1246. ar_context_run(&ohci->ar_response_ctx);
  1247. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1248. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1249. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1250. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1251. reg_write(ohci, OHCI1394_IntMaskSet,
  1252. OHCI1394_selfIDComplete |
  1253. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1254. OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1255. OHCI1394_isochRx | OHCI1394_isochTx |
  1256. OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
  1257. OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
  1258. OHCI1394_masterIntEnable);
  1259. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1260. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
  1261. /* Activate link_on bit and contender bit in our self ID packets.*/
  1262. if (ohci_update_phy_reg(card, 4, 0,
  1263. PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
  1264. return -EIO;
  1265. /*
  1266. * When the link is not yet enabled, the atomic config rom
  1267. * update mechanism described below in ohci_set_config_rom()
  1268. * is not active. We have to update ConfigRomHeader and
  1269. * BusOptions manually, and the write to ConfigROMmap takes
  1270. * effect immediately. We tie this to the enabling of the
  1271. * link, so we have a valid config rom before enabling - the
  1272. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1273. * values before enabling.
  1274. *
  1275. * However, when the ConfigROMmap is written, some controllers
  1276. * always read back quadlets 0 and 2 from the config rom to
  1277. * the ConfigRomHeader and BusOptions registers on bus reset.
  1278. * They shouldn't do that in this initial case where the link
  1279. * isn't enabled. This means we have to use the same
  1280. * workaround here, setting the bus header to 0 and then write
  1281. * the right values in the bus reset tasklet.
  1282. */
  1283. if (config_rom) {
  1284. ohci->next_config_rom =
  1285. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1286. &ohci->next_config_rom_bus,
  1287. GFP_KERNEL);
  1288. if (ohci->next_config_rom == NULL)
  1289. return -ENOMEM;
  1290. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1291. fw_memcpy_to_be32(ohci->next_config_rom, config_rom, length * 4);
  1292. } else {
  1293. /*
  1294. * In the suspend case, config_rom is NULL, which
  1295. * means that we just reuse the old config rom.
  1296. */
  1297. ohci->next_config_rom = ohci->config_rom;
  1298. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1299. }
  1300. ohci->next_header = be32_to_cpu(ohci->next_config_rom[0]);
  1301. ohci->next_config_rom[0] = 0;
  1302. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1303. reg_write(ohci, OHCI1394_BusOptions,
  1304. be32_to_cpu(ohci->next_config_rom[2]));
  1305. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1306. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1307. if (request_irq(dev->irq, irq_handler,
  1308. IRQF_SHARED, ohci_driver_name, ohci)) {
  1309. fw_error("Failed to allocate shared interrupt %d.\n",
  1310. dev->irq);
  1311. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1312. ohci->config_rom, ohci->config_rom_bus);
  1313. return -EIO;
  1314. }
  1315. reg_write(ohci, OHCI1394_HCControlSet,
  1316. OHCI1394_HCControl_linkEnable |
  1317. OHCI1394_HCControl_BIBimageValid);
  1318. flush_writes(ohci);
  1319. /*
  1320. * We are ready to go, initiate bus reset to finish the
  1321. * initialization.
  1322. */
  1323. fw_core_initiate_bus_reset(&ohci->card, 1);
  1324. return 0;
  1325. }
  1326. static int
  1327. ohci_set_config_rom(struct fw_card *card, u32 *config_rom, size_t length)
  1328. {
  1329. struct fw_ohci *ohci;
  1330. unsigned long flags;
  1331. int retval = -EBUSY;
  1332. __be32 *next_config_rom;
  1333. dma_addr_t uninitialized_var(next_config_rom_bus);
  1334. ohci = fw_ohci(card);
  1335. /*
  1336. * When the OHCI controller is enabled, the config rom update
  1337. * mechanism is a bit tricky, but easy enough to use. See
  1338. * section 5.5.6 in the OHCI specification.
  1339. *
  1340. * The OHCI controller caches the new config rom address in a
  1341. * shadow register (ConfigROMmapNext) and needs a bus reset
  1342. * for the changes to take place. When the bus reset is
  1343. * detected, the controller loads the new values for the
  1344. * ConfigRomHeader and BusOptions registers from the specified
  1345. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1346. * shadow register. All automatically and atomically.
  1347. *
  1348. * Now, there's a twist to this story. The automatic load of
  1349. * ConfigRomHeader and BusOptions doesn't honor the
  1350. * noByteSwapData bit, so with a be32 config rom, the
  1351. * controller will load be32 values in to these registers
  1352. * during the atomic update, even on litte endian
  1353. * architectures. The workaround we use is to put a 0 in the
  1354. * header quadlet; 0 is endian agnostic and means that the
  1355. * config rom isn't ready yet. In the bus reset tasklet we
  1356. * then set up the real values for the two registers.
  1357. *
  1358. * We use ohci->lock to avoid racing with the code that sets
  1359. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1360. */
  1361. next_config_rom =
  1362. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1363. &next_config_rom_bus, GFP_KERNEL);
  1364. if (next_config_rom == NULL)
  1365. return -ENOMEM;
  1366. spin_lock_irqsave(&ohci->lock, flags);
  1367. if (ohci->next_config_rom == NULL) {
  1368. ohci->next_config_rom = next_config_rom;
  1369. ohci->next_config_rom_bus = next_config_rom_bus;
  1370. memset(ohci->next_config_rom, 0, CONFIG_ROM_SIZE);
  1371. fw_memcpy_to_be32(ohci->next_config_rom, config_rom,
  1372. length * 4);
  1373. ohci->next_header = config_rom[0];
  1374. ohci->next_config_rom[0] = 0;
  1375. reg_write(ohci, OHCI1394_ConfigROMmap,
  1376. ohci->next_config_rom_bus);
  1377. retval = 0;
  1378. }
  1379. spin_unlock_irqrestore(&ohci->lock, flags);
  1380. /*
  1381. * Now initiate a bus reset to have the changes take
  1382. * effect. We clean up the old config rom memory and DMA
  1383. * mappings in the bus reset tasklet, since the OHCI
  1384. * controller could need to access it before the bus reset
  1385. * takes effect.
  1386. */
  1387. if (retval == 0)
  1388. fw_core_initiate_bus_reset(&ohci->card, 1);
  1389. else
  1390. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1391. next_config_rom, next_config_rom_bus);
  1392. return retval;
  1393. }
  1394. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1395. {
  1396. struct fw_ohci *ohci = fw_ohci(card);
  1397. at_context_transmit(&ohci->at_request_ctx, packet);
  1398. }
  1399. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1400. {
  1401. struct fw_ohci *ohci = fw_ohci(card);
  1402. at_context_transmit(&ohci->at_response_ctx, packet);
  1403. }
  1404. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1405. {
  1406. struct fw_ohci *ohci = fw_ohci(card);
  1407. struct context *ctx = &ohci->at_request_ctx;
  1408. struct driver_data *driver_data = packet->driver_data;
  1409. int retval = -ENOENT;
  1410. tasklet_disable(&ctx->tasklet);
  1411. if (packet->ack != 0)
  1412. goto out;
  1413. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1414. driver_data->packet = NULL;
  1415. packet->ack = RCODE_CANCELLED;
  1416. packet->callback(packet, &ohci->card, packet->ack);
  1417. retval = 0;
  1418. out:
  1419. tasklet_enable(&ctx->tasklet);
  1420. return retval;
  1421. }
  1422. static int
  1423. ohci_enable_phys_dma(struct fw_card *card, int node_id, int generation)
  1424. {
  1425. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1426. return 0;
  1427. #else
  1428. struct fw_ohci *ohci = fw_ohci(card);
  1429. unsigned long flags;
  1430. int n, retval = 0;
  1431. /*
  1432. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1433. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1434. */
  1435. spin_lock_irqsave(&ohci->lock, flags);
  1436. if (ohci->generation != generation) {
  1437. retval = -ESTALE;
  1438. goto out;
  1439. }
  1440. /*
  1441. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1442. * enabled for _all_ nodes on remote buses.
  1443. */
  1444. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1445. if (n < 32)
  1446. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1447. else
  1448. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1449. flush_writes(ohci);
  1450. out:
  1451. spin_unlock_irqrestore(&ohci->lock, flags);
  1452. return retval;
  1453. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1454. }
  1455. static u64
  1456. ohci_get_bus_time(struct fw_card *card)
  1457. {
  1458. struct fw_ohci *ohci = fw_ohci(card);
  1459. u32 cycle_time;
  1460. u64 bus_time;
  1461. cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1462. bus_time = ((u64) ohci->bus_seconds << 32) | cycle_time;
  1463. return bus_time;
  1464. }
  1465. static int handle_ir_dualbuffer_packet(struct context *context,
  1466. struct descriptor *d,
  1467. struct descriptor *last)
  1468. {
  1469. struct iso_context *ctx =
  1470. container_of(context, struct iso_context, context);
  1471. struct db_descriptor *db = (struct db_descriptor *) d;
  1472. __le32 *ir_header;
  1473. size_t header_length;
  1474. void *p, *end;
  1475. int i;
  1476. if (db->first_res_count != 0 && db->second_res_count != 0) {
  1477. if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
  1478. /* This descriptor isn't done yet, stop iteration. */
  1479. return 0;
  1480. }
  1481. ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
  1482. }
  1483. header_length = le16_to_cpu(db->first_req_count) -
  1484. le16_to_cpu(db->first_res_count);
  1485. i = ctx->header_length;
  1486. p = db + 1;
  1487. end = p + header_length;
  1488. while (p < end && i + ctx->base.header_size <= PAGE_SIZE) {
  1489. /*
  1490. * The iso header is byteswapped to little endian by
  1491. * the controller, but the remaining header quadlets
  1492. * are big endian. We want to present all the headers
  1493. * as big endian, so we have to swap the first
  1494. * quadlet.
  1495. */
  1496. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1497. memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
  1498. i += ctx->base.header_size;
  1499. ctx->excess_bytes +=
  1500. (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
  1501. p += ctx->base.header_size + 4;
  1502. }
  1503. ctx->header_length = i;
  1504. ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
  1505. le16_to_cpu(db->second_res_count);
  1506. if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1507. ir_header = (__le32 *) (db + 1);
  1508. ctx->base.callback(&ctx->base,
  1509. le32_to_cpu(ir_header[0]) & 0xffff,
  1510. ctx->header_length, ctx->header,
  1511. ctx->base.callback_data);
  1512. ctx->header_length = 0;
  1513. }
  1514. return 1;
  1515. }
  1516. static int handle_ir_packet_per_buffer(struct context *context,
  1517. struct descriptor *d,
  1518. struct descriptor *last)
  1519. {
  1520. struct iso_context *ctx =
  1521. container_of(context, struct iso_context, context);
  1522. struct descriptor *pd;
  1523. __le32 *ir_header;
  1524. void *p;
  1525. int i;
  1526. for (pd = d; pd <= last; pd++) {
  1527. if (pd->transfer_status)
  1528. break;
  1529. }
  1530. if (pd > last)
  1531. /* Descriptor(s) not done yet, stop iteration */
  1532. return 0;
  1533. i = ctx->header_length;
  1534. p = last + 1;
  1535. if (ctx->base.header_size > 0 &&
  1536. i + ctx->base.header_size <= PAGE_SIZE) {
  1537. /*
  1538. * The iso header is byteswapped to little endian by
  1539. * the controller, but the remaining header quadlets
  1540. * are big endian. We want to present all the headers
  1541. * as big endian, so we have to swap the first quadlet.
  1542. */
  1543. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1544. memcpy(ctx->header + i + 4, p + 8, ctx->base.header_size - 4);
  1545. ctx->header_length += ctx->base.header_size;
  1546. }
  1547. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1548. ir_header = (__le32 *) p;
  1549. ctx->base.callback(&ctx->base,
  1550. le32_to_cpu(ir_header[0]) & 0xffff,
  1551. ctx->header_length, ctx->header,
  1552. ctx->base.callback_data);
  1553. ctx->header_length = 0;
  1554. }
  1555. return 1;
  1556. }
  1557. static int handle_it_packet(struct context *context,
  1558. struct descriptor *d,
  1559. struct descriptor *last)
  1560. {
  1561. struct iso_context *ctx =
  1562. container_of(context, struct iso_context, context);
  1563. if (last->transfer_status == 0)
  1564. /* This descriptor isn't done yet, stop iteration. */
  1565. return 0;
  1566. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  1567. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1568. 0, NULL, ctx->base.callback_data);
  1569. return 1;
  1570. }
  1571. static struct fw_iso_context *
  1572. ohci_allocate_iso_context(struct fw_card *card, int type, size_t header_size)
  1573. {
  1574. struct fw_ohci *ohci = fw_ohci(card);
  1575. struct iso_context *ctx, *list;
  1576. descriptor_callback_t callback;
  1577. u32 *mask, regs;
  1578. unsigned long flags;
  1579. int index, retval = -ENOMEM;
  1580. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1581. mask = &ohci->it_context_mask;
  1582. list = ohci->it_context_list;
  1583. callback = handle_it_packet;
  1584. } else {
  1585. mask = &ohci->ir_context_mask;
  1586. list = ohci->ir_context_list;
  1587. if (ohci->version >= OHCI_VERSION_1_1)
  1588. callback = handle_ir_dualbuffer_packet;
  1589. else
  1590. callback = handle_ir_packet_per_buffer;
  1591. }
  1592. spin_lock_irqsave(&ohci->lock, flags);
  1593. index = ffs(*mask) - 1;
  1594. if (index >= 0)
  1595. *mask &= ~(1 << index);
  1596. spin_unlock_irqrestore(&ohci->lock, flags);
  1597. if (index < 0)
  1598. return ERR_PTR(-EBUSY);
  1599. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1600. regs = OHCI1394_IsoXmitContextBase(index);
  1601. else
  1602. regs = OHCI1394_IsoRcvContextBase(index);
  1603. ctx = &list[index];
  1604. memset(ctx, 0, sizeof(*ctx));
  1605. ctx->header_length = 0;
  1606. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1607. if (ctx->header == NULL)
  1608. goto out;
  1609. retval = context_init(&ctx->context, ohci, regs, callback);
  1610. if (retval < 0)
  1611. goto out_with_header;
  1612. return &ctx->base;
  1613. out_with_header:
  1614. free_page((unsigned long)ctx->header);
  1615. out:
  1616. spin_lock_irqsave(&ohci->lock, flags);
  1617. *mask |= 1 << index;
  1618. spin_unlock_irqrestore(&ohci->lock, flags);
  1619. return ERR_PTR(retval);
  1620. }
  1621. static int ohci_start_iso(struct fw_iso_context *base,
  1622. s32 cycle, u32 sync, u32 tags)
  1623. {
  1624. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1625. struct fw_ohci *ohci = ctx->context.ohci;
  1626. u32 control, match;
  1627. int index;
  1628. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1629. index = ctx - ohci->it_context_list;
  1630. match = 0;
  1631. if (cycle >= 0)
  1632. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1633. (cycle & 0x7fff) << 16;
  1634. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1635. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1636. context_run(&ctx->context, match);
  1637. } else {
  1638. index = ctx - ohci->ir_context_list;
  1639. control = IR_CONTEXT_ISOCH_HEADER;
  1640. if (ohci->version >= OHCI_VERSION_1_1)
  1641. control |= IR_CONTEXT_DUAL_BUFFER_MODE;
  1642. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1643. if (cycle >= 0) {
  1644. match |= (cycle & 0x07fff) << 12;
  1645. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1646. }
  1647. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1648. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1649. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1650. context_run(&ctx->context, control);
  1651. }
  1652. return 0;
  1653. }
  1654. static int ohci_stop_iso(struct fw_iso_context *base)
  1655. {
  1656. struct fw_ohci *ohci = fw_ohci(base->card);
  1657. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1658. int index;
  1659. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1660. index = ctx - ohci->it_context_list;
  1661. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1662. } else {
  1663. index = ctx - ohci->ir_context_list;
  1664. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1665. }
  1666. flush_writes(ohci);
  1667. context_stop(&ctx->context);
  1668. return 0;
  1669. }
  1670. static void ohci_free_iso_context(struct fw_iso_context *base)
  1671. {
  1672. struct fw_ohci *ohci = fw_ohci(base->card);
  1673. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1674. unsigned long flags;
  1675. int index;
  1676. ohci_stop_iso(base);
  1677. context_release(&ctx->context);
  1678. free_page((unsigned long)ctx->header);
  1679. spin_lock_irqsave(&ohci->lock, flags);
  1680. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1681. index = ctx - ohci->it_context_list;
  1682. ohci->it_context_mask |= 1 << index;
  1683. } else {
  1684. index = ctx - ohci->ir_context_list;
  1685. ohci->ir_context_mask |= 1 << index;
  1686. }
  1687. spin_unlock_irqrestore(&ohci->lock, flags);
  1688. }
  1689. static int
  1690. ohci_queue_iso_transmit(struct fw_iso_context *base,
  1691. struct fw_iso_packet *packet,
  1692. struct fw_iso_buffer *buffer,
  1693. unsigned long payload)
  1694. {
  1695. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1696. struct descriptor *d, *last, *pd;
  1697. struct fw_iso_packet *p;
  1698. __le32 *header;
  1699. dma_addr_t d_bus, page_bus;
  1700. u32 z, header_z, payload_z, irq;
  1701. u32 payload_index, payload_end_index, next_page_index;
  1702. int page, end_page, i, length, offset;
  1703. /*
  1704. * FIXME: Cycle lost behavior should be configurable: lose
  1705. * packet, retransmit or terminate..
  1706. */
  1707. p = packet;
  1708. payload_index = payload;
  1709. if (p->skip)
  1710. z = 1;
  1711. else
  1712. z = 2;
  1713. if (p->header_length > 0)
  1714. z++;
  1715. /* Determine the first page the payload isn't contained in. */
  1716. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1717. if (p->payload_length > 0)
  1718. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1719. else
  1720. payload_z = 0;
  1721. z += payload_z;
  1722. /* Get header size in number of descriptors. */
  1723. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1724. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1725. if (d == NULL)
  1726. return -ENOMEM;
  1727. if (!p->skip) {
  1728. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1729. d[0].req_count = cpu_to_le16(8);
  1730. header = (__le32 *) &d[1];
  1731. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1732. IT_HEADER_TAG(p->tag) |
  1733. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1734. IT_HEADER_CHANNEL(ctx->base.channel) |
  1735. IT_HEADER_SPEED(ctx->base.speed));
  1736. header[1] =
  1737. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1738. p->payload_length));
  1739. }
  1740. if (p->header_length > 0) {
  1741. d[2].req_count = cpu_to_le16(p->header_length);
  1742. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1743. memcpy(&d[z], p->header, p->header_length);
  1744. }
  1745. pd = d + z - payload_z;
  1746. payload_end_index = payload_index + p->payload_length;
  1747. for (i = 0; i < payload_z; i++) {
  1748. page = payload_index >> PAGE_SHIFT;
  1749. offset = payload_index & ~PAGE_MASK;
  1750. next_page_index = (page + 1) << PAGE_SHIFT;
  1751. length =
  1752. min(next_page_index, payload_end_index) - payload_index;
  1753. pd[i].req_count = cpu_to_le16(length);
  1754. page_bus = page_private(buffer->pages[page]);
  1755. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1756. payload_index += length;
  1757. }
  1758. if (p->interrupt)
  1759. irq = DESCRIPTOR_IRQ_ALWAYS;
  1760. else
  1761. irq = DESCRIPTOR_NO_IRQ;
  1762. last = z == 2 ? d : d + z - 1;
  1763. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1764. DESCRIPTOR_STATUS |
  1765. DESCRIPTOR_BRANCH_ALWAYS |
  1766. irq);
  1767. context_append(&ctx->context, d, z, header_z);
  1768. return 0;
  1769. }
  1770. static int
  1771. ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
  1772. struct fw_iso_packet *packet,
  1773. struct fw_iso_buffer *buffer,
  1774. unsigned long payload)
  1775. {
  1776. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1777. struct db_descriptor *db = NULL;
  1778. struct descriptor *d;
  1779. struct fw_iso_packet *p;
  1780. dma_addr_t d_bus, page_bus;
  1781. u32 z, header_z, length, rest;
  1782. int page, offset, packet_count, header_size;
  1783. /*
  1784. * FIXME: Cycle lost behavior should be configurable: lose
  1785. * packet, retransmit or terminate..
  1786. */
  1787. p = packet;
  1788. z = 2;
  1789. /*
  1790. * The OHCI controller puts the status word in the header
  1791. * buffer too, so we need 4 extra bytes per packet.
  1792. */
  1793. packet_count = p->header_length / ctx->base.header_size;
  1794. header_size = packet_count * (ctx->base.header_size + 4);
  1795. /* Get header size in number of descriptors. */
  1796. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1797. page = payload >> PAGE_SHIFT;
  1798. offset = payload & ~PAGE_MASK;
  1799. rest = p->payload_length;
  1800. /* FIXME: make packet-per-buffer/dual-buffer a context option */
  1801. while (rest > 0) {
  1802. d = context_get_descriptors(&ctx->context,
  1803. z + header_z, &d_bus);
  1804. if (d == NULL)
  1805. return -ENOMEM;
  1806. db = (struct db_descriptor *) d;
  1807. db->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1808. DESCRIPTOR_BRANCH_ALWAYS);
  1809. db->first_size = cpu_to_le16(ctx->base.header_size + 4);
  1810. if (p->skip && rest == p->payload_length) {
  1811. db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1812. db->first_req_count = db->first_size;
  1813. } else {
  1814. db->first_req_count = cpu_to_le16(header_size);
  1815. }
  1816. db->first_res_count = db->first_req_count;
  1817. db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
  1818. if (p->skip && rest == p->payload_length)
  1819. length = 4;
  1820. else if (offset + rest < PAGE_SIZE)
  1821. length = rest;
  1822. else
  1823. length = PAGE_SIZE - offset;
  1824. db->second_req_count = cpu_to_le16(length);
  1825. db->second_res_count = db->second_req_count;
  1826. page_bus = page_private(buffer->pages[page]);
  1827. db->second_buffer = cpu_to_le32(page_bus + offset);
  1828. if (p->interrupt && length == rest)
  1829. db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1830. context_append(&ctx->context, d, z, header_z);
  1831. offset = (offset + length) & ~PAGE_MASK;
  1832. rest -= length;
  1833. if (offset == 0)
  1834. page++;
  1835. }
  1836. return 0;
  1837. }
  1838. static int
  1839. ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1840. struct fw_iso_packet *packet,
  1841. struct fw_iso_buffer *buffer,
  1842. unsigned long payload)
  1843. {
  1844. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1845. struct descriptor *d = NULL, *pd = NULL;
  1846. struct fw_iso_packet *p = packet;
  1847. dma_addr_t d_bus, page_bus;
  1848. u32 z, header_z, rest;
  1849. int i, j, length;
  1850. int page, offset, packet_count, header_size, payload_per_buffer;
  1851. /*
  1852. * The OHCI controller puts the status word in the
  1853. * buffer too, so we need 4 extra bytes per packet.
  1854. */
  1855. packet_count = p->header_length / ctx->base.header_size;
  1856. header_size = ctx->base.header_size + 4;
  1857. /* Get header size in number of descriptors. */
  1858. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1859. page = payload >> PAGE_SHIFT;
  1860. offset = payload & ~PAGE_MASK;
  1861. payload_per_buffer = p->payload_length / packet_count;
  1862. for (i = 0; i < packet_count; i++) {
  1863. /* d points to the header descriptor */
  1864. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1865. d = context_get_descriptors(&ctx->context,
  1866. z + header_z, &d_bus);
  1867. if (d == NULL)
  1868. return -ENOMEM;
  1869. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1870. DESCRIPTOR_INPUT_MORE);
  1871. if (p->skip && i == 0)
  1872. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1873. d->req_count = cpu_to_le16(header_size);
  1874. d->res_count = d->req_count;
  1875. d->transfer_status = 0;
  1876. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1877. rest = payload_per_buffer;
  1878. for (j = 1; j < z; j++) {
  1879. pd = d + j;
  1880. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1881. DESCRIPTOR_INPUT_MORE);
  1882. if (offset + rest < PAGE_SIZE)
  1883. length = rest;
  1884. else
  1885. length = PAGE_SIZE - offset;
  1886. pd->req_count = cpu_to_le16(length);
  1887. pd->res_count = pd->req_count;
  1888. pd->transfer_status = 0;
  1889. page_bus = page_private(buffer->pages[page]);
  1890. pd->data_address = cpu_to_le32(page_bus + offset);
  1891. offset = (offset + length) & ~PAGE_MASK;
  1892. rest -= length;
  1893. if (offset == 0)
  1894. page++;
  1895. }
  1896. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1897. DESCRIPTOR_INPUT_LAST |
  1898. DESCRIPTOR_BRANCH_ALWAYS);
  1899. if (p->interrupt && i == packet_count - 1)
  1900. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  1901. context_append(&ctx->context, d, z, header_z);
  1902. }
  1903. return 0;
  1904. }
  1905. static int
  1906. ohci_queue_iso(struct fw_iso_context *base,
  1907. struct fw_iso_packet *packet,
  1908. struct fw_iso_buffer *buffer,
  1909. unsigned long payload)
  1910. {
  1911. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1912. unsigned long flags;
  1913. int retval;
  1914. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  1915. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  1916. retval = ohci_queue_iso_transmit(base, packet, buffer, payload);
  1917. else if (ctx->context.ohci->version >= OHCI_VERSION_1_1)
  1918. retval = ohci_queue_iso_receive_dualbuffer(base, packet,
  1919. buffer, payload);
  1920. else
  1921. retval = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  1922. buffer,
  1923. payload);
  1924. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  1925. return retval;
  1926. }
  1927. static const struct fw_card_driver ohci_driver = {
  1928. .name = ohci_driver_name,
  1929. .enable = ohci_enable,
  1930. .update_phy_reg = ohci_update_phy_reg,
  1931. .set_config_rom = ohci_set_config_rom,
  1932. .send_request = ohci_send_request,
  1933. .send_response = ohci_send_response,
  1934. .cancel_packet = ohci_cancel_packet,
  1935. .enable_phys_dma = ohci_enable_phys_dma,
  1936. .get_bus_time = ohci_get_bus_time,
  1937. .allocate_iso_context = ohci_allocate_iso_context,
  1938. .free_iso_context = ohci_free_iso_context,
  1939. .queue_iso = ohci_queue_iso,
  1940. .start_iso = ohci_start_iso,
  1941. .stop_iso = ohci_stop_iso,
  1942. };
  1943. #ifdef CONFIG_PPC_PMAC
  1944. static void ohci_pmac_on(struct pci_dev *dev)
  1945. {
  1946. if (machine_is(powermac)) {
  1947. struct device_node *ofn = pci_device_to_OF_node(dev);
  1948. if (ofn) {
  1949. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  1950. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  1951. }
  1952. }
  1953. }
  1954. static void ohci_pmac_off(struct pci_dev *dev)
  1955. {
  1956. if (machine_is(powermac)) {
  1957. struct device_node *ofn = pci_device_to_OF_node(dev);
  1958. if (ofn) {
  1959. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  1960. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  1961. }
  1962. }
  1963. }
  1964. #else
  1965. #define ohci_pmac_on(dev)
  1966. #define ohci_pmac_off(dev)
  1967. #endif /* CONFIG_PPC_PMAC */
  1968. static int __devinit
  1969. pci_probe(struct pci_dev *dev, const struct pci_device_id *ent)
  1970. {
  1971. struct fw_ohci *ohci;
  1972. u32 bus_options, max_receive, link_speed;
  1973. u64 guid;
  1974. int err;
  1975. size_t size;
  1976. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  1977. if (ohci == NULL) {
  1978. fw_error("Could not malloc fw_ohci data.\n");
  1979. return -ENOMEM;
  1980. }
  1981. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  1982. ohci_pmac_on(dev);
  1983. err = pci_enable_device(dev);
  1984. if (err) {
  1985. fw_error("Failed to enable OHCI hardware.\n");
  1986. goto fail_free;
  1987. }
  1988. pci_set_master(dev);
  1989. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  1990. pci_set_drvdata(dev, ohci);
  1991. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  1992. ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
  1993. dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
  1994. #endif
  1995. ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
  1996. spin_lock_init(&ohci->lock);
  1997. tasklet_init(&ohci->bus_reset_tasklet,
  1998. bus_reset_tasklet, (unsigned long)ohci);
  1999. err = pci_request_region(dev, 0, ohci_driver_name);
  2000. if (err) {
  2001. fw_error("MMIO resource unavailable\n");
  2002. goto fail_disable;
  2003. }
  2004. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2005. if (ohci->registers == NULL) {
  2006. fw_error("Failed to remap registers\n");
  2007. err = -ENXIO;
  2008. goto fail_iomem;
  2009. }
  2010. ar_context_init(&ohci->ar_request_ctx, ohci,
  2011. OHCI1394_AsReqRcvContextControlSet);
  2012. ar_context_init(&ohci->ar_response_ctx, ohci,
  2013. OHCI1394_AsRspRcvContextControlSet);
  2014. context_init(&ohci->at_request_ctx, ohci,
  2015. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2016. context_init(&ohci->at_response_ctx, ohci,
  2017. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2018. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2019. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2020. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2021. size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
  2022. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2023. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2024. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2025. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2026. size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
  2027. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2028. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2029. fw_error("Out of memory for it/ir contexts.\n");
  2030. err = -ENOMEM;
  2031. goto fail_registers;
  2032. }
  2033. /* self-id dma buffer allocation */
  2034. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2035. SELF_ID_BUF_SIZE,
  2036. &ohci->self_id_bus,
  2037. GFP_KERNEL);
  2038. if (ohci->self_id_cpu == NULL) {
  2039. fw_error("Out of memory for self ID buffer.\n");
  2040. err = -ENOMEM;
  2041. goto fail_registers;
  2042. }
  2043. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2044. max_receive = (bus_options >> 12) & 0xf;
  2045. link_speed = bus_options & 0x7;
  2046. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2047. reg_read(ohci, OHCI1394_GUIDLo);
  2048. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2049. if (err < 0)
  2050. goto fail_self_id;
  2051. ohci->version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2052. fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
  2053. dev->dev.bus_id, ohci->version >> 16, ohci->version & 0xff);
  2054. return 0;
  2055. fail_self_id:
  2056. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2057. ohci->self_id_cpu, ohci->self_id_bus);
  2058. fail_registers:
  2059. kfree(ohci->it_context_list);
  2060. kfree(ohci->ir_context_list);
  2061. pci_iounmap(dev, ohci->registers);
  2062. fail_iomem:
  2063. pci_release_region(dev, 0);
  2064. fail_disable:
  2065. pci_disable_device(dev);
  2066. fail_free:
  2067. kfree(&ohci->card);
  2068. ohci_pmac_off(dev);
  2069. return err;
  2070. }
  2071. static void pci_remove(struct pci_dev *dev)
  2072. {
  2073. struct fw_ohci *ohci;
  2074. ohci = pci_get_drvdata(dev);
  2075. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2076. flush_writes(ohci);
  2077. fw_core_remove_card(&ohci->card);
  2078. /*
  2079. * FIXME: Fail all pending packets here, now that the upper
  2080. * layers can't queue any more.
  2081. */
  2082. software_reset(ohci);
  2083. free_irq(dev->irq, ohci);
  2084. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2085. ohci->self_id_cpu, ohci->self_id_bus);
  2086. kfree(ohci->it_context_list);
  2087. kfree(ohci->ir_context_list);
  2088. pci_iounmap(dev, ohci->registers);
  2089. pci_release_region(dev, 0);
  2090. pci_disable_device(dev);
  2091. kfree(&ohci->card);
  2092. ohci_pmac_off(dev);
  2093. fw_notify("Removed fw-ohci device.\n");
  2094. }
  2095. #ifdef CONFIG_PM
  2096. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2097. {
  2098. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2099. int err;
  2100. software_reset(ohci);
  2101. free_irq(dev->irq, ohci);
  2102. err = pci_save_state(dev);
  2103. if (err) {
  2104. fw_error("pci_save_state failed\n");
  2105. return err;
  2106. }
  2107. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2108. if (err)
  2109. fw_error("pci_set_power_state failed with %d\n", err);
  2110. ohci_pmac_off(dev);
  2111. return 0;
  2112. }
  2113. static int pci_resume(struct pci_dev *dev)
  2114. {
  2115. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2116. int err;
  2117. ohci_pmac_on(dev);
  2118. pci_set_power_state(dev, PCI_D0);
  2119. pci_restore_state(dev);
  2120. err = pci_enable_device(dev);
  2121. if (err) {
  2122. fw_error("pci_enable_device failed\n");
  2123. return err;
  2124. }
  2125. return ohci_enable(&ohci->card, NULL, 0);
  2126. }
  2127. #endif
  2128. static struct pci_device_id pci_table[] = {
  2129. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2130. { }
  2131. };
  2132. MODULE_DEVICE_TABLE(pci, pci_table);
  2133. static struct pci_driver fw_ohci_pci_driver = {
  2134. .name = ohci_driver_name,
  2135. .id_table = pci_table,
  2136. .probe = pci_probe,
  2137. .remove = pci_remove,
  2138. #ifdef CONFIG_PM
  2139. .resume = pci_resume,
  2140. .suspend = pci_suspend,
  2141. #endif
  2142. };
  2143. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2144. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2145. MODULE_LICENSE("GPL");
  2146. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2147. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2148. MODULE_ALIAS("ohci1394");
  2149. #endif
  2150. static int __init fw_ohci_init(void)
  2151. {
  2152. return pci_register_driver(&fw_ohci_pci_driver);
  2153. }
  2154. static void __exit fw_ohci_cleanup(void)
  2155. {
  2156. pci_unregister_driver(&fw_ohci_pci_driver);
  2157. }
  2158. module_init(fw_ohci_init);
  2159. module_exit(fw_ohci_cleanup);