i915_drv.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "drm_pciids.h"
  34. static struct pci_device_id pciidlist[] = {
  35. i915_PCI_IDS
  36. };
  37. enum pipe {
  38. PIPE_A = 0,
  39. PIPE_B,
  40. };
  41. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  42. {
  43. struct drm_i915_private *dev_priv = dev->dev_private;
  44. if (pipe == PIPE_A)
  45. return (I915_READ(DPLL_A) & DPLL_VCO_ENABLE);
  46. else
  47. return (I915_READ(DPLL_B) & DPLL_VCO_ENABLE);
  48. }
  49. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  50. {
  51. struct drm_i915_private *dev_priv = dev->dev_private;
  52. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  53. u32 *array;
  54. int i;
  55. if (!i915_pipe_enabled(dev, pipe))
  56. return;
  57. if (pipe == PIPE_A)
  58. array = dev_priv->save_palette_a;
  59. else
  60. array = dev_priv->save_palette_b;
  61. for(i = 0; i < 256; i++)
  62. array[i] = I915_READ(reg + (i << 2));
  63. }
  64. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  65. {
  66. struct drm_i915_private *dev_priv = dev->dev_private;
  67. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  68. u32 *array;
  69. int i;
  70. if (!i915_pipe_enabled(dev, pipe))
  71. return;
  72. if (pipe == PIPE_A)
  73. array = dev_priv->save_palette_a;
  74. else
  75. array = dev_priv->save_palette_b;
  76. for(i = 0; i < 256; i++)
  77. I915_WRITE(reg + (i << 2), array[i]);
  78. }
  79. static u8 i915_read_indexed(u16 index_port, u16 data_port, u8 reg)
  80. {
  81. outb(reg, index_port);
  82. return inb(data_port);
  83. }
  84. static u8 i915_read_ar(u16 st01, u8 reg, u16 palette_enable)
  85. {
  86. inb(st01);
  87. outb(palette_enable | reg, VGA_AR_INDEX);
  88. return inb(VGA_AR_DATA_READ);
  89. }
  90. static void i915_write_ar(u8 st01, u8 reg, u8 val, u16 palette_enable)
  91. {
  92. inb(st01);
  93. outb(palette_enable | reg, VGA_AR_INDEX);
  94. outb(val, VGA_AR_DATA_WRITE);
  95. }
  96. static void i915_write_indexed(u16 index_port, u16 data_port, u8 reg, u8 val)
  97. {
  98. outb(reg, index_port);
  99. outb(val, data_port);
  100. }
  101. static void i915_save_vga(struct drm_device *dev)
  102. {
  103. struct drm_i915_private *dev_priv = dev->dev_private;
  104. int i;
  105. u16 cr_index, cr_data, st01;
  106. /* VGA color palette registers */
  107. dev_priv->saveDACMASK = inb(VGA_DACMASK);
  108. /* DACCRX automatically increments during read */
  109. outb(0, VGA_DACRX);
  110. /* Read 3 bytes of color data from each index */
  111. for (i = 0; i < 256 * 3; i++)
  112. dev_priv->saveDACDATA[i] = inb(VGA_DACDATA);
  113. /* MSR bits */
  114. dev_priv->saveMSR = inb(VGA_MSR_READ);
  115. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  116. cr_index = VGA_CR_INDEX_CGA;
  117. cr_data = VGA_CR_DATA_CGA;
  118. st01 = VGA_ST01_CGA;
  119. } else {
  120. cr_index = VGA_CR_INDEX_MDA;
  121. cr_data = VGA_CR_DATA_MDA;
  122. st01 = VGA_ST01_MDA;
  123. }
  124. /* CRT controller regs */
  125. i915_write_indexed(cr_index, cr_data, 0x11,
  126. i915_read_indexed(cr_index, cr_data, 0x11) &
  127. (~0x80));
  128. for (i = 0; i < 0x24; i++)
  129. dev_priv->saveCR[i] =
  130. i915_read_indexed(cr_index, cr_data, i);
  131. /* Make sure we don't turn off CR group 0 writes */
  132. dev_priv->saveCR[0x11] &= ~0x80;
  133. /* Attribute controller registers */
  134. inb(st01);
  135. dev_priv->saveAR_INDEX = inb(VGA_AR_INDEX);
  136. for (i = 0; i < 20; i++)
  137. dev_priv->saveAR[i] = i915_read_ar(st01, i, 0);
  138. inb(st01);
  139. outb(dev_priv->saveAR_INDEX, VGA_AR_INDEX);
  140. inb(st01);
  141. /* Graphics controller registers */
  142. for (i = 0; i < 9; i++)
  143. dev_priv->saveGR[i] =
  144. i915_read_indexed(VGA_GR_INDEX, VGA_GR_DATA, i);
  145. dev_priv->saveGR[0x10] =
  146. i915_read_indexed(VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  147. dev_priv->saveGR[0x11] =
  148. i915_read_indexed(VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  149. dev_priv->saveGR[0x18] =
  150. i915_read_indexed(VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  151. /* Sequencer registers */
  152. for (i = 0; i < 8; i++)
  153. dev_priv->saveSR[i] =
  154. i915_read_indexed(VGA_SR_INDEX, VGA_SR_DATA, i);
  155. }
  156. static void i915_restore_vga(struct drm_device *dev)
  157. {
  158. struct drm_i915_private *dev_priv = dev->dev_private;
  159. int i;
  160. u16 cr_index, cr_data, st01;
  161. /* MSR bits */
  162. outb(dev_priv->saveMSR, VGA_MSR_WRITE);
  163. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  164. cr_index = VGA_CR_INDEX_CGA;
  165. cr_data = VGA_CR_DATA_CGA;
  166. st01 = VGA_ST01_CGA;
  167. } else {
  168. cr_index = VGA_CR_INDEX_MDA;
  169. cr_data = VGA_CR_DATA_MDA;
  170. st01 = VGA_ST01_MDA;
  171. }
  172. /* Sequencer registers, don't write SR07 */
  173. for (i = 0; i < 7; i++)
  174. i915_write_indexed(VGA_SR_INDEX, VGA_SR_DATA, i,
  175. dev_priv->saveSR[i]);
  176. /* CRT controller regs */
  177. /* Enable CR group 0 writes */
  178. i915_write_indexed(cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
  179. for (i = 0; i < 0x24; i++)
  180. i915_write_indexed(cr_index, cr_data, i, dev_priv->saveCR[i]);
  181. /* Graphics controller regs */
  182. for (i = 0; i < 9; i++)
  183. i915_write_indexed(VGA_GR_INDEX, VGA_GR_DATA, i,
  184. dev_priv->saveGR[i]);
  185. i915_write_indexed(VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  186. dev_priv->saveGR[0x10]);
  187. i915_write_indexed(VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  188. dev_priv->saveGR[0x11]);
  189. i915_write_indexed(VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  190. dev_priv->saveGR[0x18]);
  191. /* Attribute controller registers */
  192. inb(st01);
  193. for (i = 0; i < 20; i++)
  194. i915_write_ar(st01, i, dev_priv->saveAR[i], 0);
  195. inb(st01); /* switch back to index mode */
  196. outb(dev_priv->saveAR_INDEX | 0x20, VGA_AR_INDEX);
  197. inb(st01);
  198. /* VGA color palette registers */
  199. outb(dev_priv->saveDACMASK, VGA_DACMASK);
  200. /* DACCRX automatically increments during read */
  201. outb(0, VGA_DACWX);
  202. /* Read 3 bytes of color data from each index */
  203. for (i = 0; i < 256 * 3; i++)
  204. outb(dev_priv->saveDACDATA[i], VGA_DACDATA);
  205. }
  206. static int i915_suspend(struct drm_device *dev, pm_message_t state)
  207. {
  208. struct drm_i915_private *dev_priv = dev->dev_private;
  209. int i;
  210. if (!dev || !dev_priv) {
  211. printk(KERN_ERR "dev: %p, dev_priv: %p\n", dev, dev_priv);
  212. printk(KERN_ERR "DRM not initialized, aborting suspend.\n");
  213. return -ENODEV;
  214. }
  215. if (state.event == PM_EVENT_PRETHAW)
  216. return 0;
  217. pci_save_state(dev->pdev);
  218. pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
  219. /* Pipe & plane A info */
  220. dev_priv->savePIPEACONF = I915_READ(PIPEACONF);
  221. dev_priv->savePIPEASRC = I915_READ(PIPEASRC);
  222. dev_priv->saveFPA0 = I915_READ(FPA0);
  223. dev_priv->saveFPA1 = I915_READ(FPA1);
  224. dev_priv->saveDPLL_A = I915_READ(DPLL_A);
  225. if (IS_I965G(dev))
  226. dev_priv->saveDPLL_A_MD = I915_READ(DPLL_A_MD);
  227. dev_priv->saveHTOTAL_A = I915_READ(HTOTAL_A);
  228. dev_priv->saveHBLANK_A = I915_READ(HBLANK_A);
  229. dev_priv->saveHSYNC_A = I915_READ(HSYNC_A);
  230. dev_priv->saveVTOTAL_A = I915_READ(VTOTAL_A);
  231. dev_priv->saveVBLANK_A = I915_READ(VBLANK_A);
  232. dev_priv->saveVSYNC_A = I915_READ(VSYNC_A);
  233. dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
  234. dev_priv->saveDSPACNTR = I915_READ(DSPACNTR);
  235. dev_priv->saveDSPASTRIDE = I915_READ(DSPASTRIDE);
  236. dev_priv->saveDSPASIZE = I915_READ(DSPASIZE);
  237. dev_priv->saveDSPAPOS = I915_READ(DSPAPOS);
  238. dev_priv->saveDSPABASE = I915_READ(DSPABASE);
  239. if (IS_I965G(dev)) {
  240. dev_priv->saveDSPASURF = I915_READ(DSPASURF);
  241. dev_priv->saveDSPATILEOFF = I915_READ(DSPATILEOFF);
  242. }
  243. i915_save_palette(dev, PIPE_A);
  244. dev_priv->savePIPEASTAT = I915_READ(I915REG_PIPEASTAT);
  245. /* Pipe & plane B info */
  246. dev_priv->savePIPEBCONF = I915_READ(PIPEBCONF);
  247. dev_priv->savePIPEBSRC = I915_READ(PIPEBSRC);
  248. dev_priv->saveFPB0 = I915_READ(FPB0);
  249. dev_priv->saveFPB1 = I915_READ(FPB1);
  250. dev_priv->saveDPLL_B = I915_READ(DPLL_B);
  251. if (IS_I965G(dev))
  252. dev_priv->saveDPLL_B_MD = I915_READ(DPLL_B_MD);
  253. dev_priv->saveHTOTAL_B = I915_READ(HTOTAL_B);
  254. dev_priv->saveHBLANK_B = I915_READ(HBLANK_B);
  255. dev_priv->saveHSYNC_B = I915_READ(HSYNC_B);
  256. dev_priv->saveVTOTAL_B = I915_READ(VTOTAL_B);
  257. dev_priv->saveVBLANK_B = I915_READ(VBLANK_B);
  258. dev_priv->saveVSYNC_B = I915_READ(VSYNC_B);
  259. dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
  260. dev_priv->saveDSPBCNTR = I915_READ(DSPBCNTR);
  261. dev_priv->saveDSPBSTRIDE = I915_READ(DSPBSTRIDE);
  262. dev_priv->saveDSPBSIZE = I915_READ(DSPBSIZE);
  263. dev_priv->saveDSPBPOS = I915_READ(DSPBPOS);
  264. dev_priv->saveDSPBBASE = I915_READ(DSPBBASE);
  265. if (IS_I965GM(dev) || IS_IGD_GM(dev)) {
  266. dev_priv->saveDSPBSURF = I915_READ(DSPBSURF);
  267. dev_priv->saveDSPBTILEOFF = I915_READ(DSPBTILEOFF);
  268. }
  269. i915_save_palette(dev, PIPE_B);
  270. dev_priv->savePIPEBSTAT = I915_READ(I915REG_PIPEBSTAT);
  271. /* CRT state */
  272. dev_priv->saveADPA = I915_READ(ADPA);
  273. /* LVDS state */
  274. dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
  275. dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  276. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  277. if (IS_I965G(dev))
  278. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  279. if (IS_MOBILE(dev) && !IS_I830(dev))
  280. dev_priv->saveLVDS = I915_READ(LVDS);
  281. if (!IS_I830(dev) && !IS_845G(dev))
  282. dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  283. dev_priv->saveLVDSPP_ON = I915_READ(LVDSPP_ON);
  284. dev_priv->saveLVDSPP_OFF = I915_READ(LVDSPP_OFF);
  285. dev_priv->savePP_CYCLE = I915_READ(PP_CYCLE);
  286. /* FIXME: save TV & SDVO state */
  287. /* FBC state */
  288. dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  289. dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  290. dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  291. dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  292. /* Interrupt state */
  293. dev_priv->saveIIR = I915_READ(I915REG_INT_IDENTITY_R);
  294. dev_priv->saveIER = I915_READ(I915REG_INT_ENABLE_R);
  295. dev_priv->saveIMR = I915_READ(I915REG_INT_MASK_R);
  296. /* VGA state */
  297. dev_priv->saveVCLK_DIVISOR_VGA0 = I915_READ(VCLK_DIVISOR_VGA0);
  298. dev_priv->saveVCLK_DIVISOR_VGA1 = I915_READ(VCLK_DIVISOR_VGA1);
  299. dev_priv->saveVCLK_POST_DIV = I915_READ(VCLK_POST_DIV);
  300. dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
  301. /* Clock gating state */
  302. dev_priv->saveDSPCLK_GATE_D = I915_READ(DSPCLK_GATE_D);
  303. /* Cache mode state */
  304. dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  305. /* Memory Arbitration state */
  306. dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  307. /* Scratch space */
  308. for (i = 0; i < 16; i++) {
  309. dev_priv->saveSWF0[i] = I915_READ(SWF0 + (i << 2));
  310. dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  311. }
  312. for (i = 0; i < 3; i++)
  313. dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  314. i915_save_vga(dev);
  315. if (state.event == PM_EVENT_SUSPEND) {
  316. /* Shut down the device */
  317. pci_disable_device(dev->pdev);
  318. pci_set_power_state(dev->pdev, PCI_D3hot);
  319. }
  320. return 0;
  321. }
  322. static int i915_resume(struct drm_device *dev)
  323. {
  324. struct drm_i915_private *dev_priv = dev->dev_private;
  325. int i;
  326. pci_set_power_state(dev->pdev, PCI_D0);
  327. pci_restore_state(dev->pdev);
  328. if (pci_enable_device(dev->pdev))
  329. return -1;
  330. pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
  331. /* Pipe & plane A info */
  332. /* Prime the clock */
  333. if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
  334. I915_WRITE(DPLL_A, dev_priv->saveDPLL_A &
  335. ~DPLL_VCO_ENABLE);
  336. udelay(150);
  337. }
  338. I915_WRITE(FPA0, dev_priv->saveFPA0);
  339. I915_WRITE(FPA1, dev_priv->saveFPA1);
  340. /* Actually enable it */
  341. I915_WRITE(DPLL_A, dev_priv->saveDPLL_A);
  342. udelay(150);
  343. if (IS_I965G(dev))
  344. I915_WRITE(DPLL_A_MD, dev_priv->saveDPLL_A_MD);
  345. udelay(150);
  346. /* Restore mode */
  347. I915_WRITE(HTOTAL_A, dev_priv->saveHTOTAL_A);
  348. I915_WRITE(HBLANK_A, dev_priv->saveHBLANK_A);
  349. I915_WRITE(HSYNC_A, dev_priv->saveHSYNC_A);
  350. I915_WRITE(VTOTAL_A, dev_priv->saveVTOTAL_A);
  351. I915_WRITE(VBLANK_A, dev_priv->saveVBLANK_A);
  352. I915_WRITE(VSYNC_A, dev_priv->saveVSYNC_A);
  353. I915_WRITE(BCLRPAT_A, dev_priv->saveBCLRPAT_A);
  354. /* Restore plane info */
  355. I915_WRITE(DSPASIZE, dev_priv->saveDSPASIZE);
  356. I915_WRITE(DSPAPOS, dev_priv->saveDSPAPOS);
  357. I915_WRITE(PIPEASRC, dev_priv->savePIPEASRC);
  358. I915_WRITE(DSPABASE, dev_priv->saveDSPABASE);
  359. I915_WRITE(DSPASTRIDE, dev_priv->saveDSPASTRIDE);
  360. if (IS_I965G(dev)) {
  361. I915_WRITE(DSPASURF, dev_priv->saveDSPASURF);
  362. I915_WRITE(DSPATILEOFF, dev_priv->saveDSPATILEOFF);
  363. }
  364. I915_WRITE(PIPEACONF, dev_priv->savePIPEACONF);
  365. i915_restore_palette(dev, PIPE_A);
  366. /* Enable the plane */
  367. I915_WRITE(DSPACNTR, dev_priv->saveDSPACNTR);
  368. I915_WRITE(DSPABASE, I915_READ(DSPABASE));
  369. /* Pipe & plane B info */
  370. if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
  371. I915_WRITE(DPLL_B, dev_priv->saveDPLL_B &
  372. ~DPLL_VCO_ENABLE);
  373. udelay(150);
  374. }
  375. I915_WRITE(FPB0, dev_priv->saveFPB0);
  376. I915_WRITE(FPB1, dev_priv->saveFPB1);
  377. /* Actually enable it */
  378. I915_WRITE(DPLL_B, dev_priv->saveDPLL_B);
  379. udelay(150);
  380. if (IS_I965G(dev))
  381. I915_WRITE(DPLL_B_MD, dev_priv->saveDPLL_B_MD);
  382. udelay(150);
  383. /* Restore mode */
  384. I915_WRITE(HTOTAL_B, dev_priv->saveHTOTAL_B);
  385. I915_WRITE(HBLANK_B, dev_priv->saveHBLANK_B);
  386. I915_WRITE(HSYNC_B, dev_priv->saveHSYNC_B);
  387. I915_WRITE(VTOTAL_B, dev_priv->saveVTOTAL_B);
  388. I915_WRITE(VBLANK_B, dev_priv->saveVBLANK_B);
  389. I915_WRITE(VSYNC_B, dev_priv->saveVSYNC_B);
  390. I915_WRITE(BCLRPAT_B, dev_priv->saveBCLRPAT_B);
  391. /* Restore plane info */
  392. I915_WRITE(DSPBSIZE, dev_priv->saveDSPBSIZE);
  393. I915_WRITE(DSPBPOS, dev_priv->saveDSPBPOS);
  394. I915_WRITE(PIPEBSRC, dev_priv->savePIPEBSRC);
  395. I915_WRITE(DSPBBASE, dev_priv->saveDSPBBASE);
  396. I915_WRITE(DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
  397. if (IS_I965G(dev)) {
  398. I915_WRITE(DSPBSURF, dev_priv->saveDSPBSURF);
  399. I915_WRITE(DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
  400. }
  401. I915_WRITE(PIPEBCONF, dev_priv->savePIPEBCONF);
  402. i915_restore_palette(dev, PIPE_B);
  403. /* Enable the plane */
  404. I915_WRITE(DSPBCNTR, dev_priv->saveDSPBCNTR);
  405. I915_WRITE(DSPBBASE, I915_READ(DSPBBASE));
  406. /* CRT state */
  407. I915_WRITE(ADPA, dev_priv->saveADPA);
  408. /* LVDS state */
  409. if (IS_I965G(dev))
  410. I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
  411. if (IS_MOBILE(dev) && !IS_I830(dev))
  412. I915_WRITE(LVDS, dev_priv->saveLVDS);
  413. if (!IS_I830(dev) && !IS_845G(dev))
  414. I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
  415. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
  416. I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
  417. I915_WRITE(LVDSPP_ON, dev_priv->saveLVDSPP_ON);
  418. I915_WRITE(LVDSPP_OFF, dev_priv->saveLVDSPP_OFF);
  419. I915_WRITE(PP_CYCLE, dev_priv->savePP_CYCLE);
  420. I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
  421. /* FIXME: restore TV & SDVO state */
  422. /* FBC info */
  423. I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
  424. I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
  425. I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
  426. I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
  427. /* VGA state */
  428. I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
  429. I915_WRITE(VCLK_DIVISOR_VGA0, dev_priv->saveVCLK_DIVISOR_VGA0);
  430. I915_WRITE(VCLK_DIVISOR_VGA1, dev_priv->saveVCLK_DIVISOR_VGA1);
  431. I915_WRITE(VCLK_POST_DIV, dev_priv->saveVCLK_POST_DIV);
  432. udelay(150);
  433. /* Clock gating state */
  434. I915_WRITE (DSPCLK_GATE_D, dev_priv->saveDSPCLK_GATE_D);
  435. /* Cache mode state */
  436. I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
  437. /* Memory arbitration state */
  438. I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
  439. for (i = 0; i < 16; i++) {
  440. I915_WRITE(SWF0 + (i << 2), dev_priv->saveSWF0[i]);
  441. I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i+7]);
  442. }
  443. for (i = 0; i < 3; i++)
  444. I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
  445. i915_restore_vga(dev);
  446. return 0;
  447. }
  448. static struct drm_driver driver = {
  449. /* don't use mtrr's here, the Xserver or user space app should
  450. * deal with them for intel hardware.
  451. */
  452. .driver_features =
  453. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  454. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_IRQ_VBL |
  455. DRIVER_IRQ_VBL2,
  456. .load = i915_driver_load,
  457. .unload = i915_driver_unload,
  458. .lastclose = i915_driver_lastclose,
  459. .preclose = i915_driver_preclose,
  460. .suspend = i915_suspend,
  461. .resume = i915_resume,
  462. .device_is_agp = i915_driver_device_is_agp,
  463. .vblank_wait = i915_driver_vblank_wait,
  464. .vblank_wait2 = i915_driver_vblank_wait2,
  465. .irq_preinstall = i915_driver_irq_preinstall,
  466. .irq_postinstall = i915_driver_irq_postinstall,
  467. .irq_uninstall = i915_driver_irq_uninstall,
  468. .irq_handler = i915_driver_irq_handler,
  469. .reclaim_buffers = drm_core_reclaim_buffers,
  470. .get_map_ofs = drm_core_get_map_ofs,
  471. .get_reg_ofs = drm_core_get_reg_ofs,
  472. .ioctls = i915_ioctls,
  473. .fops = {
  474. .owner = THIS_MODULE,
  475. .open = drm_open,
  476. .release = drm_release,
  477. .ioctl = drm_ioctl,
  478. .mmap = drm_mmap,
  479. .poll = drm_poll,
  480. .fasync = drm_fasync,
  481. #ifdef CONFIG_COMPAT
  482. .compat_ioctl = i915_compat_ioctl,
  483. #endif
  484. },
  485. .pci_driver = {
  486. .name = DRIVER_NAME,
  487. .id_table = pciidlist,
  488. },
  489. .name = DRIVER_NAME,
  490. .desc = DRIVER_DESC,
  491. .date = DRIVER_DATE,
  492. .major = DRIVER_MAJOR,
  493. .minor = DRIVER_MINOR,
  494. .patchlevel = DRIVER_PATCHLEVEL,
  495. };
  496. static int __init i915_init(void)
  497. {
  498. driver.num_ioctls = i915_max_ioctl;
  499. return drm_init(&driver);
  500. }
  501. static void __exit i915_exit(void)
  502. {
  503. drm_exit(&driver);
  504. }
  505. module_init(i915_init);
  506. module_exit(i915_exit);
  507. MODULE_AUTHOR(DRIVER_AUTHOR);
  508. MODULE_DESCRIPTION(DRIVER_DESC);
  509. MODULE_LICENSE("GPL and additional rights");