intel-agp.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define PCI_DEVICE_ID_INTEL_IGD_HB 0x2A40
  34. #define PCI_DEVICE_ID_INTEL_IGD_IG 0x2A42
  35. /* cover 915 and 945 variants */
  36. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  37. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  38. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  39. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  40. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  41. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  42. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  43. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  44. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  45. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  46. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  47. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB || \
  48. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_HB)
  49. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  50. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  51. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  52. extern int agp_memory_reserved;
  53. /* Intel 815 register */
  54. #define INTEL_815_APCONT 0x51
  55. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  56. /* Intel i820 registers */
  57. #define INTEL_I820_RDCR 0x51
  58. #define INTEL_I820_ERRSTS 0xc8
  59. /* Intel i840 registers */
  60. #define INTEL_I840_MCHCFG 0x50
  61. #define INTEL_I840_ERRSTS 0xc8
  62. /* Intel i850 registers */
  63. #define INTEL_I850_MCHCFG 0x50
  64. #define INTEL_I850_ERRSTS 0xc8
  65. /* intel 915G registers */
  66. #define I915_GMADDR 0x18
  67. #define I915_MMADDR 0x10
  68. #define I915_PTEADDR 0x1C
  69. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  70. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  71. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  72. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  73. #define I915_IFPADDR 0x60
  74. /* Intel 965G registers */
  75. #define I965_MSAC 0x62
  76. #define I965_IFPADDR 0x70
  77. /* Intel 7505 registers */
  78. #define INTEL_I7505_APSIZE 0x74
  79. #define INTEL_I7505_NCAPID 0x60
  80. #define INTEL_I7505_NISTAT 0x6c
  81. #define INTEL_I7505_ATTBASE 0x78
  82. #define INTEL_I7505_ERRSTS 0x42
  83. #define INTEL_I7505_AGPCTRL 0x70
  84. #define INTEL_I7505_MCHCFG 0x50
  85. static const struct aper_size_info_fixed intel_i810_sizes[] =
  86. {
  87. {64, 16384, 4},
  88. /* The 32M mode still requires a 64k gatt */
  89. {32, 8192, 4}
  90. };
  91. #define AGP_DCACHE_MEMORY 1
  92. #define AGP_PHYS_MEMORY 2
  93. #define INTEL_AGP_CACHED_MEMORY 3
  94. static struct gatt_mask intel_i810_masks[] =
  95. {
  96. {.mask = I810_PTE_VALID, .type = 0},
  97. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  98. {.mask = I810_PTE_VALID, .type = 0},
  99. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  100. .type = INTEL_AGP_CACHED_MEMORY}
  101. };
  102. static struct _intel_private {
  103. struct pci_dev *pcidev; /* device one */
  104. u8 __iomem *registers;
  105. u32 __iomem *gtt; /* I915G */
  106. int num_dcache_entries;
  107. /* gtt_entries is the number of gtt entries that are already mapped
  108. * to stolen memory. Stolen memory is larger than the memory mapped
  109. * through gtt_entries, as it includes some reserved space for the BIOS
  110. * popup and for the GTT.
  111. */
  112. int gtt_entries; /* i830+ */
  113. union {
  114. void __iomem *i9xx_flush_page;
  115. void *i8xx_flush_page;
  116. };
  117. struct page *i8xx_page;
  118. struct resource ifp_resource;
  119. int resource_valid;
  120. } intel_private;
  121. static int intel_i810_fetch_size(void)
  122. {
  123. u32 smram_miscc;
  124. struct aper_size_info_fixed *values;
  125. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  126. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  127. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  128. printk(KERN_WARNING PFX "i810 is disabled\n");
  129. return 0;
  130. }
  131. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  132. agp_bridge->previous_size =
  133. agp_bridge->current_size = (void *) (values + 1);
  134. agp_bridge->aperture_size_idx = 1;
  135. return values[1].size;
  136. } else {
  137. agp_bridge->previous_size =
  138. agp_bridge->current_size = (void *) (values);
  139. agp_bridge->aperture_size_idx = 0;
  140. return values[0].size;
  141. }
  142. return 0;
  143. }
  144. static int intel_i810_configure(void)
  145. {
  146. struct aper_size_info_fixed *current_size;
  147. u32 temp;
  148. int i;
  149. current_size = A_SIZE_FIX(agp_bridge->current_size);
  150. if (!intel_private.registers) {
  151. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  152. temp &= 0xfff80000;
  153. intel_private.registers = ioremap(temp, 128 * 4096);
  154. if (!intel_private.registers) {
  155. printk(KERN_ERR PFX "Unable to remap memory.\n");
  156. return -ENOMEM;
  157. }
  158. }
  159. if ((readl(intel_private.registers+I810_DRAM_CTL)
  160. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  161. /* This will need to be dynamically assigned */
  162. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  163. intel_private.num_dcache_entries = 1024;
  164. }
  165. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  166. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  167. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  168. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  169. if (agp_bridge->driver->needs_scratch_page) {
  170. for (i = 0; i < current_size->num_entries; i++) {
  171. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  172. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  173. }
  174. }
  175. global_cache_flush();
  176. return 0;
  177. }
  178. static void intel_i810_cleanup(void)
  179. {
  180. writel(0, intel_private.registers+I810_PGETBL_CTL);
  181. readl(intel_private.registers); /* PCI Posting. */
  182. iounmap(intel_private.registers);
  183. }
  184. static void intel_i810_tlbflush(struct agp_memory *mem)
  185. {
  186. return;
  187. }
  188. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  189. {
  190. return;
  191. }
  192. /* Exists to support ARGB cursors */
  193. static void *i8xx_alloc_pages(void)
  194. {
  195. struct page *page;
  196. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  197. if (page == NULL)
  198. return NULL;
  199. if (set_pages_uc(page, 4) < 0) {
  200. set_pages_wb(page, 4);
  201. __free_pages(page, 2);
  202. return NULL;
  203. }
  204. get_page(page);
  205. atomic_inc(&agp_bridge->current_memory_agp);
  206. return page_address(page);
  207. }
  208. static void i8xx_destroy_pages(void *addr)
  209. {
  210. struct page *page;
  211. if (addr == NULL)
  212. return;
  213. page = virt_to_page(addr);
  214. set_pages_wb(page, 4);
  215. put_page(page);
  216. __free_pages(page, 2);
  217. atomic_dec(&agp_bridge->current_memory_agp);
  218. }
  219. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  220. int type)
  221. {
  222. if (type < AGP_USER_TYPES)
  223. return type;
  224. else if (type == AGP_USER_CACHED_MEMORY)
  225. return INTEL_AGP_CACHED_MEMORY;
  226. else
  227. return 0;
  228. }
  229. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  230. int type)
  231. {
  232. int i, j, num_entries;
  233. void *temp;
  234. int ret = -EINVAL;
  235. int mask_type;
  236. if (mem->page_count == 0)
  237. goto out;
  238. temp = agp_bridge->current_size;
  239. num_entries = A_SIZE_FIX(temp)->num_entries;
  240. if ((pg_start + mem->page_count) > num_entries)
  241. goto out_err;
  242. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  243. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  244. ret = -EBUSY;
  245. goto out_err;
  246. }
  247. }
  248. if (type != mem->type)
  249. goto out_err;
  250. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  251. switch (mask_type) {
  252. case AGP_DCACHE_MEMORY:
  253. if (!mem->is_flushed)
  254. global_cache_flush();
  255. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  256. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  257. intel_private.registers+I810_PTE_BASE+(i*4));
  258. }
  259. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  260. break;
  261. case AGP_PHYS_MEMORY:
  262. case AGP_NORMAL_MEMORY:
  263. if (!mem->is_flushed)
  264. global_cache_flush();
  265. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  266. writel(agp_bridge->driver->mask_memory(agp_bridge,
  267. mem->memory[i],
  268. mask_type),
  269. intel_private.registers+I810_PTE_BASE+(j*4));
  270. }
  271. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  272. break;
  273. default:
  274. goto out_err;
  275. }
  276. agp_bridge->driver->tlb_flush(mem);
  277. out:
  278. ret = 0;
  279. out_err:
  280. mem->is_flushed = 1;
  281. return ret;
  282. }
  283. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  284. int type)
  285. {
  286. int i;
  287. if (mem->page_count == 0)
  288. return 0;
  289. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  290. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  291. }
  292. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  293. agp_bridge->driver->tlb_flush(mem);
  294. return 0;
  295. }
  296. /*
  297. * The i810/i830 requires a physical address to program its mouse
  298. * pointer into hardware.
  299. * However the Xserver still writes to it through the agp aperture.
  300. */
  301. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  302. {
  303. struct agp_memory *new;
  304. void *addr;
  305. switch (pg_count) {
  306. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  307. break;
  308. case 4:
  309. /* kludge to get 4 physical pages for ARGB cursor */
  310. addr = i8xx_alloc_pages();
  311. break;
  312. default:
  313. return NULL;
  314. }
  315. if (addr == NULL)
  316. return NULL;
  317. new = agp_create_memory(pg_count);
  318. if (new == NULL)
  319. return NULL;
  320. new->memory[0] = virt_to_gart(addr);
  321. if (pg_count == 4) {
  322. /* kludge to get 4 physical pages for ARGB cursor */
  323. new->memory[1] = new->memory[0] + PAGE_SIZE;
  324. new->memory[2] = new->memory[1] + PAGE_SIZE;
  325. new->memory[3] = new->memory[2] + PAGE_SIZE;
  326. }
  327. new->page_count = pg_count;
  328. new->num_scratch_pages = pg_count;
  329. new->type = AGP_PHYS_MEMORY;
  330. new->physical = new->memory[0];
  331. return new;
  332. }
  333. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  334. {
  335. struct agp_memory *new;
  336. if (type == AGP_DCACHE_MEMORY) {
  337. if (pg_count != intel_private.num_dcache_entries)
  338. return NULL;
  339. new = agp_create_memory(1);
  340. if (new == NULL)
  341. return NULL;
  342. new->type = AGP_DCACHE_MEMORY;
  343. new->page_count = pg_count;
  344. new->num_scratch_pages = 0;
  345. agp_free_page_array(new);
  346. return new;
  347. }
  348. if (type == AGP_PHYS_MEMORY)
  349. return alloc_agpphysmem_i8xx(pg_count, type);
  350. return NULL;
  351. }
  352. static void intel_i810_free_by_type(struct agp_memory *curr)
  353. {
  354. agp_free_key(curr->key);
  355. if (curr->type == AGP_PHYS_MEMORY) {
  356. if (curr->page_count == 4)
  357. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  358. else {
  359. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  360. AGP_PAGE_DESTROY_UNMAP);
  361. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  362. AGP_PAGE_DESTROY_FREE);
  363. }
  364. agp_free_page_array(curr);
  365. }
  366. kfree(curr);
  367. }
  368. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  369. unsigned long addr, int type)
  370. {
  371. /* Type checking must be done elsewhere */
  372. return addr | bridge->driver->masks[type].mask;
  373. }
  374. static struct aper_size_info_fixed intel_i830_sizes[] =
  375. {
  376. {128, 32768, 5},
  377. /* The 64M mode still requires a 128k gatt */
  378. {64, 16384, 5},
  379. {256, 65536, 6},
  380. {512, 131072, 7},
  381. };
  382. static void intel_i830_init_gtt_entries(void)
  383. {
  384. u16 gmch_ctrl;
  385. int gtt_entries;
  386. u8 rdct;
  387. int local = 0;
  388. static const int ddt[4] = { 0, 16, 32, 64 };
  389. int size; /* reserved space (in kb) at the top of stolen memory */
  390. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  391. if (IS_I965) {
  392. u32 pgetbl_ctl;
  393. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  394. /* The 965 has a field telling us the size of the GTT,
  395. * which may be larger than what is necessary to map the
  396. * aperture.
  397. */
  398. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  399. case I965_PGETBL_SIZE_128KB:
  400. size = 128;
  401. break;
  402. case I965_PGETBL_SIZE_256KB:
  403. size = 256;
  404. break;
  405. case I965_PGETBL_SIZE_512KB:
  406. size = 512;
  407. break;
  408. case I965_PGETBL_SIZE_1MB:
  409. size = 1024;
  410. break;
  411. case I965_PGETBL_SIZE_2MB:
  412. size = 2048;
  413. break;
  414. case I965_PGETBL_SIZE_1_5MB:
  415. size = 1024 + 512;
  416. break;
  417. default:
  418. printk(KERN_INFO PFX "Unknown page table size, "
  419. "assuming 512KB\n");
  420. size = 512;
  421. }
  422. size += 4; /* add in BIOS popup space */
  423. } else if (IS_G33) {
  424. /* G33's GTT size defined in gmch_ctrl */
  425. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  426. case G33_PGETBL_SIZE_1M:
  427. size = 1024;
  428. break;
  429. case G33_PGETBL_SIZE_2M:
  430. size = 2048;
  431. break;
  432. default:
  433. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  434. "assuming 512KB\n",
  435. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  436. size = 512;
  437. }
  438. size += 4;
  439. } else {
  440. /* On previous hardware, the GTT size was just what was
  441. * required to map the aperture.
  442. */
  443. size = agp_bridge->driver->fetch_size() + 4;
  444. }
  445. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  446. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  447. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  448. case I830_GMCH_GMS_STOLEN_512:
  449. gtt_entries = KB(512) - KB(size);
  450. break;
  451. case I830_GMCH_GMS_STOLEN_1024:
  452. gtt_entries = MB(1) - KB(size);
  453. break;
  454. case I830_GMCH_GMS_STOLEN_8192:
  455. gtt_entries = MB(8) - KB(size);
  456. break;
  457. case I830_GMCH_GMS_LOCAL:
  458. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  459. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  460. MB(ddt[I830_RDRAM_DDT(rdct)]);
  461. local = 1;
  462. break;
  463. default:
  464. gtt_entries = 0;
  465. break;
  466. }
  467. } else {
  468. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  469. case I855_GMCH_GMS_STOLEN_1M:
  470. gtt_entries = MB(1) - KB(size);
  471. break;
  472. case I855_GMCH_GMS_STOLEN_4M:
  473. gtt_entries = MB(4) - KB(size);
  474. break;
  475. case I855_GMCH_GMS_STOLEN_8M:
  476. gtt_entries = MB(8) - KB(size);
  477. break;
  478. case I855_GMCH_GMS_STOLEN_16M:
  479. gtt_entries = MB(16) - KB(size);
  480. break;
  481. case I855_GMCH_GMS_STOLEN_32M:
  482. gtt_entries = MB(32) - KB(size);
  483. break;
  484. case I915_GMCH_GMS_STOLEN_48M:
  485. /* Check it's really I915G */
  486. if (IS_I915 || IS_I965 || IS_G33)
  487. gtt_entries = MB(48) - KB(size);
  488. else
  489. gtt_entries = 0;
  490. break;
  491. case I915_GMCH_GMS_STOLEN_64M:
  492. /* Check it's really I915G */
  493. if (IS_I915 || IS_I965 || IS_G33)
  494. gtt_entries = MB(64) - KB(size);
  495. else
  496. gtt_entries = 0;
  497. break;
  498. case G33_GMCH_GMS_STOLEN_128M:
  499. if (IS_G33)
  500. gtt_entries = MB(128) - KB(size);
  501. else
  502. gtt_entries = 0;
  503. break;
  504. case G33_GMCH_GMS_STOLEN_256M:
  505. if (IS_G33)
  506. gtt_entries = MB(256) - KB(size);
  507. else
  508. gtt_entries = 0;
  509. break;
  510. default:
  511. gtt_entries = 0;
  512. break;
  513. }
  514. }
  515. if (gtt_entries > 0)
  516. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  517. gtt_entries / KB(1), local ? "local" : "stolen");
  518. else
  519. printk(KERN_INFO PFX
  520. "No pre-allocated video memory detected.\n");
  521. gtt_entries /= KB(4);
  522. intel_private.gtt_entries = gtt_entries;
  523. }
  524. static void intel_i830_fini_flush(void)
  525. {
  526. kunmap(intel_private.i8xx_page);
  527. intel_private.i8xx_flush_page = NULL;
  528. unmap_page_from_agp(intel_private.i8xx_page);
  529. __free_page(intel_private.i8xx_page);
  530. intel_private.i8xx_page = NULL;
  531. }
  532. static void intel_i830_setup_flush(void)
  533. {
  534. /* return if we've already set the flush mechanism up */
  535. if (intel_private.i8xx_page)
  536. return;
  537. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  538. if (!intel_private.i8xx_page)
  539. return;
  540. /* make page uncached */
  541. map_page_into_agp(intel_private.i8xx_page);
  542. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  543. if (!intel_private.i8xx_flush_page)
  544. intel_i830_fini_flush();
  545. }
  546. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  547. {
  548. unsigned int *pg = intel_private.i8xx_flush_page;
  549. int i;
  550. for (i = 0; i < 256; i += 2)
  551. *(pg + i) = i;
  552. wmb();
  553. }
  554. /* The intel i830 automatically initializes the agp aperture during POST.
  555. * Use the memory already set aside for in the GTT.
  556. */
  557. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  558. {
  559. int page_order;
  560. struct aper_size_info_fixed *size;
  561. int num_entries;
  562. u32 temp;
  563. size = agp_bridge->current_size;
  564. page_order = size->page_order;
  565. num_entries = size->num_entries;
  566. agp_bridge->gatt_table_real = NULL;
  567. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  568. temp &= 0xfff80000;
  569. intel_private.registers = ioremap(temp, 128 * 4096);
  570. if (!intel_private.registers)
  571. return -ENOMEM;
  572. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  573. global_cache_flush(); /* FIXME: ?? */
  574. /* we have to call this as early as possible after the MMIO base address is known */
  575. intel_i830_init_gtt_entries();
  576. agp_bridge->gatt_table = NULL;
  577. agp_bridge->gatt_bus_addr = temp;
  578. return 0;
  579. }
  580. /* Return the gatt table to a sane state. Use the top of stolen
  581. * memory for the GTT.
  582. */
  583. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  584. {
  585. return 0;
  586. }
  587. static int intel_i830_fetch_size(void)
  588. {
  589. u16 gmch_ctrl;
  590. struct aper_size_info_fixed *values;
  591. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  592. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  593. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  594. /* 855GM/852GM/865G has 128MB aperture size */
  595. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  596. agp_bridge->aperture_size_idx = 0;
  597. return values[0].size;
  598. }
  599. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  600. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  601. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  602. agp_bridge->aperture_size_idx = 0;
  603. return values[0].size;
  604. } else {
  605. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  606. agp_bridge->aperture_size_idx = 1;
  607. return values[1].size;
  608. }
  609. return 0;
  610. }
  611. static int intel_i830_configure(void)
  612. {
  613. struct aper_size_info_fixed *current_size;
  614. u32 temp;
  615. u16 gmch_ctrl;
  616. int i;
  617. current_size = A_SIZE_FIX(agp_bridge->current_size);
  618. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  619. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  620. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  621. gmch_ctrl |= I830_GMCH_ENABLED;
  622. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  623. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  624. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  625. if (agp_bridge->driver->needs_scratch_page) {
  626. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  627. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  628. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  629. }
  630. }
  631. global_cache_flush();
  632. intel_i830_setup_flush();
  633. return 0;
  634. }
  635. static void intel_i830_cleanup(void)
  636. {
  637. iounmap(intel_private.registers);
  638. }
  639. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  640. int type)
  641. {
  642. int i, j, num_entries;
  643. void *temp;
  644. int ret = -EINVAL;
  645. int mask_type;
  646. if (mem->page_count == 0)
  647. goto out;
  648. temp = agp_bridge->current_size;
  649. num_entries = A_SIZE_FIX(temp)->num_entries;
  650. if (pg_start < intel_private.gtt_entries) {
  651. printk(KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  652. pg_start, intel_private.gtt_entries);
  653. printk(KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  654. goto out_err;
  655. }
  656. if ((pg_start + mem->page_count) > num_entries)
  657. goto out_err;
  658. /* The i830 can't check the GTT for entries since its read only,
  659. * depend on the caller to make the correct offset decisions.
  660. */
  661. if (type != mem->type)
  662. goto out_err;
  663. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  664. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  665. mask_type != INTEL_AGP_CACHED_MEMORY)
  666. goto out_err;
  667. if (!mem->is_flushed)
  668. global_cache_flush();
  669. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  670. writel(agp_bridge->driver->mask_memory(agp_bridge,
  671. mem->memory[i], mask_type),
  672. intel_private.registers+I810_PTE_BASE+(j*4));
  673. }
  674. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  675. agp_bridge->driver->tlb_flush(mem);
  676. out:
  677. ret = 0;
  678. out_err:
  679. mem->is_flushed = 1;
  680. return ret;
  681. }
  682. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  683. int type)
  684. {
  685. int i;
  686. if (mem->page_count == 0)
  687. return 0;
  688. if (pg_start < intel_private.gtt_entries) {
  689. printk(KERN_INFO PFX "Trying to disable local/stolen memory\n");
  690. return -EINVAL;
  691. }
  692. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  693. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  694. }
  695. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  696. agp_bridge->driver->tlb_flush(mem);
  697. return 0;
  698. }
  699. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  700. {
  701. if (type == AGP_PHYS_MEMORY)
  702. return alloc_agpphysmem_i8xx(pg_count, type);
  703. /* always return NULL for other allocation types for now */
  704. return NULL;
  705. }
  706. static int intel_alloc_chipset_flush_resource(void)
  707. {
  708. int ret;
  709. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  710. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  711. pcibios_align_resource, agp_bridge->dev);
  712. return ret;
  713. }
  714. static void intel_i915_setup_chipset_flush(void)
  715. {
  716. int ret;
  717. u32 temp;
  718. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  719. if (!(temp & 0x1)) {
  720. intel_alloc_chipset_flush_resource();
  721. intel_private.resource_valid = 1;
  722. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  723. } else {
  724. temp &= ~1;
  725. intel_private.resource_valid = 1;
  726. intel_private.ifp_resource.start = temp;
  727. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  728. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  729. /* some BIOSes reserve this area in a pnp some don't */
  730. if (ret)
  731. intel_private.resource_valid = 0;
  732. }
  733. }
  734. static void intel_i965_g33_setup_chipset_flush(void)
  735. {
  736. u32 temp_hi, temp_lo;
  737. int ret;
  738. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  739. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  740. if (!(temp_lo & 0x1)) {
  741. intel_alloc_chipset_flush_resource();
  742. intel_private.resource_valid = 1;
  743. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  744. upper_32_bits(intel_private.ifp_resource.start));
  745. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  746. } else {
  747. u64 l64;
  748. temp_lo &= ~0x1;
  749. l64 = ((u64)temp_hi << 32) | temp_lo;
  750. intel_private.resource_valid = 1;
  751. intel_private.ifp_resource.start = l64;
  752. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  753. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  754. /* some BIOSes reserve this area in a pnp some don't */
  755. if (ret)
  756. intel_private.resource_valid = 0;
  757. }
  758. }
  759. static void intel_i9xx_setup_flush(void)
  760. {
  761. /* return if already configured */
  762. if (intel_private.ifp_resource.start)
  763. return;
  764. /* setup a resource for this object */
  765. intel_private.ifp_resource.name = "Intel Flush Page";
  766. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  767. /* Setup chipset flush for 915 */
  768. if (IS_I965 || IS_G33) {
  769. intel_i965_g33_setup_chipset_flush();
  770. } else {
  771. intel_i915_setup_chipset_flush();
  772. }
  773. if (intel_private.ifp_resource.start) {
  774. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  775. if (!intel_private.i9xx_flush_page)
  776. printk(KERN_INFO "unable to ioremap flush page - no chipset flushing");
  777. }
  778. }
  779. static int intel_i915_configure(void)
  780. {
  781. struct aper_size_info_fixed *current_size;
  782. u32 temp;
  783. u16 gmch_ctrl;
  784. int i;
  785. current_size = A_SIZE_FIX(agp_bridge->current_size);
  786. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  787. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  788. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  789. gmch_ctrl |= I830_GMCH_ENABLED;
  790. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  791. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  792. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  793. if (agp_bridge->driver->needs_scratch_page) {
  794. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  795. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  796. readl(intel_private.gtt+i); /* PCI Posting. */
  797. }
  798. }
  799. global_cache_flush();
  800. intel_i9xx_setup_flush();
  801. return 0;
  802. }
  803. static void intel_i915_cleanup(void)
  804. {
  805. if (intel_private.i9xx_flush_page)
  806. iounmap(intel_private.i9xx_flush_page);
  807. if (intel_private.resource_valid)
  808. release_resource(&intel_private.ifp_resource);
  809. intel_private.ifp_resource.start = 0;
  810. intel_private.resource_valid = 0;
  811. iounmap(intel_private.gtt);
  812. iounmap(intel_private.registers);
  813. }
  814. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  815. {
  816. if (intel_private.i9xx_flush_page)
  817. writel(1, intel_private.i9xx_flush_page);
  818. }
  819. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  820. int type)
  821. {
  822. int i, j, num_entries;
  823. void *temp;
  824. int ret = -EINVAL;
  825. int mask_type;
  826. if (mem->page_count == 0)
  827. goto out;
  828. temp = agp_bridge->current_size;
  829. num_entries = A_SIZE_FIX(temp)->num_entries;
  830. if (pg_start < intel_private.gtt_entries) {
  831. printk(KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  832. pg_start, intel_private.gtt_entries);
  833. printk(KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  834. goto out_err;
  835. }
  836. if ((pg_start + mem->page_count) > num_entries)
  837. goto out_err;
  838. /* The i915 can't check the GTT for entries since its read only,
  839. * depend on the caller to make the correct offset decisions.
  840. */
  841. if (type != mem->type)
  842. goto out_err;
  843. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  844. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  845. mask_type != INTEL_AGP_CACHED_MEMORY)
  846. goto out_err;
  847. if (!mem->is_flushed)
  848. global_cache_flush();
  849. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  850. writel(agp_bridge->driver->mask_memory(agp_bridge,
  851. mem->memory[i], mask_type), intel_private.gtt+j);
  852. }
  853. readl(intel_private.gtt+j-1);
  854. agp_bridge->driver->tlb_flush(mem);
  855. out:
  856. ret = 0;
  857. out_err:
  858. mem->is_flushed = 1;
  859. return ret;
  860. }
  861. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  862. int type)
  863. {
  864. int i;
  865. if (mem->page_count == 0)
  866. return 0;
  867. if (pg_start < intel_private.gtt_entries) {
  868. printk(KERN_INFO PFX "Trying to disable local/stolen memory\n");
  869. return -EINVAL;
  870. }
  871. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  872. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  873. readl(intel_private.gtt+i-1);
  874. agp_bridge->driver->tlb_flush(mem);
  875. return 0;
  876. }
  877. /* Return the aperture size by just checking the resource length. The effect
  878. * described in the spec of the MSAC registers is just changing of the
  879. * resource size.
  880. */
  881. static int intel_i9xx_fetch_size(void)
  882. {
  883. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  884. int aper_size; /* size in megabytes */
  885. int i;
  886. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  887. for (i = 0; i < num_sizes; i++) {
  888. if (aper_size == intel_i830_sizes[i].size) {
  889. agp_bridge->current_size = intel_i830_sizes + i;
  890. agp_bridge->previous_size = agp_bridge->current_size;
  891. return aper_size;
  892. }
  893. }
  894. return 0;
  895. }
  896. /* The intel i915 automatically initializes the agp aperture during POST.
  897. * Use the memory already set aside for in the GTT.
  898. */
  899. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  900. {
  901. int page_order;
  902. struct aper_size_info_fixed *size;
  903. int num_entries;
  904. u32 temp, temp2;
  905. int gtt_map_size = 256 * 1024;
  906. size = agp_bridge->current_size;
  907. page_order = size->page_order;
  908. num_entries = size->num_entries;
  909. agp_bridge->gatt_table_real = NULL;
  910. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  911. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  912. if (IS_G33)
  913. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  914. intel_private.gtt = ioremap(temp2, gtt_map_size);
  915. if (!intel_private.gtt)
  916. return -ENOMEM;
  917. temp &= 0xfff80000;
  918. intel_private.registers = ioremap(temp, 128 * 4096);
  919. if (!intel_private.registers) {
  920. iounmap(intel_private.gtt);
  921. return -ENOMEM;
  922. }
  923. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  924. global_cache_flush(); /* FIXME: ? */
  925. /* we have to call this as early as possible after the MMIO base address is known */
  926. intel_i830_init_gtt_entries();
  927. agp_bridge->gatt_table = NULL;
  928. agp_bridge->gatt_bus_addr = temp;
  929. return 0;
  930. }
  931. /*
  932. * The i965 supports 36-bit physical addresses, but to keep
  933. * the format of the GTT the same, the bits that don't fit
  934. * in a 32-bit word are shifted down to bits 4..7.
  935. *
  936. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  937. * is always zero on 32-bit architectures, so no need to make
  938. * this conditional.
  939. */
  940. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  941. unsigned long addr, int type)
  942. {
  943. /* Shift high bits down */
  944. addr |= (addr >> 28) & 0xf0;
  945. /* Type checking must be done elsewhere */
  946. return addr | bridge->driver->masks[type].mask;
  947. }
  948. /* The intel i965 automatically initializes the agp aperture during POST.
  949. * Use the memory already set aside for in the GTT.
  950. */
  951. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  952. {
  953. int page_order;
  954. struct aper_size_info_fixed *size;
  955. int num_entries;
  956. u32 temp;
  957. int gtt_offset, gtt_size;
  958. size = agp_bridge->current_size;
  959. page_order = size->page_order;
  960. num_entries = size->num_entries;
  961. agp_bridge->gatt_table_real = NULL;
  962. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  963. temp &= 0xfff00000;
  964. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_HB)
  965. gtt_offset = gtt_size = MB(2);
  966. else
  967. gtt_offset = gtt_size = KB(512);
  968. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  969. if (!intel_private.gtt)
  970. return -ENOMEM;
  971. intel_private.registers = ioremap(temp, 128 * 4096);
  972. if (!intel_private.registers) {
  973. iounmap(intel_private.gtt);
  974. return -ENOMEM;
  975. }
  976. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  977. global_cache_flush(); /* FIXME: ? */
  978. /* we have to call this as early as possible after the MMIO base address is known */
  979. intel_i830_init_gtt_entries();
  980. agp_bridge->gatt_table = NULL;
  981. agp_bridge->gatt_bus_addr = temp;
  982. return 0;
  983. }
  984. static int intel_fetch_size(void)
  985. {
  986. int i;
  987. u16 temp;
  988. struct aper_size_info_16 *values;
  989. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  990. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  991. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  992. if (temp == values[i].size_value) {
  993. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  994. agp_bridge->aperture_size_idx = i;
  995. return values[i].size;
  996. }
  997. }
  998. return 0;
  999. }
  1000. static int __intel_8xx_fetch_size(u8 temp)
  1001. {
  1002. int i;
  1003. struct aper_size_info_8 *values;
  1004. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1005. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1006. if (temp == values[i].size_value) {
  1007. agp_bridge->previous_size =
  1008. agp_bridge->current_size = (void *) (values + i);
  1009. agp_bridge->aperture_size_idx = i;
  1010. return values[i].size;
  1011. }
  1012. }
  1013. return 0;
  1014. }
  1015. static int intel_8xx_fetch_size(void)
  1016. {
  1017. u8 temp;
  1018. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1019. return __intel_8xx_fetch_size(temp);
  1020. }
  1021. static int intel_815_fetch_size(void)
  1022. {
  1023. u8 temp;
  1024. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1025. * one non-reserved bit, so mask the others out ... */
  1026. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1027. temp &= (1 << 3);
  1028. return __intel_8xx_fetch_size(temp);
  1029. }
  1030. static void intel_tlbflush(struct agp_memory *mem)
  1031. {
  1032. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1033. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1034. }
  1035. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1036. {
  1037. u32 temp;
  1038. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1039. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1040. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1041. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1042. }
  1043. static void intel_cleanup(void)
  1044. {
  1045. u16 temp;
  1046. struct aper_size_info_16 *previous_size;
  1047. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1048. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1049. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1050. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1051. }
  1052. static void intel_8xx_cleanup(void)
  1053. {
  1054. u16 temp;
  1055. struct aper_size_info_8 *previous_size;
  1056. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1057. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1058. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1059. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1060. }
  1061. static int intel_configure(void)
  1062. {
  1063. u32 temp;
  1064. u16 temp2;
  1065. struct aper_size_info_16 *current_size;
  1066. current_size = A_SIZE_16(agp_bridge->current_size);
  1067. /* aperture size */
  1068. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1069. /* address to map to */
  1070. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1071. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1072. /* attbase - aperture base */
  1073. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1074. /* agpctrl */
  1075. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1076. /* paccfg/nbxcfg */
  1077. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1078. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1079. (temp2 & ~(1 << 10)) | (1 << 9));
  1080. /* clear any possible error conditions */
  1081. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1082. return 0;
  1083. }
  1084. static int intel_815_configure(void)
  1085. {
  1086. u32 temp, addr;
  1087. u8 temp2;
  1088. struct aper_size_info_8 *current_size;
  1089. /* attbase - aperture base */
  1090. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1091. * ATTBASE register are reserved -> try not to write them */
  1092. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1093. printk(KERN_EMERG PFX "gatt bus addr too high");
  1094. return -EINVAL;
  1095. }
  1096. current_size = A_SIZE_8(agp_bridge->current_size);
  1097. /* aperture size */
  1098. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1099. current_size->size_value);
  1100. /* address to map to */
  1101. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1102. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1103. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1104. addr &= INTEL_815_ATTBASE_MASK;
  1105. addr |= agp_bridge->gatt_bus_addr;
  1106. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1107. /* agpctrl */
  1108. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1109. /* apcont */
  1110. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1111. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1112. /* clear any possible error conditions */
  1113. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1114. return 0;
  1115. }
  1116. static void intel_820_tlbflush(struct agp_memory *mem)
  1117. {
  1118. return;
  1119. }
  1120. static void intel_820_cleanup(void)
  1121. {
  1122. u8 temp;
  1123. struct aper_size_info_8 *previous_size;
  1124. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1125. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1126. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1127. temp & ~(1 << 1));
  1128. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1129. previous_size->size_value);
  1130. }
  1131. static int intel_820_configure(void)
  1132. {
  1133. u32 temp;
  1134. u8 temp2;
  1135. struct aper_size_info_8 *current_size;
  1136. current_size = A_SIZE_8(agp_bridge->current_size);
  1137. /* aperture size */
  1138. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1139. /* address to map to */
  1140. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1141. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1142. /* attbase - aperture base */
  1143. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1144. /* agpctrl */
  1145. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1146. /* global enable aperture access */
  1147. /* This flag is not accessed through MCHCFG register as in */
  1148. /* i850 chipset. */
  1149. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1150. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1151. /* clear any possible AGP-related error conditions */
  1152. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1153. return 0;
  1154. }
  1155. static int intel_840_configure(void)
  1156. {
  1157. u32 temp;
  1158. u16 temp2;
  1159. struct aper_size_info_8 *current_size;
  1160. current_size = A_SIZE_8(agp_bridge->current_size);
  1161. /* aperture size */
  1162. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1163. /* address to map to */
  1164. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1165. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1166. /* attbase - aperture base */
  1167. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1168. /* agpctrl */
  1169. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1170. /* mcgcfg */
  1171. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1172. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1173. /* clear any possible error conditions */
  1174. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1175. return 0;
  1176. }
  1177. static int intel_845_configure(void)
  1178. {
  1179. u32 temp;
  1180. u8 temp2;
  1181. struct aper_size_info_8 *current_size;
  1182. current_size = A_SIZE_8(agp_bridge->current_size);
  1183. /* aperture size */
  1184. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1185. if (agp_bridge->apbase_config != 0) {
  1186. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1187. agp_bridge->apbase_config);
  1188. } else {
  1189. /* address to map to */
  1190. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1191. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1192. agp_bridge->apbase_config = temp;
  1193. }
  1194. /* attbase - aperture base */
  1195. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1196. /* agpctrl */
  1197. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1198. /* agpm */
  1199. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1200. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1201. /* clear any possible error conditions */
  1202. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1203. intel_i830_setup_flush();
  1204. return 0;
  1205. }
  1206. static int intel_850_configure(void)
  1207. {
  1208. u32 temp;
  1209. u16 temp2;
  1210. struct aper_size_info_8 *current_size;
  1211. current_size = A_SIZE_8(agp_bridge->current_size);
  1212. /* aperture size */
  1213. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1214. /* address to map to */
  1215. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1216. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1217. /* attbase - aperture base */
  1218. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1219. /* agpctrl */
  1220. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1221. /* mcgcfg */
  1222. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1223. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1224. /* clear any possible AGP-related error conditions */
  1225. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1226. return 0;
  1227. }
  1228. static int intel_860_configure(void)
  1229. {
  1230. u32 temp;
  1231. u16 temp2;
  1232. struct aper_size_info_8 *current_size;
  1233. current_size = A_SIZE_8(agp_bridge->current_size);
  1234. /* aperture size */
  1235. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1236. /* address to map to */
  1237. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1238. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1239. /* attbase - aperture base */
  1240. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1241. /* agpctrl */
  1242. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1243. /* mcgcfg */
  1244. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1245. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1246. /* clear any possible AGP-related error conditions */
  1247. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1248. return 0;
  1249. }
  1250. static int intel_830mp_configure(void)
  1251. {
  1252. u32 temp;
  1253. u16 temp2;
  1254. struct aper_size_info_8 *current_size;
  1255. current_size = A_SIZE_8(agp_bridge->current_size);
  1256. /* aperture size */
  1257. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1258. /* address to map to */
  1259. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1260. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1261. /* attbase - aperture base */
  1262. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1263. /* agpctrl */
  1264. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1265. /* gmch */
  1266. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1267. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1268. /* clear any possible AGP-related error conditions */
  1269. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1270. return 0;
  1271. }
  1272. static int intel_7505_configure(void)
  1273. {
  1274. u32 temp;
  1275. u16 temp2;
  1276. struct aper_size_info_8 *current_size;
  1277. current_size = A_SIZE_8(agp_bridge->current_size);
  1278. /* aperture size */
  1279. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1280. /* address to map to */
  1281. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1282. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1283. /* attbase - aperture base */
  1284. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1285. /* agpctrl */
  1286. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1287. /* mchcfg */
  1288. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1289. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1290. return 0;
  1291. }
  1292. /* Setup function */
  1293. static const struct gatt_mask intel_generic_masks[] =
  1294. {
  1295. {.mask = 0x00000017, .type = 0}
  1296. };
  1297. static const struct aper_size_info_8 intel_815_sizes[2] =
  1298. {
  1299. {64, 16384, 4, 0},
  1300. {32, 8192, 3, 8},
  1301. };
  1302. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1303. {
  1304. {256, 65536, 6, 0},
  1305. {128, 32768, 5, 32},
  1306. {64, 16384, 4, 48},
  1307. {32, 8192, 3, 56},
  1308. {16, 4096, 2, 60},
  1309. {8, 2048, 1, 62},
  1310. {4, 1024, 0, 63}
  1311. };
  1312. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1313. {
  1314. {256, 65536, 6, 0},
  1315. {128, 32768, 5, 32},
  1316. {64, 16384, 4, 48},
  1317. {32, 8192, 3, 56},
  1318. {16, 4096, 2, 60},
  1319. {8, 2048, 1, 62},
  1320. {4, 1024, 0, 63}
  1321. };
  1322. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1323. {
  1324. {256, 65536, 6, 0},
  1325. {128, 32768, 5, 32},
  1326. {64, 16384, 4, 48},
  1327. {32, 8192, 3, 56}
  1328. };
  1329. static const struct agp_bridge_driver intel_generic_driver = {
  1330. .owner = THIS_MODULE,
  1331. .aperture_sizes = intel_generic_sizes,
  1332. .size_type = U16_APER_SIZE,
  1333. .num_aperture_sizes = 7,
  1334. .configure = intel_configure,
  1335. .fetch_size = intel_fetch_size,
  1336. .cleanup = intel_cleanup,
  1337. .tlb_flush = intel_tlbflush,
  1338. .mask_memory = agp_generic_mask_memory,
  1339. .masks = intel_generic_masks,
  1340. .agp_enable = agp_generic_enable,
  1341. .cache_flush = global_cache_flush,
  1342. .create_gatt_table = agp_generic_create_gatt_table,
  1343. .free_gatt_table = agp_generic_free_gatt_table,
  1344. .insert_memory = agp_generic_insert_memory,
  1345. .remove_memory = agp_generic_remove_memory,
  1346. .alloc_by_type = agp_generic_alloc_by_type,
  1347. .free_by_type = agp_generic_free_by_type,
  1348. .agp_alloc_page = agp_generic_alloc_page,
  1349. .agp_destroy_page = agp_generic_destroy_page,
  1350. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1351. };
  1352. static const struct agp_bridge_driver intel_810_driver = {
  1353. .owner = THIS_MODULE,
  1354. .aperture_sizes = intel_i810_sizes,
  1355. .size_type = FIXED_APER_SIZE,
  1356. .num_aperture_sizes = 2,
  1357. .needs_scratch_page = TRUE,
  1358. .configure = intel_i810_configure,
  1359. .fetch_size = intel_i810_fetch_size,
  1360. .cleanup = intel_i810_cleanup,
  1361. .tlb_flush = intel_i810_tlbflush,
  1362. .mask_memory = intel_i810_mask_memory,
  1363. .masks = intel_i810_masks,
  1364. .agp_enable = intel_i810_agp_enable,
  1365. .cache_flush = global_cache_flush,
  1366. .create_gatt_table = agp_generic_create_gatt_table,
  1367. .free_gatt_table = agp_generic_free_gatt_table,
  1368. .insert_memory = intel_i810_insert_entries,
  1369. .remove_memory = intel_i810_remove_entries,
  1370. .alloc_by_type = intel_i810_alloc_by_type,
  1371. .free_by_type = intel_i810_free_by_type,
  1372. .agp_alloc_page = agp_generic_alloc_page,
  1373. .agp_destroy_page = agp_generic_destroy_page,
  1374. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1375. };
  1376. static const struct agp_bridge_driver intel_815_driver = {
  1377. .owner = THIS_MODULE,
  1378. .aperture_sizes = intel_815_sizes,
  1379. .size_type = U8_APER_SIZE,
  1380. .num_aperture_sizes = 2,
  1381. .configure = intel_815_configure,
  1382. .fetch_size = intel_815_fetch_size,
  1383. .cleanup = intel_8xx_cleanup,
  1384. .tlb_flush = intel_8xx_tlbflush,
  1385. .mask_memory = agp_generic_mask_memory,
  1386. .masks = intel_generic_masks,
  1387. .agp_enable = agp_generic_enable,
  1388. .cache_flush = global_cache_flush,
  1389. .create_gatt_table = agp_generic_create_gatt_table,
  1390. .free_gatt_table = agp_generic_free_gatt_table,
  1391. .insert_memory = agp_generic_insert_memory,
  1392. .remove_memory = agp_generic_remove_memory,
  1393. .alloc_by_type = agp_generic_alloc_by_type,
  1394. .free_by_type = agp_generic_free_by_type,
  1395. .agp_alloc_page = agp_generic_alloc_page,
  1396. .agp_destroy_page = agp_generic_destroy_page,
  1397. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1398. };
  1399. static const struct agp_bridge_driver intel_830_driver = {
  1400. .owner = THIS_MODULE,
  1401. .aperture_sizes = intel_i830_sizes,
  1402. .size_type = FIXED_APER_SIZE,
  1403. .num_aperture_sizes = 4,
  1404. .needs_scratch_page = TRUE,
  1405. .configure = intel_i830_configure,
  1406. .fetch_size = intel_i830_fetch_size,
  1407. .cleanup = intel_i830_cleanup,
  1408. .tlb_flush = intel_i810_tlbflush,
  1409. .mask_memory = intel_i810_mask_memory,
  1410. .masks = intel_i810_masks,
  1411. .agp_enable = intel_i810_agp_enable,
  1412. .cache_flush = global_cache_flush,
  1413. .create_gatt_table = intel_i830_create_gatt_table,
  1414. .free_gatt_table = intel_i830_free_gatt_table,
  1415. .insert_memory = intel_i830_insert_entries,
  1416. .remove_memory = intel_i830_remove_entries,
  1417. .alloc_by_type = intel_i830_alloc_by_type,
  1418. .free_by_type = intel_i810_free_by_type,
  1419. .agp_alloc_page = agp_generic_alloc_page,
  1420. .agp_destroy_page = agp_generic_destroy_page,
  1421. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1422. .chipset_flush = intel_i830_chipset_flush,
  1423. };
  1424. static const struct agp_bridge_driver intel_820_driver = {
  1425. .owner = THIS_MODULE,
  1426. .aperture_sizes = intel_8xx_sizes,
  1427. .size_type = U8_APER_SIZE,
  1428. .num_aperture_sizes = 7,
  1429. .configure = intel_820_configure,
  1430. .fetch_size = intel_8xx_fetch_size,
  1431. .cleanup = intel_820_cleanup,
  1432. .tlb_flush = intel_820_tlbflush,
  1433. .mask_memory = agp_generic_mask_memory,
  1434. .masks = intel_generic_masks,
  1435. .agp_enable = agp_generic_enable,
  1436. .cache_flush = global_cache_flush,
  1437. .create_gatt_table = agp_generic_create_gatt_table,
  1438. .free_gatt_table = agp_generic_free_gatt_table,
  1439. .insert_memory = agp_generic_insert_memory,
  1440. .remove_memory = agp_generic_remove_memory,
  1441. .alloc_by_type = agp_generic_alloc_by_type,
  1442. .free_by_type = agp_generic_free_by_type,
  1443. .agp_alloc_page = agp_generic_alloc_page,
  1444. .agp_destroy_page = agp_generic_destroy_page,
  1445. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1446. };
  1447. static const struct agp_bridge_driver intel_830mp_driver = {
  1448. .owner = THIS_MODULE,
  1449. .aperture_sizes = intel_830mp_sizes,
  1450. .size_type = U8_APER_SIZE,
  1451. .num_aperture_sizes = 4,
  1452. .configure = intel_830mp_configure,
  1453. .fetch_size = intel_8xx_fetch_size,
  1454. .cleanup = intel_8xx_cleanup,
  1455. .tlb_flush = intel_8xx_tlbflush,
  1456. .mask_memory = agp_generic_mask_memory,
  1457. .masks = intel_generic_masks,
  1458. .agp_enable = agp_generic_enable,
  1459. .cache_flush = global_cache_flush,
  1460. .create_gatt_table = agp_generic_create_gatt_table,
  1461. .free_gatt_table = agp_generic_free_gatt_table,
  1462. .insert_memory = agp_generic_insert_memory,
  1463. .remove_memory = agp_generic_remove_memory,
  1464. .alloc_by_type = agp_generic_alloc_by_type,
  1465. .free_by_type = agp_generic_free_by_type,
  1466. .agp_alloc_page = agp_generic_alloc_page,
  1467. .agp_destroy_page = agp_generic_destroy_page,
  1468. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1469. };
  1470. static const struct agp_bridge_driver intel_840_driver = {
  1471. .owner = THIS_MODULE,
  1472. .aperture_sizes = intel_8xx_sizes,
  1473. .size_type = U8_APER_SIZE,
  1474. .num_aperture_sizes = 7,
  1475. .configure = intel_840_configure,
  1476. .fetch_size = intel_8xx_fetch_size,
  1477. .cleanup = intel_8xx_cleanup,
  1478. .tlb_flush = intel_8xx_tlbflush,
  1479. .mask_memory = agp_generic_mask_memory,
  1480. .masks = intel_generic_masks,
  1481. .agp_enable = agp_generic_enable,
  1482. .cache_flush = global_cache_flush,
  1483. .create_gatt_table = agp_generic_create_gatt_table,
  1484. .free_gatt_table = agp_generic_free_gatt_table,
  1485. .insert_memory = agp_generic_insert_memory,
  1486. .remove_memory = agp_generic_remove_memory,
  1487. .alloc_by_type = agp_generic_alloc_by_type,
  1488. .free_by_type = agp_generic_free_by_type,
  1489. .agp_alloc_page = agp_generic_alloc_page,
  1490. .agp_destroy_page = agp_generic_destroy_page,
  1491. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1492. };
  1493. static const struct agp_bridge_driver intel_845_driver = {
  1494. .owner = THIS_MODULE,
  1495. .aperture_sizes = intel_8xx_sizes,
  1496. .size_type = U8_APER_SIZE,
  1497. .num_aperture_sizes = 7,
  1498. .configure = intel_845_configure,
  1499. .fetch_size = intel_8xx_fetch_size,
  1500. .cleanup = intel_8xx_cleanup,
  1501. .tlb_flush = intel_8xx_tlbflush,
  1502. .mask_memory = agp_generic_mask_memory,
  1503. .masks = intel_generic_masks,
  1504. .agp_enable = agp_generic_enable,
  1505. .cache_flush = global_cache_flush,
  1506. .create_gatt_table = agp_generic_create_gatt_table,
  1507. .free_gatt_table = agp_generic_free_gatt_table,
  1508. .insert_memory = agp_generic_insert_memory,
  1509. .remove_memory = agp_generic_remove_memory,
  1510. .alloc_by_type = agp_generic_alloc_by_type,
  1511. .free_by_type = agp_generic_free_by_type,
  1512. .agp_alloc_page = agp_generic_alloc_page,
  1513. .agp_destroy_page = agp_generic_destroy_page,
  1514. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1515. .chipset_flush = intel_i830_chipset_flush,
  1516. };
  1517. static const struct agp_bridge_driver intel_850_driver = {
  1518. .owner = THIS_MODULE,
  1519. .aperture_sizes = intel_8xx_sizes,
  1520. .size_type = U8_APER_SIZE,
  1521. .num_aperture_sizes = 7,
  1522. .configure = intel_850_configure,
  1523. .fetch_size = intel_8xx_fetch_size,
  1524. .cleanup = intel_8xx_cleanup,
  1525. .tlb_flush = intel_8xx_tlbflush,
  1526. .mask_memory = agp_generic_mask_memory,
  1527. .masks = intel_generic_masks,
  1528. .agp_enable = agp_generic_enable,
  1529. .cache_flush = global_cache_flush,
  1530. .create_gatt_table = agp_generic_create_gatt_table,
  1531. .free_gatt_table = agp_generic_free_gatt_table,
  1532. .insert_memory = agp_generic_insert_memory,
  1533. .remove_memory = agp_generic_remove_memory,
  1534. .alloc_by_type = agp_generic_alloc_by_type,
  1535. .free_by_type = agp_generic_free_by_type,
  1536. .agp_alloc_page = agp_generic_alloc_page,
  1537. .agp_destroy_page = agp_generic_destroy_page,
  1538. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1539. };
  1540. static const struct agp_bridge_driver intel_860_driver = {
  1541. .owner = THIS_MODULE,
  1542. .aperture_sizes = intel_8xx_sizes,
  1543. .size_type = U8_APER_SIZE,
  1544. .num_aperture_sizes = 7,
  1545. .configure = intel_860_configure,
  1546. .fetch_size = intel_8xx_fetch_size,
  1547. .cleanup = intel_8xx_cleanup,
  1548. .tlb_flush = intel_8xx_tlbflush,
  1549. .mask_memory = agp_generic_mask_memory,
  1550. .masks = intel_generic_masks,
  1551. .agp_enable = agp_generic_enable,
  1552. .cache_flush = global_cache_flush,
  1553. .create_gatt_table = agp_generic_create_gatt_table,
  1554. .free_gatt_table = agp_generic_free_gatt_table,
  1555. .insert_memory = agp_generic_insert_memory,
  1556. .remove_memory = agp_generic_remove_memory,
  1557. .alloc_by_type = agp_generic_alloc_by_type,
  1558. .free_by_type = agp_generic_free_by_type,
  1559. .agp_alloc_page = agp_generic_alloc_page,
  1560. .agp_destroy_page = agp_generic_destroy_page,
  1561. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1562. };
  1563. static const struct agp_bridge_driver intel_915_driver = {
  1564. .owner = THIS_MODULE,
  1565. .aperture_sizes = intel_i830_sizes,
  1566. .size_type = FIXED_APER_SIZE,
  1567. .num_aperture_sizes = 4,
  1568. .needs_scratch_page = TRUE,
  1569. .configure = intel_i915_configure,
  1570. .fetch_size = intel_i9xx_fetch_size,
  1571. .cleanup = intel_i915_cleanup,
  1572. .tlb_flush = intel_i810_tlbflush,
  1573. .mask_memory = intel_i810_mask_memory,
  1574. .masks = intel_i810_masks,
  1575. .agp_enable = intel_i810_agp_enable,
  1576. .cache_flush = global_cache_flush,
  1577. .create_gatt_table = intel_i915_create_gatt_table,
  1578. .free_gatt_table = intel_i830_free_gatt_table,
  1579. .insert_memory = intel_i915_insert_entries,
  1580. .remove_memory = intel_i915_remove_entries,
  1581. .alloc_by_type = intel_i830_alloc_by_type,
  1582. .free_by_type = intel_i810_free_by_type,
  1583. .agp_alloc_page = agp_generic_alloc_page,
  1584. .agp_destroy_page = agp_generic_destroy_page,
  1585. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1586. .chipset_flush = intel_i915_chipset_flush,
  1587. };
  1588. static const struct agp_bridge_driver intel_i965_driver = {
  1589. .owner = THIS_MODULE,
  1590. .aperture_sizes = intel_i830_sizes,
  1591. .size_type = FIXED_APER_SIZE,
  1592. .num_aperture_sizes = 4,
  1593. .needs_scratch_page = TRUE,
  1594. .configure = intel_i915_configure,
  1595. .fetch_size = intel_i9xx_fetch_size,
  1596. .cleanup = intel_i915_cleanup,
  1597. .tlb_flush = intel_i810_tlbflush,
  1598. .mask_memory = intel_i965_mask_memory,
  1599. .masks = intel_i810_masks,
  1600. .agp_enable = intel_i810_agp_enable,
  1601. .cache_flush = global_cache_flush,
  1602. .create_gatt_table = intel_i965_create_gatt_table,
  1603. .free_gatt_table = intel_i830_free_gatt_table,
  1604. .insert_memory = intel_i915_insert_entries,
  1605. .remove_memory = intel_i915_remove_entries,
  1606. .alloc_by_type = intel_i830_alloc_by_type,
  1607. .free_by_type = intel_i810_free_by_type,
  1608. .agp_alloc_page = agp_generic_alloc_page,
  1609. .agp_destroy_page = agp_generic_destroy_page,
  1610. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1611. .chipset_flush = intel_i915_chipset_flush,
  1612. };
  1613. static const struct agp_bridge_driver intel_7505_driver = {
  1614. .owner = THIS_MODULE,
  1615. .aperture_sizes = intel_8xx_sizes,
  1616. .size_type = U8_APER_SIZE,
  1617. .num_aperture_sizes = 7,
  1618. .configure = intel_7505_configure,
  1619. .fetch_size = intel_8xx_fetch_size,
  1620. .cleanup = intel_8xx_cleanup,
  1621. .tlb_flush = intel_8xx_tlbflush,
  1622. .mask_memory = agp_generic_mask_memory,
  1623. .masks = intel_generic_masks,
  1624. .agp_enable = agp_generic_enable,
  1625. .cache_flush = global_cache_flush,
  1626. .create_gatt_table = agp_generic_create_gatt_table,
  1627. .free_gatt_table = agp_generic_free_gatt_table,
  1628. .insert_memory = agp_generic_insert_memory,
  1629. .remove_memory = agp_generic_remove_memory,
  1630. .alloc_by_type = agp_generic_alloc_by_type,
  1631. .free_by_type = agp_generic_free_by_type,
  1632. .agp_alloc_page = agp_generic_alloc_page,
  1633. .agp_destroy_page = agp_generic_destroy_page,
  1634. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1635. };
  1636. static const struct agp_bridge_driver intel_g33_driver = {
  1637. .owner = THIS_MODULE,
  1638. .aperture_sizes = intel_i830_sizes,
  1639. .size_type = FIXED_APER_SIZE,
  1640. .num_aperture_sizes = 4,
  1641. .needs_scratch_page = TRUE,
  1642. .configure = intel_i915_configure,
  1643. .fetch_size = intel_i9xx_fetch_size,
  1644. .cleanup = intel_i915_cleanup,
  1645. .tlb_flush = intel_i810_tlbflush,
  1646. .mask_memory = intel_i965_mask_memory,
  1647. .masks = intel_i810_masks,
  1648. .agp_enable = intel_i810_agp_enable,
  1649. .cache_flush = global_cache_flush,
  1650. .create_gatt_table = intel_i915_create_gatt_table,
  1651. .free_gatt_table = intel_i830_free_gatt_table,
  1652. .insert_memory = intel_i915_insert_entries,
  1653. .remove_memory = intel_i915_remove_entries,
  1654. .alloc_by_type = intel_i830_alloc_by_type,
  1655. .free_by_type = intel_i810_free_by_type,
  1656. .agp_alloc_page = agp_generic_alloc_page,
  1657. .agp_destroy_page = agp_generic_destroy_page,
  1658. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1659. .chipset_flush = intel_i915_chipset_flush,
  1660. };
  1661. static int find_gmch(u16 device)
  1662. {
  1663. struct pci_dev *gmch_device;
  1664. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1665. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1666. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1667. device, gmch_device);
  1668. }
  1669. if (!gmch_device)
  1670. return 0;
  1671. intel_private.pcidev = gmch_device;
  1672. return 1;
  1673. }
  1674. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1675. * driver and gmch_driver must be non-null, and find_gmch will determine
  1676. * which one should be used if a gmch_chip_id is present.
  1677. */
  1678. static const struct intel_driver_description {
  1679. unsigned int chip_id;
  1680. unsigned int gmch_chip_id;
  1681. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1682. char *name;
  1683. const struct agp_bridge_driver *driver;
  1684. const struct agp_bridge_driver *gmch_driver;
  1685. } intel_agp_chipsets[] = {
  1686. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1687. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1688. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1689. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1690. NULL, &intel_810_driver },
  1691. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1692. NULL, &intel_810_driver },
  1693. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1694. NULL, &intel_810_driver },
  1695. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1696. &intel_815_driver, &intel_810_driver },
  1697. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1698. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1699. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1700. &intel_830mp_driver, &intel_830_driver },
  1701. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1702. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1703. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1704. &intel_845_driver, &intel_830_driver },
  1705. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1706. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1707. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1708. &intel_845_driver, &intel_830_driver },
  1709. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1710. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1711. &intel_845_driver, &intel_830_driver },
  1712. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1713. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1714. NULL, &intel_915_driver },
  1715. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1716. NULL, &intel_915_driver },
  1717. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1718. NULL, &intel_915_driver },
  1719. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1720. NULL, &intel_915_driver },
  1721. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1722. NULL, &intel_915_driver },
  1723. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1724. NULL, &intel_915_driver },
  1725. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1726. NULL, &intel_i965_driver },
  1727. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1728. NULL, &intel_i965_driver },
  1729. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1730. NULL, &intel_i965_driver },
  1731. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1732. NULL, &intel_i965_driver },
  1733. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1734. NULL, &intel_i965_driver },
  1735. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1736. NULL, &intel_i965_driver },
  1737. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1738. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1739. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1740. NULL, &intel_g33_driver },
  1741. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1742. NULL, &intel_g33_driver },
  1743. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1744. NULL, &intel_g33_driver },
  1745. { PCI_DEVICE_ID_INTEL_IGD_HB, PCI_DEVICE_ID_INTEL_IGD_IG, 0,
  1746. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1747. { 0, 0, 0, NULL, NULL, NULL }
  1748. };
  1749. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1750. const struct pci_device_id *ent)
  1751. {
  1752. struct agp_bridge_data *bridge;
  1753. u8 cap_ptr = 0;
  1754. struct resource *r;
  1755. int i;
  1756. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1757. bridge = agp_alloc_bridge();
  1758. if (!bridge)
  1759. return -ENOMEM;
  1760. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1761. /* In case that multiple models of gfx chip may
  1762. stand on same host bridge type, this can be
  1763. sure we detect the right IGD. */
  1764. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1765. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1766. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1767. bridge->driver =
  1768. intel_agp_chipsets[i].gmch_driver;
  1769. break;
  1770. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1771. continue;
  1772. } else {
  1773. bridge->driver = intel_agp_chipsets[i].driver;
  1774. break;
  1775. }
  1776. }
  1777. }
  1778. if (intel_agp_chipsets[i].name == NULL) {
  1779. if (cap_ptr)
  1780. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1781. "(device id: %04x)\n", pdev->device);
  1782. agp_put_bridge(bridge);
  1783. return -ENODEV;
  1784. }
  1785. if (bridge->driver == NULL) {
  1786. /* bridge has no AGP and no IGD detected */
  1787. if (cap_ptr)
  1788. printk(KERN_WARNING PFX "Failed to find bridge device "
  1789. "(chip_id: %04x)\n",
  1790. intel_agp_chipsets[i].gmch_chip_id);
  1791. agp_put_bridge(bridge);
  1792. return -ENODEV;
  1793. }
  1794. bridge->dev = pdev;
  1795. bridge->capndx = cap_ptr;
  1796. bridge->dev_private_data = &intel_private;
  1797. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1798. intel_agp_chipsets[i].name);
  1799. /*
  1800. * The following fixes the case where the BIOS has "forgotten" to
  1801. * provide an address range for the GART.
  1802. * 20030610 - hamish@zot.org
  1803. */
  1804. r = &pdev->resource[0];
  1805. if (!r->start && r->end) {
  1806. if (pci_assign_resource(pdev, 0)) {
  1807. printk(KERN_ERR PFX "could not assign resource 0\n");
  1808. agp_put_bridge(bridge);
  1809. return -ENODEV;
  1810. }
  1811. }
  1812. /*
  1813. * If the device has not been properly setup, the following will catch
  1814. * the problem and should stop the system from crashing.
  1815. * 20030610 - hamish@zot.org
  1816. */
  1817. if (pci_enable_device(pdev)) {
  1818. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1819. agp_put_bridge(bridge);
  1820. return -ENODEV;
  1821. }
  1822. /* Fill in the mode register */
  1823. if (cap_ptr) {
  1824. pci_read_config_dword(pdev,
  1825. bridge->capndx+PCI_AGP_STATUS,
  1826. &bridge->mode);
  1827. }
  1828. pci_set_drvdata(pdev, bridge);
  1829. return agp_add_bridge(bridge);
  1830. }
  1831. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1832. {
  1833. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1834. agp_remove_bridge(bridge);
  1835. if (intel_private.pcidev)
  1836. pci_dev_put(intel_private.pcidev);
  1837. agp_put_bridge(bridge);
  1838. }
  1839. #ifdef CONFIG_PM
  1840. static int agp_intel_resume(struct pci_dev *pdev)
  1841. {
  1842. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1843. pci_restore_state(pdev);
  1844. /* We should restore our graphics device's config space,
  1845. * as host bridge (00:00) resumes before graphics device (02:00),
  1846. * then our access to its pci space can work right.
  1847. */
  1848. if (intel_private.pcidev)
  1849. pci_restore_state(intel_private.pcidev);
  1850. if (bridge->driver == &intel_generic_driver)
  1851. intel_configure();
  1852. else if (bridge->driver == &intel_850_driver)
  1853. intel_850_configure();
  1854. else if (bridge->driver == &intel_845_driver)
  1855. intel_845_configure();
  1856. else if (bridge->driver == &intel_830mp_driver)
  1857. intel_830mp_configure();
  1858. else if (bridge->driver == &intel_915_driver)
  1859. intel_i915_configure();
  1860. else if (bridge->driver == &intel_830_driver)
  1861. intel_i830_configure();
  1862. else if (bridge->driver == &intel_810_driver)
  1863. intel_i810_configure();
  1864. else if (bridge->driver == &intel_i965_driver)
  1865. intel_i915_configure();
  1866. return 0;
  1867. }
  1868. #endif
  1869. static struct pci_device_id agp_intel_pci_table[] = {
  1870. #define ID(x) \
  1871. { \
  1872. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1873. .class_mask = ~0, \
  1874. .vendor = PCI_VENDOR_ID_INTEL, \
  1875. .device = x, \
  1876. .subvendor = PCI_ANY_ID, \
  1877. .subdevice = PCI_ANY_ID, \
  1878. }
  1879. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1880. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1881. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1882. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1883. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1884. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1885. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1886. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1887. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1888. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1889. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1890. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1891. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1892. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1893. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1894. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1895. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1896. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1897. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1898. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1899. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1900. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  1901. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1902. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1903. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1904. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1905. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1906. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1907. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  1908. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1909. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1910. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1911. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1912. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1913. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1914. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1915. ID(PCI_DEVICE_ID_INTEL_IGD_HB),
  1916. { }
  1917. };
  1918. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1919. static struct pci_driver agp_intel_pci_driver = {
  1920. .name = "agpgart-intel",
  1921. .id_table = agp_intel_pci_table,
  1922. .probe = agp_intel_probe,
  1923. .remove = __devexit_p(agp_intel_remove),
  1924. #ifdef CONFIG_PM
  1925. .resume = agp_intel_resume,
  1926. #endif
  1927. };
  1928. static int __init agp_intel_init(void)
  1929. {
  1930. if (agp_off)
  1931. return -EINVAL;
  1932. return pci_register_driver(&agp_intel_pci_driver);
  1933. }
  1934. static void __exit agp_intel_cleanup(void)
  1935. {
  1936. pci_unregister_driver(&agp_intel_pci_driver);
  1937. }
  1938. module_init(agp_intel_init);
  1939. module_exit(agp_intel_cleanup);
  1940. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1941. MODULE_LICENSE("GPL and additional rights");