sata_vsc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
  3. *
  4. * Maintained by: Jeremy Higdon @ SGI
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 SGI
  9. *
  10. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  11. *
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2, or (at your option)
  16. * any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; see the file COPYING. If not, write to
  25. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *
  28. * libata documentation is available via 'make {ps|pdf}docs',
  29. * as Documentation/DocBook/libata.*
  30. *
  31. * Vitesse hardware documentation presumably available under NDA.
  32. * Intel 31244 (same hardware interface) documentation presumably
  33. * available from http://developer.intel.com/
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/device.h>
  45. #include <scsi/scsi_host.h>
  46. #include <linux/libata.h>
  47. #define DRV_NAME "sata_vsc"
  48. #define DRV_VERSION "2.3"
  49. enum {
  50. VSC_MMIO_BAR = 0,
  51. /* Interrupt register offsets (from chip base address) */
  52. VSC_SATA_INT_STAT_OFFSET = 0x00,
  53. VSC_SATA_INT_MASK_OFFSET = 0x04,
  54. /* Taskfile registers offsets */
  55. VSC_SATA_TF_CMD_OFFSET = 0x00,
  56. VSC_SATA_TF_DATA_OFFSET = 0x00,
  57. VSC_SATA_TF_ERROR_OFFSET = 0x04,
  58. VSC_SATA_TF_FEATURE_OFFSET = 0x06,
  59. VSC_SATA_TF_NSECT_OFFSET = 0x08,
  60. VSC_SATA_TF_LBAL_OFFSET = 0x0c,
  61. VSC_SATA_TF_LBAM_OFFSET = 0x10,
  62. VSC_SATA_TF_LBAH_OFFSET = 0x14,
  63. VSC_SATA_TF_DEVICE_OFFSET = 0x18,
  64. VSC_SATA_TF_STATUS_OFFSET = 0x1c,
  65. VSC_SATA_TF_COMMAND_OFFSET = 0x1d,
  66. VSC_SATA_TF_ALTSTATUS_OFFSET = 0x28,
  67. VSC_SATA_TF_CTL_OFFSET = 0x29,
  68. /* DMA base */
  69. VSC_SATA_UP_DESCRIPTOR_OFFSET = 0x64,
  70. VSC_SATA_UP_DATA_BUFFER_OFFSET = 0x6C,
  71. VSC_SATA_DMA_CMD_OFFSET = 0x70,
  72. /* SCRs base */
  73. VSC_SATA_SCR_STATUS_OFFSET = 0x100,
  74. VSC_SATA_SCR_ERROR_OFFSET = 0x104,
  75. VSC_SATA_SCR_CONTROL_OFFSET = 0x108,
  76. /* Port stride */
  77. VSC_SATA_PORT_OFFSET = 0x200,
  78. /* Error interrupt status bit offsets */
  79. VSC_SATA_INT_ERROR_CRC = 0x40,
  80. VSC_SATA_INT_ERROR_T = 0x20,
  81. VSC_SATA_INT_ERROR_P = 0x10,
  82. VSC_SATA_INT_ERROR_R = 0x8,
  83. VSC_SATA_INT_ERROR_E = 0x4,
  84. VSC_SATA_INT_ERROR_M = 0x2,
  85. VSC_SATA_INT_PHY_CHANGE = 0x1,
  86. VSC_SATA_INT_ERROR = (VSC_SATA_INT_ERROR_CRC | VSC_SATA_INT_ERROR_T | \
  87. VSC_SATA_INT_ERROR_P | VSC_SATA_INT_ERROR_R | \
  88. VSC_SATA_INT_ERROR_E | VSC_SATA_INT_ERROR_M | \
  89. VSC_SATA_INT_PHY_CHANGE),
  90. };
  91. static int vsc_sata_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  92. {
  93. if (sc_reg > SCR_CONTROL)
  94. return -EINVAL;
  95. *val = readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  96. return 0;
  97. }
  98. static int vsc_sata_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  99. {
  100. if (sc_reg > SCR_CONTROL)
  101. return -EINVAL;
  102. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  103. return 0;
  104. }
  105. static void vsc_freeze(struct ata_port *ap)
  106. {
  107. void __iomem *mask_addr;
  108. mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
  109. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  110. writeb(0, mask_addr);
  111. }
  112. static void vsc_thaw(struct ata_port *ap)
  113. {
  114. void __iomem *mask_addr;
  115. mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
  116. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  117. writeb(0xff, mask_addr);
  118. }
  119. static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
  120. {
  121. void __iomem *mask_addr;
  122. u8 mask;
  123. mask_addr = ap->host->iomap[VSC_MMIO_BAR] +
  124. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  125. mask = readb(mask_addr);
  126. if (ctl & ATA_NIEN)
  127. mask |= 0x80;
  128. else
  129. mask &= 0x7F;
  130. writeb(mask, mask_addr);
  131. }
  132. static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  133. {
  134. struct ata_ioports *ioaddr = &ap->ioaddr;
  135. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  136. /*
  137. * The only thing the ctl register is used for is SRST.
  138. * That is not enabled or disabled via tf_load.
  139. * However, if ATA_NIEN is changed, then we need to change
  140. * the interrupt register.
  141. */
  142. if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
  143. ap->last_ctl = tf->ctl;
  144. vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
  145. }
  146. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  147. writew(tf->feature | (((u16)tf->hob_feature) << 8),
  148. ioaddr->feature_addr);
  149. writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
  150. ioaddr->nsect_addr);
  151. writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
  152. ioaddr->lbal_addr);
  153. writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
  154. ioaddr->lbam_addr);
  155. writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
  156. ioaddr->lbah_addr);
  157. } else if (is_addr) {
  158. writew(tf->feature, ioaddr->feature_addr);
  159. writew(tf->nsect, ioaddr->nsect_addr);
  160. writew(tf->lbal, ioaddr->lbal_addr);
  161. writew(tf->lbam, ioaddr->lbam_addr);
  162. writew(tf->lbah, ioaddr->lbah_addr);
  163. }
  164. if (tf->flags & ATA_TFLAG_DEVICE)
  165. writeb(tf->device, ioaddr->device_addr);
  166. ata_wait_idle(ap);
  167. }
  168. static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  169. {
  170. struct ata_ioports *ioaddr = &ap->ioaddr;
  171. u16 nsect, lbal, lbam, lbah, feature;
  172. tf->command = ata_sff_check_status(ap);
  173. tf->device = readw(ioaddr->device_addr);
  174. feature = readw(ioaddr->error_addr);
  175. nsect = readw(ioaddr->nsect_addr);
  176. lbal = readw(ioaddr->lbal_addr);
  177. lbam = readw(ioaddr->lbam_addr);
  178. lbah = readw(ioaddr->lbah_addr);
  179. tf->feature = feature;
  180. tf->nsect = nsect;
  181. tf->lbal = lbal;
  182. tf->lbam = lbam;
  183. tf->lbah = lbah;
  184. if (tf->flags & ATA_TFLAG_LBA48) {
  185. tf->hob_feature = feature >> 8;
  186. tf->hob_nsect = nsect >> 8;
  187. tf->hob_lbal = lbal >> 8;
  188. tf->hob_lbam = lbam >> 8;
  189. tf->hob_lbah = lbah >> 8;
  190. }
  191. }
  192. static inline void vsc_error_intr(u8 port_status, struct ata_port *ap)
  193. {
  194. if (port_status & (VSC_SATA_INT_PHY_CHANGE | VSC_SATA_INT_ERROR_M))
  195. ata_port_freeze(ap);
  196. else
  197. ata_port_abort(ap);
  198. }
  199. static void vsc_port_intr(u8 port_status, struct ata_port *ap)
  200. {
  201. struct ata_queued_cmd *qc;
  202. int handled = 0;
  203. if (unlikely(port_status & VSC_SATA_INT_ERROR)) {
  204. vsc_error_intr(port_status, ap);
  205. return;
  206. }
  207. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  208. if (qc && likely(!(qc->tf.flags & ATA_TFLAG_POLLING)))
  209. handled = ata_sff_host_intr(ap, qc);
  210. /* We received an interrupt during a polled command,
  211. * or some other spurious condition. Interrupt reporting
  212. * with this hardware is fairly reliable so it is safe to
  213. * simply clear the interrupt
  214. */
  215. if (unlikely(!handled))
  216. ap->ops->sff_check_status(ap);
  217. }
  218. /*
  219. * vsc_sata_interrupt
  220. *
  221. * Read the interrupt register and process for the devices that have
  222. * them pending.
  223. */
  224. static irqreturn_t vsc_sata_interrupt(int irq, void *dev_instance)
  225. {
  226. struct ata_host *host = dev_instance;
  227. unsigned int i;
  228. unsigned int handled = 0;
  229. u32 status;
  230. status = readl(host->iomap[VSC_MMIO_BAR] + VSC_SATA_INT_STAT_OFFSET);
  231. if (unlikely(status == 0xffffffff || status == 0)) {
  232. if (status)
  233. dev_printk(KERN_ERR, host->dev,
  234. ": IRQ status == 0xffffffff, "
  235. "PCI fault or device removal?\n");
  236. goto out;
  237. }
  238. spin_lock(&host->lock);
  239. for (i = 0; i < host->n_ports; i++) {
  240. u8 port_status = (status >> (8 * i)) & 0xff;
  241. if (port_status) {
  242. struct ata_port *ap = host->ports[i];
  243. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  244. vsc_port_intr(port_status, ap);
  245. handled++;
  246. } else
  247. dev_printk(KERN_ERR, host->dev,
  248. "interrupt from disabled port %d\n", i);
  249. }
  250. }
  251. spin_unlock(&host->lock);
  252. out:
  253. return IRQ_RETVAL(handled);
  254. }
  255. static struct scsi_host_template vsc_sata_sht = {
  256. ATA_BMDMA_SHT(DRV_NAME),
  257. };
  258. static struct ata_port_operations vsc_sata_ops = {
  259. .inherits = &ata_bmdma_port_ops,
  260. .sff_tf_load = vsc_sata_tf_load,
  261. .sff_tf_read = vsc_sata_tf_read,
  262. .freeze = vsc_freeze,
  263. .thaw = vsc_thaw,
  264. .scr_read = vsc_sata_scr_read,
  265. .scr_write = vsc_sata_scr_write,
  266. };
  267. static void __devinit vsc_sata_setup_port(struct ata_ioports *port,
  268. void __iomem *base)
  269. {
  270. port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
  271. port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
  272. port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
  273. port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
  274. port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
  275. port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
  276. port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
  277. port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
  278. port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
  279. port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
  280. port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
  281. port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
  282. port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
  283. port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
  284. port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
  285. writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
  286. writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
  287. }
  288. static int __devinit vsc_sata_init_one(struct pci_dev *pdev,
  289. const struct pci_device_id *ent)
  290. {
  291. static const struct ata_port_info pi = {
  292. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  293. ATA_FLAG_MMIO,
  294. .pio_mask = 0x1f,
  295. .mwdma_mask = 0x07,
  296. .udma_mask = ATA_UDMA6,
  297. .port_ops = &vsc_sata_ops,
  298. };
  299. const struct ata_port_info *ppi[] = { &pi, NULL };
  300. static int printed_version;
  301. struct ata_host *host;
  302. void __iomem *mmio_base;
  303. int i, rc;
  304. u8 cls;
  305. if (!printed_version++)
  306. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  307. /* allocate host */
  308. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 4);
  309. if (!host)
  310. return -ENOMEM;
  311. rc = pcim_enable_device(pdev);
  312. if (rc)
  313. return rc;
  314. /* check if we have needed resource mapped */
  315. if (pci_resource_len(pdev, 0) == 0)
  316. return -ENODEV;
  317. /* map IO regions and intialize host accordingly */
  318. rc = pcim_iomap_regions(pdev, 1 << VSC_MMIO_BAR, DRV_NAME);
  319. if (rc == -EBUSY)
  320. pcim_pin_device(pdev);
  321. if (rc)
  322. return rc;
  323. host->iomap = pcim_iomap_table(pdev);
  324. mmio_base = host->iomap[VSC_MMIO_BAR];
  325. for (i = 0; i < host->n_ports; i++) {
  326. struct ata_port *ap = host->ports[i];
  327. unsigned int offset = (i + 1) * VSC_SATA_PORT_OFFSET;
  328. vsc_sata_setup_port(&ap->ioaddr, mmio_base + offset);
  329. ata_port_pbar_desc(ap, VSC_MMIO_BAR, -1, "mmio");
  330. ata_port_pbar_desc(ap, VSC_MMIO_BAR, offset, "port");
  331. }
  332. /*
  333. * Use 32 bit DMA mask, because 64 bit address support is poor.
  334. */
  335. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  336. if (rc)
  337. return rc;
  338. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  339. if (rc)
  340. return rc;
  341. /*
  342. * Due to a bug in the chip, the default cache line size can't be
  343. * used (unless the default is non-zero).
  344. */
  345. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cls);
  346. if (cls == 0x00)
  347. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
  348. if (pci_enable_msi(pdev) == 0)
  349. pci_intx(pdev, 0);
  350. /*
  351. * Config offset 0x98 is "Extended Control and Status Register 0"
  352. * Default value is (1 << 28). All bits except bit 28 are reserved in
  353. * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
  354. * If bit 28 is clear, each port has its own LED.
  355. */
  356. pci_write_config_dword(pdev, 0x98, 0);
  357. pci_set_master(pdev);
  358. return ata_host_activate(host, pdev->irq, vsc_sata_interrupt,
  359. IRQF_SHARED, &vsc_sata_sht);
  360. }
  361. static const struct pci_device_id vsc_sata_pci_tbl[] = {
  362. { PCI_VENDOR_ID_VITESSE, 0x7174,
  363. PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  364. { PCI_VENDOR_ID_INTEL, 0x3200,
  365. PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  366. { } /* terminate list */
  367. };
  368. static struct pci_driver vsc_sata_pci_driver = {
  369. .name = DRV_NAME,
  370. .id_table = vsc_sata_pci_tbl,
  371. .probe = vsc_sata_init_one,
  372. .remove = ata_pci_remove_one,
  373. };
  374. static int __init vsc_sata_init(void)
  375. {
  376. return pci_register_driver(&vsc_sata_pci_driver);
  377. }
  378. static void __exit vsc_sata_exit(void)
  379. {
  380. pci_unregister_driver(&vsc_sata_pci_driver);
  381. }
  382. MODULE_AUTHOR("Jeremy Higdon");
  383. MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
  384. MODULE_LICENSE("GPL");
  385. MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
  386. MODULE_VERSION(DRV_VERSION);
  387. module_init(vsc_sata_init);
  388. module_exit(vsc_sata_exit);