sata_svw.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /*
  2. * sata_svw.c - ServerWorks / Apple K2 SATA
  3. *
  4. * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
  5. * Jeff Garzik <jgarzik@pobox.com>
  6. * Please ALWAYS copy linux-ide@vger.kernel.org
  7. * on emails.
  8. *
  9. * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
  10. *
  11. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  12. *
  13. * This driver probably works with non-Apple versions of the
  14. * Broadcom chipset...
  15. *
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License as published by
  19. * the Free Software Foundation; either version 2, or (at your option)
  20. * any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; see the file COPYING. If not, write to
  29. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  30. *
  31. *
  32. * libata documentation is available via 'make {ps|pdf}docs',
  33. * as Documentation/DocBook/libata.*
  34. *
  35. * Hardware documentation available under NDA.
  36. *
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/pci.h>
  41. #include <linux/init.h>
  42. #include <linux/blkdev.h>
  43. #include <linux/delay.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/device.h>
  46. #include <scsi/scsi_host.h>
  47. #include <scsi/scsi_cmnd.h>
  48. #include <scsi/scsi.h>
  49. #include <linux/libata.h>
  50. #ifdef CONFIG_PPC_OF
  51. #include <asm/prom.h>
  52. #include <asm/pci-bridge.h>
  53. #endif /* CONFIG_PPC_OF */
  54. #define DRV_NAME "sata_svw"
  55. #define DRV_VERSION "2.3"
  56. enum {
  57. /* ap->flags bits */
  58. K2_FLAG_SATA_8_PORTS = (1 << 24),
  59. K2_FLAG_NO_ATAPI_DMA = (1 << 25),
  60. K2_FLAG_BAR_POS_3 = (1 << 26),
  61. /* Taskfile registers offsets */
  62. K2_SATA_TF_CMD_OFFSET = 0x00,
  63. K2_SATA_TF_DATA_OFFSET = 0x00,
  64. K2_SATA_TF_ERROR_OFFSET = 0x04,
  65. K2_SATA_TF_NSECT_OFFSET = 0x08,
  66. K2_SATA_TF_LBAL_OFFSET = 0x0c,
  67. K2_SATA_TF_LBAM_OFFSET = 0x10,
  68. K2_SATA_TF_LBAH_OFFSET = 0x14,
  69. K2_SATA_TF_DEVICE_OFFSET = 0x18,
  70. K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
  71. K2_SATA_TF_CTL_OFFSET = 0x20,
  72. /* DMA base */
  73. K2_SATA_DMA_CMD_OFFSET = 0x30,
  74. /* SCRs base */
  75. K2_SATA_SCR_STATUS_OFFSET = 0x40,
  76. K2_SATA_SCR_ERROR_OFFSET = 0x44,
  77. K2_SATA_SCR_CONTROL_OFFSET = 0x48,
  78. /* Others */
  79. K2_SATA_SICR1_OFFSET = 0x80,
  80. K2_SATA_SICR2_OFFSET = 0x84,
  81. K2_SATA_SIM_OFFSET = 0x88,
  82. /* Port stride */
  83. K2_SATA_PORT_OFFSET = 0x100,
  84. chip_svw4 = 0,
  85. chip_svw8 = 1,
  86. chip_svw42 = 2, /* bar 3 */
  87. chip_svw43 = 3, /* bar 5 */
  88. };
  89. static u8 k2_stat_check_status(struct ata_port *ap);
  90. static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
  91. {
  92. u8 cmnd = qc->scsicmd->cmnd[0];
  93. if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
  94. return -1; /* ATAPI DMA not supported */
  95. else {
  96. switch (cmnd) {
  97. case READ_10:
  98. case READ_12:
  99. case READ_16:
  100. case WRITE_10:
  101. case WRITE_12:
  102. case WRITE_16:
  103. return 0;
  104. default:
  105. return -1;
  106. }
  107. }
  108. }
  109. static int k2_sata_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  110. {
  111. if (sc_reg > SCR_CONTROL)
  112. return -EINVAL;
  113. *val = readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  114. return 0;
  115. }
  116. static int k2_sata_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  117. {
  118. if (sc_reg > SCR_CONTROL)
  119. return -EINVAL;
  120. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  121. return 0;
  122. }
  123. static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  124. {
  125. struct ata_ioports *ioaddr = &ap->ioaddr;
  126. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  127. if (tf->ctl != ap->last_ctl) {
  128. writeb(tf->ctl, ioaddr->ctl_addr);
  129. ap->last_ctl = tf->ctl;
  130. ata_wait_idle(ap);
  131. }
  132. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  133. writew(tf->feature | (((u16)tf->hob_feature) << 8),
  134. ioaddr->feature_addr);
  135. writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
  136. ioaddr->nsect_addr);
  137. writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
  138. ioaddr->lbal_addr);
  139. writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
  140. ioaddr->lbam_addr);
  141. writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
  142. ioaddr->lbah_addr);
  143. } else if (is_addr) {
  144. writew(tf->feature, ioaddr->feature_addr);
  145. writew(tf->nsect, ioaddr->nsect_addr);
  146. writew(tf->lbal, ioaddr->lbal_addr);
  147. writew(tf->lbam, ioaddr->lbam_addr);
  148. writew(tf->lbah, ioaddr->lbah_addr);
  149. }
  150. if (tf->flags & ATA_TFLAG_DEVICE)
  151. writeb(tf->device, ioaddr->device_addr);
  152. ata_wait_idle(ap);
  153. }
  154. static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  155. {
  156. struct ata_ioports *ioaddr = &ap->ioaddr;
  157. u16 nsect, lbal, lbam, lbah, feature;
  158. tf->command = k2_stat_check_status(ap);
  159. tf->device = readw(ioaddr->device_addr);
  160. feature = readw(ioaddr->error_addr);
  161. nsect = readw(ioaddr->nsect_addr);
  162. lbal = readw(ioaddr->lbal_addr);
  163. lbam = readw(ioaddr->lbam_addr);
  164. lbah = readw(ioaddr->lbah_addr);
  165. tf->feature = feature;
  166. tf->nsect = nsect;
  167. tf->lbal = lbal;
  168. tf->lbam = lbam;
  169. tf->lbah = lbah;
  170. if (tf->flags & ATA_TFLAG_LBA48) {
  171. tf->hob_feature = feature >> 8;
  172. tf->hob_nsect = nsect >> 8;
  173. tf->hob_lbal = lbal >> 8;
  174. tf->hob_lbam = lbam >> 8;
  175. tf->hob_lbah = lbah >> 8;
  176. }
  177. }
  178. /**
  179. * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
  180. * @qc: Info associated with this ATA transaction.
  181. *
  182. * LOCKING:
  183. * spin_lock_irqsave(host lock)
  184. */
  185. static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
  186. {
  187. struct ata_port *ap = qc->ap;
  188. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  189. u8 dmactl;
  190. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  191. /* load PRD table addr. */
  192. mb(); /* make sure PRD table writes are visible to controller */
  193. writel(ap->prd_dma, mmio + ATA_DMA_TABLE_OFS);
  194. /* specify data direction, triple-check start bit is clear */
  195. dmactl = readb(mmio + ATA_DMA_CMD);
  196. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  197. if (!rw)
  198. dmactl |= ATA_DMA_WR;
  199. writeb(dmactl, mmio + ATA_DMA_CMD);
  200. /* issue r/w command if this is not a ATA DMA command*/
  201. if (qc->tf.protocol != ATA_PROT_DMA)
  202. ap->ops->sff_exec_command(ap, &qc->tf);
  203. }
  204. /**
  205. * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
  206. * @qc: Info associated with this ATA transaction.
  207. *
  208. * LOCKING:
  209. * spin_lock_irqsave(host lock)
  210. */
  211. static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
  212. {
  213. struct ata_port *ap = qc->ap;
  214. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  215. u8 dmactl;
  216. /* start host DMA transaction */
  217. dmactl = readb(mmio + ATA_DMA_CMD);
  218. writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
  219. /* There is a race condition in certain SATA controllers that can
  220. be seen when the r/w command is given to the controller before the
  221. host DMA is started. On a Read command, the controller would initiate
  222. the command to the drive even before it sees the DMA start. When there
  223. are very fast drives connected to the controller, or when the data request
  224. hits in the drive cache, there is the possibility that the drive returns a part
  225. or all of the requested data to the controller before the DMA start is issued.
  226. In this case, the controller would become confused as to what to do with the data.
  227. In the worst case when all the data is returned back to the controller, the
  228. controller could hang. In other cases it could return partial data returning
  229. in data corruption. This problem has been seen in PPC systems and can also appear
  230. on an system with very fast disks, where the SATA controller is sitting behind a
  231. number of bridges, and hence there is significant latency between the r/w command
  232. and the start command. */
  233. /* issue r/w command if the access is to ATA*/
  234. if (qc->tf.protocol == ATA_PROT_DMA)
  235. ap->ops->sff_exec_command(ap, &qc->tf);
  236. }
  237. static u8 k2_stat_check_status(struct ata_port *ap)
  238. {
  239. return readl(ap->ioaddr.status_addr);
  240. }
  241. #ifdef CONFIG_PPC_OF
  242. /*
  243. * k2_sata_proc_info
  244. * inout : decides on the direction of the dataflow and the meaning of the
  245. * variables
  246. * buffer: If inout==FALSE data is being written to it else read from it
  247. * *start: If inout==FALSE start of the valid data in the buffer
  248. * offset: If inout==FALSE offset from the beginning of the imaginary file
  249. * from which we start writing into the buffer
  250. * length: If inout==FALSE max number of bytes to be written into the buffer
  251. * else number of bytes in the buffer
  252. */
  253. static int k2_sata_proc_info(struct Scsi_Host *shost, char *page, char **start,
  254. off_t offset, int count, int inout)
  255. {
  256. struct ata_port *ap;
  257. struct device_node *np;
  258. int len, index;
  259. /* Find the ata_port */
  260. ap = ata_shost_to_port(shost);
  261. if (ap == NULL)
  262. return 0;
  263. /* Find the OF node for the PCI device proper */
  264. np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
  265. if (np == NULL)
  266. return 0;
  267. /* Match it to a port node */
  268. index = (ap == ap->host->ports[0]) ? 0 : 1;
  269. for (np = np->child; np != NULL; np = np->sibling) {
  270. const u32 *reg = of_get_property(np, "reg", NULL);
  271. if (!reg)
  272. continue;
  273. if (index == *reg)
  274. break;
  275. }
  276. if (np == NULL)
  277. return 0;
  278. len = sprintf(page, "devspec: %s\n", np->full_name);
  279. return len;
  280. }
  281. #endif /* CONFIG_PPC_OF */
  282. static struct scsi_host_template k2_sata_sht = {
  283. ATA_BMDMA_SHT(DRV_NAME),
  284. #ifdef CONFIG_PPC_OF
  285. .proc_info = k2_sata_proc_info,
  286. #endif
  287. };
  288. static struct ata_port_operations k2_sata_ops = {
  289. .inherits = &ata_bmdma_port_ops,
  290. .sff_tf_load = k2_sata_tf_load,
  291. .sff_tf_read = k2_sata_tf_read,
  292. .sff_check_status = k2_stat_check_status,
  293. .check_atapi_dma = k2_sata_check_atapi_dma,
  294. .bmdma_setup = k2_bmdma_setup_mmio,
  295. .bmdma_start = k2_bmdma_start_mmio,
  296. .scr_read = k2_sata_scr_read,
  297. .scr_write = k2_sata_scr_write,
  298. };
  299. static const struct ata_port_info k2_port_info[] = {
  300. /* chip_svw4 */
  301. {
  302. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  303. ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA,
  304. .pio_mask = 0x1f,
  305. .mwdma_mask = 0x07,
  306. .udma_mask = ATA_UDMA6,
  307. .port_ops = &k2_sata_ops,
  308. },
  309. /* chip_svw8 */
  310. {
  311. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  312. ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA |
  313. K2_FLAG_SATA_8_PORTS,
  314. .pio_mask = 0x1f,
  315. .mwdma_mask = 0x07,
  316. .udma_mask = ATA_UDMA6,
  317. .port_ops = &k2_sata_ops,
  318. },
  319. /* chip_svw42 */
  320. {
  321. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  322. ATA_FLAG_MMIO | K2_FLAG_BAR_POS_3,
  323. .pio_mask = 0x1f,
  324. .mwdma_mask = 0x07,
  325. .udma_mask = ATA_UDMA6,
  326. .port_ops = &k2_sata_ops,
  327. },
  328. /* chip_svw43 */
  329. {
  330. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  331. ATA_FLAG_MMIO,
  332. .pio_mask = 0x1f,
  333. .mwdma_mask = 0x07,
  334. .udma_mask = ATA_UDMA6,
  335. .port_ops = &k2_sata_ops,
  336. },
  337. };
  338. static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
  339. {
  340. port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
  341. port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
  342. port->feature_addr =
  343. port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
  344. port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
  345. port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
  346. port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
  347. port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
  348. port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
  349. port->command_addr =
  350. port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
  351. port->altstatus_addr =
  352. port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
  353. port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
  354. port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
  355. }
  356. static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  357. {
  358. static int printed_version;
  359. const struct ata_port_info *ppi[] =
  360. { &k2_port_info[ent->driver_data], NULL };
  361. struct ata_host *host;
  362. void __iomem *mmio_base;
  363. int n_ports, i, rc, bar_pos;
  364. if (!printed_version++)
  365. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  366. /* allocate host */
  367. n_ports = 4;
  368. if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
  369. n_ports = 8;
  370. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  371. if (!host)
  372. return -ENOMEM;
  373. bar_pos = 5;
  374. if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
  375. bar_pos = 3;
  376. /*
  377. * If this driver happens to only be useful on Apple's K2, then
  378. * we should check that here as it has a normal Serverworks ID
  379. */
  380. rc = pcim_enable_device(pdev);
  381. if (rc)
  382. return rc;
  383. /*
  384. * Check if we have resources mapped at all (second function may
  385. * have been disabled by firmware)
  386. */
  387. if (pci_resource_len(pdev, bar_pos) == 0) {
  388. /* In IDE mode we need to pin the device to ensure that
  389. pcim_release does not clear the busmaster bit in config
  390. space, clearing causes busmaster DMA to fail on
  391. ports 3 & 4 */
  392. pcim_pin_device(pdev);
  393. return -ENODEV;
  394. }
  395. /* Request and iomap PCI regions */
  396. rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
  397. if (rc == -EBUSY)
  398. pcim_pin_device(pdev);
  399. if (rc)
  400. return rc;
  401. host->iomap = pcim_iomap_table(pdev);
  402. mmio_base = host->iomap[bar_pos];
  403. /* different controllers have different number of ports - currently 4 or 8 */
  404. /* All ports are on the same function. Multi-function device is no
  405. * longer available. This should not be seen in any system. */
  406. for (i = 0; i < host->n_ports; i++) {
  407. struct ata_port *ap = host->ports[i];
  408. unsigned int offset = i * K2_SATA_PORT_OFFSET;
  409. k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
  410. ata_port_pbar_desc(ap, 5, -1, "mmio");
  411. ata_port_pbar_desc(ap, 5, offset, "port");
  412. }
  413. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  414. if (rc)
  415. return rc;
  416. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  417. if (rc)
  418. return rc;
  419. /* Clear a magic bit in SCR1 according to Darwin, those help
  420. * some funky seagate drives (though so far, those were already
  421. * set by the firmware on the machines I had access to)
  422. */
  423. writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
  424. mmio_base + K2_SATA_SICR1_OFFSET);
  425. /* Clear SATA error & interrupts we don't use */
  426. writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
  427. writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
  428. pci_set_master(pdev);
  429. return ata_host_activate(host, pdev->irq, ata_sff_interrupt,
  430. IRQF_SHARED, &k2_sata_sht);
  431. }
  432. /* 0x240 is device ID for Apple K2 device
  433. * 0x241 is device ID for Serverworks Frodo4
  434. * 0x242 is device ID for Serverworks Frodo8
  435. * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
  436. * controller
  437. * */
  438. static const struct pci_device_id k2_sata_pci_tbl[] = {
  439. { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
  440. { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
  441. { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
  442. { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
  443. { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
  444. { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
  445. { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
  446. { }
  447. };
  448. static struct pci_driver k2_sata_pci_driver = {
  449. .name = DRV_NAME,
  450. .id_table = k2_sata_pci_tbl,
  451. .probe = k2_sata_init_one,
  452. .remove = ata_pci_remove_one,
  453. };
  454. static int __init k2_sata_init(void)
  455. {
  456. return pci_register_driver(&k2_sata_pci_driver);
  457. }
  458. static void __exit k2_sata_exit(void)
  459. {
  460. pci_unregister_driver(&k2_sata_pci_driver);
  461. }
  462. MODULE_AUTHOR("Benjamin Herrenschmidt");
  463. MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
  464. MODULE_LICENSE("GPL");
  465. MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
  466. MODULE_VERSION(DRV_VERSION);
  467. module_init(k2_sata_init);
  468. module_exit(k2_sata_exit);