sata_sis.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #include "sis.h"
  43. #define DRV_NAME "sata_sis"
  44. #define DRV_VERSION "1.0"
  45. enum {
  46. sis_180 = 0,
  47. SIS_SCR_PCI_BAR = 5,
  48. /* PCI configuration registers */
  49. SIS_GENCTL = 0x54, /* IDE General Control register */
  50. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  51. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  52. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  53. SIS_PMR = 0x90, /* port mapping register */
  54. SIS_PMR_COMBINED = 0x30,
  55. /* random bits */
  56. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  57. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  58. };
  59. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  60. static int sis_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  61. static int sis_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  62. static const struct pci_device_id sis_pci_tbl[] = {
  63. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  65. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  67. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
  68. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
  69. { } /* terminate list */
  70. };
  71. static struct pci_driver sis_pci_driver = {
  72. .name = DRV_NAME,
  73. .id_table = sis_pci_tbl,
  74. .probe = sis_init_one,
  75. .remove = ata_pci_remove_one,
  76. };
  77. static struct scsi_host_template sis_sht = {
  78. ATA_BMDMA_SHT(DRV_NAME),
  79. };
  80. static struct ata_port_operations sis_ops = {
  81. .inherits = &ata_bmdma_port_ops,
  82. .scr_read = sis_scr_read,
  83. .scr_write = sis_scr_write,
  84. };
  85. static const struct ata_port_info sis_port_info = {
  86. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  87. .pio_mask = 0x1f,
  88. .mwdma_mask = 0x7,
  89. .udma_mask = ATA_UDMA6,
  90. .port_ops = &sis_ops,
  91. };
  92. MODULE_AUTHOR("Uwe Koziolek");
  93. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  94. MODULE_LICENSE("GPL");
  95. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  96. MODULE_VERSION(DRV_VERSION);
  97. static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
  98. {
  99. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  100. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  101. u8 pmr;
  102. if (ap->port_no) {
  103. switch (pdev->device) {
  104. case 0x0180:
  105. case 0x0181:
  106. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  107. if ((pmr & SIS_PMR_COMBINED) == 0)
  108. addr += SIS180_SATA1_OFS;
  109. break;
  110. case 0x0182:
  111. case 0x0183:
  112. case 0x1182:
  113. addr += SIS182_SATA1_OFS;
  114. break;
  115. }
  116. }
  117. return addr;
  118. }
  119. static u32 sis_scr_cfg_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  120. {
  121. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  122. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  123. u32 val2 = 0;
  124. u8 pmr;
  125. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  126. return -EINVAL;
  127. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  128. pci_read_config_dword(pdev, cfg_addr, val);
  129. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  130. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  131. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  132. *val |= val2;
  133. *val &= 0xfffffffb; /* avoid problems with powerdowned ports */
  134. return 0;
  135. }
  136. static int sis_scr_cfg_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  137. {
  138. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  139. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  140. u8 pmr;
  141. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  142. return -EINVAL;
  143. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  144. pci_write_config_dword(pdev, cfg_addr, val);
  145. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  146. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  147. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  148. return 0;
  149. }
  150. static int sis_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  151. {
  152. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  153. u8 pmr;
  154. if (sc_reg > SCR_CONTROL)
  155. return -EINVAL;
  156. if (ap->flags & SIS_FLAG_CFGSCR)
  157. return sis_scr_cfg_read(ap, sc_reg, val);
  158. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  159. *val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
  160. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  161. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  162. *val |= ioread32(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  163. *val &= 0xfffffffb;
  164. return 0;
  165. }
  166. static int sis_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  167. {
  168. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  169. u8 pmr;
  170. if (sc_reg > SCR_CONTROL)
  171. return -EINVAL;
  172. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  173. if (ap->flags & SIS_FLAG_CFGSCR)
  174. return sis_scr_cfg_write(ap, sc_reg, val);
  175. else {
  176. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  177. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  178. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  179. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  180. return 0;
  181. }
  182. }
  183. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  184. {
  185. static int printed_version;
  186. struct ata_port_info pi = sis_port_info;
  187. const struct ata_port_info *ppi[] = { &pi, &pi };
  188. struct ata_host *host;
  189. u32 genctl, val;
  190. u8 pmr;
  191. u8 port2_start = 0x20;
  192. int rc;
  193. if (!printed_version++)
  194. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  195. rc = pcim_enable_device(pdev);
  196. if (rc)
  197. return rc;
  198. /* check and see if the SCRs are in IO space or PCI cfg space */
  199. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  200. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  201. pi.flags |= SIS_FLAG_CFGSCR;
  202. /* if hardware thinks SCRs are in IO space, but there are
  203. * no IO resources assigned, change to PCI cfg space.
  204. */
  205. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  206. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  207. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  208. genctl &= ~GENCTL_IOMAPPED_SCR;
  209. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  210. pi.flags |= SIS_FLAG_CFGSCR;
  211. }
  212. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  213. switch (ent->device) {
  214. case 0x0180:
  215. case 0x0181:
  216. /* The PATA-handling is provided by pata_sis */
  217. switch (pmr & 0x30) {
  218. case 0x10:
  219. ppi[1] = &sis_info133_for_sata;
  220. break;
  221. case 0x30:
  222. ppi[0] = &sis_info133_for_sata;
  223. break;
  224. }
  225. if ((pmr & SIS_PMR_COMBINED) == 0) {
  226. dev_printk(KERN_INFO, &pdev->dev,
  227. "Detected SiS 180/181/964 chipset in SATA mode\n");
  228. port2_start = 64;
  229. } else {
  230. dev_printk(KERN_INFO, &pdev->dev,
  231. "Detected SiS 180/181 chipset in combined mode\n");
  232. port2_start = 0;
  233. pi.flags |= ATA_FLAG_SLAVE_POSS;
  234. }
  235. break;
  236. case 0x0182:
  237. case 0x0183:
  238. pci_read_config_dword(pdev, 0x6C, &val);
  239. if (val & (1L << 31)) {
  240. dev_printk(KERN_INFO, &pdev->dev,
  241. "Detected SiS 182/965 chipset\n");
  242. pi.flags |= ATA_FLAG_SLAVE_POSS;
  243. } else {
  244. dev_printk(KERN_INFO, &pdev->dev,
  245. "Detected SiS 182/965L chipset\n");
  246. }
  247. break;
  248. case 0x1182:
  249. dev_printk(KERN_INFO, &pdev->dev,
  250. "Detected SiS 1182/966/680 SATA controller\n");
  251. pi.flags |= ATA_FLAG_SLAVE_POSS;
  252. break;
  253. case 0x1183:
  254. dev_printk(KERN_INFO, &pdev->dev,
  255. "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
  256. ppi[0] = &sis_info133_for_sata;
  257. ppi[1] = &sis_info133_for_sata;
  258. break;
  259. }
  260. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  261. if (rc)
  262. return rc;
  263. if (!(pi.flags & SIS_FLAG_CFGSCR)) {
  264. void __iomem *mmio;
  265. rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
  266. if (rc)
  267. return rc;
  268. mmio = host->iomap[SIS_SCR_PCI_BAR];
  269. host->ports[0]->ioaddr.scr_addr = mmio;
  270. host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
  271. }
  272. pci_set_master(pdev);
  273. pci_intx(pdev, 1);
  274. return ata_host_activate(host, pdev->irq, ata_sff_interrupt,
  275. IRQF_SHARED, &sis_sht);
  276. }
  277. static int __init sis_init(void)
  278. {
  279. return pci_register_driver(&sis_pci_driver);
  280. }
  281. static void __exit sis_exit(void)
  282. {
  283. pci_unregister_driver(&sis_pci_driver);
  284. }
  285. module_init(sis_init);
  286. module_exit(sis_exit);