sata_sil24.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /* sil24 fetches in chunks of 64bytes. The first block
  60. * contains the PRB and two SGEs. From the second block, it's
  61. * consisted of four SGEs and called SGT. Calculate the
  62. * number of SGTs that fit into one page.
  63. */
  64. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  65. + 2 * sizeof(struct sil24_sge),
  66. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  67. / (4 * sizeof(struct sil24_sge)),
  68. /* This will give us one unused SGEs for ATA. This extra SGE
  69. * will be used to store CDB for ATAPI devices.
  70. */
  71. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  72. /*
  73. * Global controller registers (128 bytes @ BAR0)
  74. */
  75. /* 32 bit regs */
  76. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  77. HOST_CTRL = 0x40,
  78. HOST_IRQ_STAT = 0x44,
  79. HOST_PHY_CFG = 0x48,
  80. HOST_BIST_CTRL = 0x50,
  81. HOST_BIST_PTRN = 0x54,
  82. HOST_BIST_STAT = 0x58,
  83. HOST_MEM_BIST_STAT = 0x5c,
  84. HOST_FLASH_CMD = 0x70,
  85. /* 8 bit regs */
  86. HOST_FLASH_DATA = 0x74,
  87. HOST_TRANSITION_DETECT = 0x75,
  88. HOST_GPIO_CTRL = 0x76,
  89. HOST_I2C_ADDR = 0x78, /* 32 bit */
  90. HOST_I2C_DATA = 0x7c,
  91. HOST_I2C_XFER_CNT = 0x7e,
  92. HOST_I2C_CTRL = 0x7f,
  93. /* HOST_SLOT_STAT bits */
  94. HOST_SSTAT_ATTN = (1 << 31),
  95. /* HOST_CTRL bits */
  96. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  97. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  98. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  99. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  100. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  101. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  102. /*
  103. * Port registers
  104. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  105. */
  106. PORT_REGS_SIZE = 0x2000,
  107. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  108. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  109. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  110. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  111. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  112. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  113. /* 32 bit regs */
  114. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  115. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  116. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  117. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  118. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  119. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  120. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  121. PORT_CMD_ERR = 0x1024, /* command error number */
  122. PORT_FIS_CFG = 0x1028,
  123. PORT_FIFO_THRES = 0x102c,
  124. /* 16 bit regs */
  125. PORT_DECODE_ERR_CNT = 0x1040,
  126. PORT_DECODE_ERR_THRESH = 0x1042,
  127. PORT_CRC_ERR_CNT = 0x1044,
  128. PORT_CRC_ERR_THRESH = 0x1046,
  129. PORT_HSHK_ERR_CNT = 0x1048,
  130. PORT_HSHK_ERR_THRESH = 0x104a,
  131. /* 32 bit regs */
  132. PORT_PHY_CFG = 0x1050,
  133. PORT_SLOT_STAT = 0x1800,
  134. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  135. PORT_CONTEXT = 0x1e04,
  136. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  137. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  138. PORT_SCONTROL = 0x1f00,
  139. PORT_SSTATUS = 0x1f04,
  140. PORT_SERROR = 0x1f08,
  141. PORT_SACTIVE = 0x1f0c,
  142. /* PORT_CTRL_STAT bits */
  143. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  144. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  145. PORT_CS_INIT = (1 << 2), /* port initialize */
  146. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  147. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  148. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  149. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  150. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  151. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  152. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  153. /* bits[11:0] are masked */
  154. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  155. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  156. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  157. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  158. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  159. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  160. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  161. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  162. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  163. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  164. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  165. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  166. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  167. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  168. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  169. /* bits[27:16] are unmasked (raw) */
  170. PORT_IRQ_RAW_SHIFT = 16,
  171. PORT_IRQ_MASKED_MASK = 0x7ff,
  172. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  173. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  174. PORT_IRQ_STEER_SHIFT = 30,
  175. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  176. /* PORT_CMD_ERR constants */
  177. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  178. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  179. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  180. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  181. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  182. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  183. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  184. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  185. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  186. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  187. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  188. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  189. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  190. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  191. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  192. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  193. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  194. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  195. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  196. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  197. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  198. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  199. /* bits of PRB control field */
  200. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  201. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  202. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  203. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  204. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  205. /* PRB protocol field */
  206. PRB_PROT_PACKET = (1 << 0),
  207. PRB_PROT_TCQ = (1 << 1),
  208. PRB_PROT_NCQ = (1 << 2),
  209. PRB_PROT_READ = (1 << 3),
  210. PRB_PROT_WRITE = (1 << 4),
  211. PRB_PROT_TRANSPARENT = (1 << 5),
  212. /*
  213. * Other constants
  214. */
  215. SGE_TRM = (1 << 31), /* Last SGE in chain */
  216. SGE_LNK = (1 << 30), /* linked list
  217. Points to SGT, not SGE */
  218. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  219. data address ignored */
  220. SIL24_MAX_CMDS = 31,
  221. /* board id */
  222. BID_SIL3124 = 0,
  223. BID_SIL3132 = 1,
  224. BID_SIL3131 = 2,
  225. /* host flags */
  226. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  227. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  228. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  229. ATA_FLAG_AN | ATA_FLAG_PMP,
  230. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  231. IRQ_STAT_4PORTS = 0xf,
  232. };
  233. struct sil24_ata_block {
  234. struct sil24_prb prb;
  235. struct sil24_sge sge[SIL24_MAX_SGE];
  236. };
  237. struct sil24_atapi_block {
  238. struct sil24_prb prb;
  239. u8 cdb[16];
  240. struct sil24_sge sge[SIL24_MAX_SGE];
  241. };
  242. union sil24_cmd_block {
  243. struct sil24_ata_block ata;
  244. struct sil24_atapi_block atapi;
  245. };
  246. static struct sil24_cerr_info {
  247. unsigned int err_mask, action;
  248. const char *desc;
  249. } sil24_cerr_db[] = {
  250. [0] = { AC_ERR_DEV, 0,
  251. "device error" },
  252. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  253. "device error via D2H FIS" },
  254. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  255. "device error via SDB FIS" },
  256. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  257. "error in data FIS" },
  258. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  259. "failed to transmit command FIS" },
  260. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "protocol mismatch" },
  262. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "data directon mismatch" },
  264. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  265. "ran out of SGEs while writing" },
  266. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  267. "ran out of SGEs while reading" },
  268. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  269. "invalid data directon for ATAPI CDB" },
  270. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  271. "SGT not on qword boundary" },
  272. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  273. "PCI target abort while fetching SGT" },
  274. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI master abort while fetching SGT" },
  276. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI parity error while fetching SGT" },
  278. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  279. "PRB not on qword boundary" },
  280. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "PCI target abort while fetching PRB" },
  282. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI master abort while fetching PRB" },
  284. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI parity error while fetching PRB" },
  286. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "undefined error while transferring data" },
  288. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  289. "PCI target abort while transferring data" },
  290. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  291. "PCI master abort while transferring data" },
  292. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  293. "PCI parity error while transferring data" },
  294. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  295. "FIS received while sending service FIS" },
  296. };
  297. /*
  298. * ap->private_data
  299. *
  300. * The preview driver always returned 0 for status. We emulate it
  301. * here from the previous interrupt.
  302. */
  303. struct sil24_port_priv {
  304. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  305. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  306. int do_port_rst;
  307. };
  308. static void sil24_dev_config(struct ata_device *dev);
  309. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  310. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  311. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  312. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  313. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  314. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  315. static void sil24_pmp_attach(struct ata_port *ap);
  316. static void sil24_pmp_detach(struct ata_port *ap);
  317. static void sil24_freeze(struct ata_port *ap);
  318. static void sil24_thaw(struct ata_port *ap);
  319. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  320. unsigned long deadline);
  321. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  322. unsigned long deadline);
  323. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  324. unsigned long deadline);
  325. static void sil24_error_handler(struct ata_port *ap);
  326. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  327. static int sil24_port_start(struct ata_port *ap);
  328. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  329. #ifdef CONFIG_PM
  330. static int sil24_pci_device_resume(struct pci_dev *pdev);
  331. static int sil24_port_resume(struct ata_port *ap);
  332. #endif
  333. static const struct pci_device_id sil24_pci_tbl[] = {
  334. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  335. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  336. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  337. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  338. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  339. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  340. { } /* terminate list */
  341. };
  342. static struct pci_driver sil24_pci_driver = {
  343. .name = DRV_NAME,
  344. .id_table = sil24_pci_tbl,
  345. .probe = sil24_init_one,
  346. .remove = ata_pci_remove_one,
  347. #ifdef CONFIG_PM
  348. .suspend = ata_pci_device_suspend,
  349. .resume = sil24_pci_device_resume,
  350. #endif
  351. };
  352. static struct scsi_host_template sil24_sht = {
  353. ATA_NCQ_SHT(DRV_NAME),
  354. .can_queue = SIL24_MAX_CMDS,
  355. .sg_tablesize = SIL24_MAX_SGE,
  356. .dma_boundary = ATA_DMA_BOUNDARY,
  357. };
  358. static struct ata_port_operations sil24_ops = {
  359. .inherits = &sata_pmp_port_ops,
  360. .qc_defer = sil24_qc_defer,
  361. .qc_prep = sil24_qc_prep,
  362. .qc_issue = sil24_qc_issue,
  363. .qc_fill_rtf = sil24_qc_fill_rtf,
  364. .freeze = sil24_freeze,
  365. .thaw = sil24_thaw,
  366. .softreset = sil24_softreset,
  367. .hardreset = sil24_hardreset,
  368. .pmp_softreset = sil24_softreset,
  369. .pmp_hardreset = sil24_pmp_hardreset,
  370. .error_handler = sil24_error_handler,
  371. .post_internal_cmd = sil24_post_internal_cmd,
  372. .dev_config = sil24_dev_config,
  373. .scr_read = sil24_scr_read,
  374. .scr_write = sil24_scr_write,
  375. .pmp_attach = sil24_pmp_attach,
  376. .pmp_detach = sil24_pmp_detach,
  377. .port_start = sil24_port_start,
  378. #ifdef CONFIG_PM
  379. .port_resume = sil24_port_resume,
  380. #endif
  381. };
  382. /*
  383. * Use bits 30-31 of port_flags to encode available port numbers.
  384. * Current maxium is 4.
  385. */
  386. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  387. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  388. static const struct ata_port_info sil24_port_info[] = {
  389. /* sil_3124 */
  390. {
  391. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  392. SIL24_FLAG_PCIX_IRQ_WOC,
  393. .pio_mask = 0x1f, /* pio0-4 */
  394. .mwdma_mask = 0x07, /* mwdma0-2 */
  395. .udma_mask = ATA_UDMA5, /* udma0-5 */
  396. .port_ops = &sil24_ops,
  397. },
  398. /* sil_3132 */
  399. {
  400. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  401. .pio_mask = 0x1f, /* pio0-4 */
  402. .mwdma_mask = 0x07, /* mwdma0-2 */
  403. .udma_mask = ATA_UDMA5, /* udma0-5 */
  404. .port_ops = &sil24_ops,
  405. },
  406. /* sil_3131/sil_3531 */
  407. {
  408. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  409. .pio_mask = 0x1f, /* pio0-4 */
  410. .mwdma_mask = 0x07, /* mwdma0-2 */
  411. .udma_mask = ATA_UDMA5, /* udma0-5 */
  412. .port_ops = &sil24_ops,
  413. },
  414. };
  415. static int sil24_tag(int tag)
  416. {
  417. if (unlikely(ata_tag_internal(tag)))
  418. return 0;
  419. return tag;
  420. }
  421. static unsigned long sil24_port_offset(struct ata_port *ap)
  422. {
  423. return ap->port_no * PORT_REGS_SIZE;
  424. }
  425. static void __iomem *sil24_port_base(struct ata_port *ap)
  426. {
  427. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  428. }
  429. static void sil24_dev_config(struct ata_device *dev)
  430. {
  431. void __iomem *port = sil24_port_base(dev->link->ap);
  432. if (dev->cdb_len == 16)
  433. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  434. else
  435. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  436. }
  437. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  438. {
  439. void __iomem *port = sil24_port_base(ap);
  440. struct sil24_prb __iomem *prb;
  441. u8 fis[6 * 4];
  442. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  443. memcpy_fromio(fis, prb->fis, sizeof(fis));
  444. ata_tf_from_fis(fis, tf);
  445. }
  446. static int sil24_scr_map[] = {
  447. [SCR_CONTROL] = 0,
  448. [SCR_STATUS] = 1,
  449. [SCR_ERROR] = 2,
  450. [SCR_ACTIVE] = 3,
  451. };
  452. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  453. {
  454. void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
  455. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  456. void __iomem *addr;
  457. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  458. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  459. return 0;
  460. }
  461. return -EINVAL;
  462. }
  463. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  464. {
  465. void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
  466. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  467. void __iomem *addr;
  468. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  469. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  470. return 0;
  471. }
  472. return -EINVAL;
  473. }
  474. static void sil24_config_port(struct ata_port *ap)
  475. {
  476. void __iomem *port = sil24_port_base(ap);
  477. /* configure IRQ WoC */
  478. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  479. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  480. else
  481. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  482. /* zero error counters. */
  483. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  484. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  485. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  486. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  487. writel(0x0000, port + PORT_CRC_ERR_CNT);
  488. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  489. /* always use 64bit activation */
  490. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  491. /* clear port multiplier enable and resume bits */
  492. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  493. }
  494. static void sil24_config_pmp(struct ata_port *ap, int attached)
  495. {
  496. void __iomem *port = sil24_port_base(ap);
  497. if (attached)
  498. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  499. else
  500. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  501. }
  502. static void sil24_clear_pmp(struct ata_port *ap)
  503. {
  504. void __iomem *port = sil24_port_base(ap);
  505. int i;
  506. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  507. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  508. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  509. writel(0, pmp_base + PORT_PMP_STATUS);
  510. writel(0, pmp_base + PORT_PMP_QACTIVE);
  511. }
  512. }
  513. static int sil24_init_port(struct ata_port *ap)
  514. {
  515. void __iomem *port = sil24_port_base(ap);
  516. struct sil24_port_priv *pp = ap->private_data;
  517. u32 tmp;
  518. /* clear PMP error status */
  519. if (sata_pmp_attached(ap))
  520. sil24_clear_pmp(ap);
  521. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  522. ata_wait_register(port + PORT_CTRL_STAT,
  523. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  524. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  525. PORT_CS_RDY, 0, 10, 100);
  526. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  527. pp->do_port_rst = 1;
  528. ap->link.eh_context.i.action |= ATA_EH_RESET;
  529. return -EIO;
  530. }
  531. return 0;
  532. }
  533. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  534. const struct ata_taskfile *tf,
  535. int is_cmd, u32 ctrl,
  536. unsigned long timeout_msec)
  537. {
  538. void __iomem *port = sil24_port_base(ap);
  539. struct sil24_port_priv *pp = ap->private_data;
  540. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  541. dma_addr_t paddr = pp->cmd_block_dma;
  542. u32 irq_enabled, irq_mask, irq_stat;
  543. int rc;
  544. prb->ctrl = cpu_to_le16(ctrl);
  545. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  546. /* temporarily plug completion and error interrupts */
  547. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  548. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  549. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  550. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  551. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  552. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  553. 10, timeout_msec);
  554. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  555. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  556. if (irq_stat & PORT_IRQ_COMPLETE)
  557. rc = 0;
  558. else {
  559. /* force port into known state */
  560. sil24_init_port(ap);
  561. if (irq_stat & PORT_IRQ_ERROR)
  562. rc = -EIO;
  563. else
  564. rc = -EBUSY;
  565. }
  566. /* restore IRQ enabled */
  567. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  568. return rc;
  569. }
  570. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  571. unsigned long deadline)
  572. {
  573. struct ata_port *ap = link->ap;
  574. int pmp = sata_srst_pmp(link);
  575. unsigned long timeout_msec = 0;
  576. struct ata_taskfile tf;
  577. const char *reason;
  578. int rc;
  579. DPRINTK("ENTER\n");
  580. /* put the port into known state */
  581. if (sil24_init_port(ap)) {
  582. reason = "port not ready";
  583. goto err;
  584. }
  585. /* do SRST */
  586. if (time_after(deadline, jiffies))
  587. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  588. ata_tf_init(link->device, &tf); /* doesn't really matter */
  589. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  590. timeout_msec);
  591. if (rc == -EBUSY) {
  592. reason = "timeout";
  593. goto err;
  594. } else if (rc) {
  595. reason = "SRST command error";
  596. goto err;
  597. }
  598. sil24_read_tf(ap, 0, &tf);
  599. *class = ata_dev_classify(&tf);
  600. DPRINTK("EXIT, class=%u\n", *class);
  601. return 0;
  602. err:
  603. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  604. return -EIO;
  605. }
  606. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  607. unsigned long deadline)
  608. {
  609. struct ata_port *ap = link->ap;
  610. void __iomem *port = sil24_port_base(ap);
  611. struct sil24_port_priv *pp = ap->private_data;
  612. int did_port_rst = 0;
  613. const char *reason;
  614. int tout_msec, rc;
  615. u32 tmp;
  616. retry:
  617. /* Sometimes, DEV_RST is not enough to recover the controller.
  618. * This happens often after PM DMA CS errata.
  619. */
  620. if (pp->do_port_rst) {
  621. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  622. "state, performing PORT_RST\n");
  623. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  624. msleep(10);
  625. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  626. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  627. 10, 5000);
  628. /* restore port configuration */
  629. sil24_config_port(ap);
  630. sil24_config_pmp(ap, ap->nr_pmp_links);
  631. pp->do_port_rst = 0;
  632. did_port_rst = 1;
  633. }
  634. /* sil24 does the right thing(tm) without any protection */
  635. sata_set_spd(link);
  636. tout_msec = 100;
  637. if (ata_link_online(link))
  638. tout_msec = 5000;
  639. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  640. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  641. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  642. tout_msec);
  643. /* SStatus oscillates between zero and valid status after
  644. * DEV_RST, debounce it.
  645. */
  646. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  647. if (rc) {
  648. reason = "PHY debouncing failed";
  649. goto err;
  650. }
  651. if (tmp & PORT_CS_DEV_RST) {
  652. if (ata_link_offline(link))
  653. return 0;
  654. reason = "link not ready";
  655. goto err;
  656. }
  657. /* Sil24 doesn't store signature FIS after hardreset, so we
  658. * can't wait for BSY to clear. Some devices take a long time
  659. * to get ready and those devices will choke if we don't wait
  660. * for BSY clearance here. Tell libata to perform follow-up
  661. * softreset.
  662. */
  663. return -EAGAIN;
  664. err:
  665. if (!did_port_rst) {
  666. pp->do_port_rst = 1;
  667. goto retry;
  668. }
  669. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  670. return -EIO;
  671. }
  672. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  673. struct sil24_sge *sge)
  674. {
  675. struct scatterlist *sg;
  676. struct sil24_sge *last_sge = NULL;
  677. unsigned int si;
  678. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  679. sge->addr = cpu_to_le64(sg_dma_address(sg));
  680. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  681. sge->flags = 0;
  682. last_sge = sge;
  683. sge++;
  684. }
  685. last_sge->flags = cpu_to_le32(SGE_TRM);
  686. }
  687. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  688. {
  689. struct ata_link *link = qc->dev->link;
  690. struct ata_port *ap = link->ap;
  691. u8 prot = qc->tf.protocol;
  692. /*
  693. * There is a bug in the chip:
  694. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  695. * If the host issues a read request for LRAM and SActive registers
  696. * while active commands are available in the port, PRB/SGT data in
  697. * the LRAM can become corrupted. This issue applies only when
  698. * reading from, but not writing to, the LRAM.
  699. *
  700. * Therefore, reading LRAM when there is no particular error [and
  701. * other commands may be outstanding] is prohibited.
  702. *
  703. * To avoid this bug there are two situations where a command must run
  704. * exclusive of any other commands on the port:
  705. *
  706. * - ATAPI commands which check the sense data
  707. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  708. * set.
  709. *
  710. */
  711. int is_excl = (ata_is_atapi(prot) ||
  712. (qc->flags & ATA_QCFLAG_RESULT_TF));
  713. if (unlikely(ap->excl_link)) {
  714. if (link == ap->excl_link) {
  715. if (ap->nr_active_links)
  716. return ATA_DEFER_PORT;
  717. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  718. } else
  719. return ATA_DEFER_PORT;
  720. } else if (unlikely(is_excl)) {
  721. ap->excl_link = link;
  722. if (ap->nr_active_links)
  723. return ATA_DEFER_PORT;
  724. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  725. }
  726. return ata_std_qc_defer(qc);
  727. }
  728. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  729. {
  730. struct ata_port *ap = qc->ap;
  731. struct sil24_port_priv *pp = ap->private_data;
  732. union sil24_cmd_block *cb;
  733. struct sil24_prb *prb;
  734. struct sil24_sge *sge;
  735. u16 ctrl = 0;
  736. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  737. if (!ata_is_atapi(qc->tf.protocol)) {
  738. prb = &cb->ata.prb;
  739. sge = cb->ata.sge;
  740. } else {
  741. prb = &cb->atapi.prb;
  742. sge = cb->atapi.sge;
  743. memset(cb->atapi.cdb, 0, 32);
  744. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  745. if (ata_is_data(qc->tf.protocol)) {
  746. if (qc->tf.flags & ATA_TFLAG_WRITE)
  747. ctrl = PRB_CTRL_PACKET_WRITE;
  748. else
  749. ctrl = PRB_CTRL_PACKET_READ;
  750. }
  751. }
  752. prb->ctrl = cpu_to_le16(ctrl);
  753. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  754. if (qc->flags & ATA_QCFLAG_DMAMAP)
  755. sil24_fill_sg(qc, sge);
  756. }
  757. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  758. {
  759. struct ata_port *ap = qc->ap;
  760. struct sil24_port_priv *pp = ap->private_data;
  761. void __iomem *port = sil24_port_base(ap);
  762. unsigned int tag = sil24_tag(qc->tag);
  763. dma_addr_t paddr;
  764. void __iomem *activate;
  765. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  766. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  767. writel((u32)paddr, activate);
  768. writel((u64)paddr >> 32, activate + 4);
  769. return 0;
  770. }
  771. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  772. {
  773. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  774. return true;
  775. }
  776. static void sil24_pmp_attach(struct ata_port *ap)
  777. {
  778. sil24_config_pmp(ap, 1);
  779. sil24_init_port(ap);
  780. }
  781. static void sil24_pmp_detach(struct ata_port *ap)
  782. {
  783. sil24_init_port(ap);
  784. sil24_config_pmp(ap, 0);
  785. }
  786. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  787. unsigned long deadline)
  788. {
  789. int rc;
  790. rc = sil24_init_port(link->ap);
  791. if (rc) {
  792. ata_link_printk(link, KERN_ERR,
  793. "hardreset failed (port not ready)\n");
  794. return rc;
  795. }
  796. return sata_std_hardreset(link, class, deadline);
  797. }
  798. static void sil24_freeze(struct ata_port *ap)
  799. {
  800. void __iomem *port = sil24_port_base(ap);
  801. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  802. * PORT_IRQ_ENABLE instead.
  803. */
  804. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  805. }
  806. static void sil24_thaw(struct ata_port *ap)
  807. {
  808. void __iomem *port = sil24_port_base(ap);
  809. u32 tmp;
  810. /* clear IRQ */
  811. tmp = readl(port + PORT_IRQ_STAT);
  812. writel(tmp, port + PORT_IRQ_STAT);
  813. /* turn IRQ back on */
  814. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  815. }
  816. static void sil24_error_intr(struct ata_port *ap)
  817. {
  818. void __iomem *port = sil24_port_base(ap);
  819. struct sil24_port_priv *pp = ap->private_data;
  820. struct ata_queued_cmd *qc = NULL;
  821. struct ata_link *link;
  822. struct ata_eh_info *ehi;
  823. int abort = 0, freeze = 0;
  824. u32 irq_stat;
  825. /* on error, we need to clear IRQ explicitly */
  826. irq_stat = readl(port + PORT_IRQ_STAT);
  827. writel(irq_stat, port + PORT_IRQ_STAT);
  828. /* first, analyze and record host port events */
  829. link = &ap->link;
  830. ehi = &link->eh_info;
  831. ata_ehi_clear_desc(ehi);
  832. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  833. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  834. ata_ehi_push_desc(ehi, "SDB notify");
  835. sata_async_notification(ap);
  836. }
  837. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  838. ata_ehi_hotplugged(ehi);
  839. ata_ehi_push_desc(ehi, "%s",
  840. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  841. "PHY RDY changed" : "device exchanged");
  842. freeze = 1;
  843. }
  844. if (irq_stat & PORT_IRQ_UNK_FIS) {
  845. ehi->err_mask |= AC_ERR_HSM;
  846. ehi->action |= ATA_EH_RESET;
  847. ata_ehi_push_desc(ehi, "unknown FIS");
  848. freeze = 1;
  849. }
  850. /* deal with command error */
  851. if (irq_stat & PORT_IRQ_ERROR) {
  852. struct sil24_cerr_info *ci = NULL;
  853. unsigned int err_mask = 0, action = 0;
  854. u32 context, cerr;
  855. int pmp;
  856. abort = 1;
  857. /* DMA Context Switch Failure in Port Multiplier Mode
  858. * errata. If we have active commands to 3 or more
  859. * devices, any error condition on active devices can
  860. * corrupt DMA context switching.
  861. */
  862. if (ap->nr_active_links >= 3) {
  863. ehi->err_mask |= AC_ERR_OTHER;
  864. ehi->action |= ATA_EH_RESET;
  865. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  866. pp->do_port_rst = 1;
  867. freeze = 1;
  868. }
  869. /* find out the offending link and qc */
  870. if (sata_pmp_attached(ap)) {
  871. context = readl(port + PORT_CONTEXT);
  872. pmp = (context >> 5) & 0xf;
  873. if (pmp < ap->nr_pmp_links) {
  874. link = &ap->pmp_link[pmp];
  875. ehi = &link->eh_info;
  876. qc = ata_qc_from_tag(ap, link->active_tag);
  877. ata_ehi_clear_desc(ehi);
  878. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  879. irq_stat);
  880. } else {
  881. err_mask |= AC_ERR_HSM;
  882. action |= ATA_EH_RESET;
  883. freeze = 1;
  884. }
  885. } else
  886. qc = ata_qc_from_tag(ap, link->active_tag);
  887. /* analyze CMD_ERR */
  888. cerr = readl(port + PORT_CMD_ERR);
  889. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  890. ci = &sil24_cerr_db[cerr];
  891. if (ci && ci->desc) {
  892. err_mask |= ci->err_mask;
  893. action |= ci->action;
  894. if (action & ATA_EH_RESET)
  895. freeze = 1;
  896. ata_ehi_push_desc(ehi, "%s", ci->desc);
  897. } else {
  898. err_mask |= AC_ERR_OTHER;
  899. action |= ATA_EH_RESET;
  900. freeze = 1;
  901. ata_ehi_push_desc(ehi, "unknown command error %d",
  902. cerr);
  903. }
  904. /* record error info */
  905. if (qc)
  906. qc->err_mask |= err_mask;
  907. else
  908. ehi->err_mask |= err_mask;
  909. ehi->action |= action;
  910. /* if PMP, resume */
  911. if (sata_pmp_attached(ap))
  912. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  913. }
  914. /* freeze or abort */
  915. if (freeze)
  916. ata_port_freeze(ap);
  917. else if (abort) {
  918. if (qc)
  919. ata_link_abort(qc->dev->link);
  920. else
  921. ata_port_abort(ap);
  922. }
  923. }
  924. static inline void sil24_host_intr(struct ata_port *ap)
  925. {
  926. void __iomem *port = sil24_port_base(ap);
  927. u32 slot_stat, qc_active;
  928. int rc;
  929. /* If PCIX_IRQ_WOC, there's an inherent race window between
  930. * clearing IRQ pending status and reading PORT_SLOT_STAT
  931. * which may cause spurious interrupts afterwards. This is
  932. * unavoidable and much better than losing interrupts which
  933. * happens if IRQ pending is cleared after reading
  934. * PORT_SLOT_STAT.
  935. */
  936. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  937. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  938. slot_stat = readl(port + PORT_SLOT_STAT);
  939. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  940. sil24_error_intr(ap);
  941. return;
  942. }
  943. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  944. rc = ata_qc_complete_multiple(ap, qc_active);
  945. if (rc > 0)
  946. return;
  947. if (rc < 0) {
  948. struct ata_eh_info *ehi = &ap->link.eh_info;
  949. ehi->err_mask |= AC_ERR_HSM;
  950. ehi->action |= ATA_EH_RESET;
  951. ata_port_freeze(ap);
  952. return;
  953. }
  954. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  955. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  956. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  957. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  958. slot_stat, ap->link.active_tag, ap->link.sactive);
  959. }
  960. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  961. {
  962. struct ata_host *host = dev_instance;
  963. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  964. unsigned handled = 0;
  965. u32 status;
  966. int i;
  967. status = readl(host_base + HOST_IRQ_STAT);
  968. if (status == 0xffffffff) {
  969. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  970. "PCI fault or device removal?\n");
  971. goto out;
  972. }
  973. if (!(status & IRQ_STAT_4PORTS))
  974. goto out;
  975. spin_lock(&host->lock);
  976. for (i = 0; i < host->n_ports; i++)
  977. if (status & (1 << i)) {
  978. struct ata_port *ap = host->ports[i];
  979. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  980. sil24_host_intr(ap);
  981. handled++;
  982. } else
  983. printk(KERN_ERR DRV_NAME
  984. ": interrupt from disabled port %d\n", i);
  985. }
  986. spin_unlock(&host->lock);
  987. out:
  988. return IRQ_RETVAL(handled);
  989. }
  990. static void sil24_error_handler(struct ata_port *ap)
  991. {
  992. struct sil24_port_priv *pp = ap->private_data;
  993. if (sil24_init_port(ap))
  994. ata_eh_freeze_port(ap);
  995. sata_pmp_error_handler(ap);
  996. pp->do_port_rst = 0;
  997. }
  998. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  999. {
  1000. struct ata_port *ap = qc->ap;
  1001. /* make DMA engine forget about the failed command */
  1002. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1003. ata_eh_freeze_port(ap);
  1004. }
  1005. static int sil24_port_start(struct ata_port *ap)
  1006. {
  1007. struct device *dev = ap->host->dev;
  1008. struct sil24_port_priv *pp;
  1009. union sil24_cmd_block *cb;
  1010. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1011. dma_addr_t cb_dma;
  1012. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1013. if (!pp)
  1014. return -ENOMEM;
  1015. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1016. if (!cb)
  1017. return -ENOMEM;
  1018. memset(cb, 0, cb_size);
  1019. pp->cmd_block = cb;
  1020. pp->cmd_block_dma = cb_dma;
  1021. ap->private_data = pp;
  1022. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1023. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1024. return 0;
  1025. }
  1026. static void sil24_init_controller(struct ata_host *host)
  1027. {
  1028. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1029. u32 tmp;
  1030. int i;
  1031. /* GPIO off */
  1032. writel(0, host_base + HOST_FLASH_CMD);
  1033. /* clear global reset & mask interrupts during initialization */
  1034. writel(0, host_base + HOST_CTRL);
  1035. /* init ports */
  1036. for (i = 0; i < host->n_ports; i++) {
  1037. struct ata_port *ap = host->ports[i];
  1038. void __iomem *port = sil24_port_base(ap);
  1039. /* Initial PHY setting */
  1040. writel(0x20c, port + PORT_PHY_CFG);
  1041. /* Clear port RST */
  1042. tmp = readl(port + PORT_CTRL_STAT);
  1043. if (tmp & PORT_CS_PORT_RST) {
  1044. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1045. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1046. PORT_CS_PORT_RST,
  1047. PORT_CS_PORT_RST, 10, 100);
  1048. if (tmp & PORT_CS_PORT_RST)
  1049. dev_printk(KERN_ERR, host->dev,
  1050. "failed to clear port RST\n");
  1051. }
  1052. /* configure port */
  1053. sil24_config_port(ap);
  1054. }
  1055. /* Turn on interrupts */
  1056. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1057. }
  1058. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1059. {
  1060. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1061. static int printed_version;
  1062. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1063. const struct ata_port_info *ppi[] = { &pi, NULL };
  1064. void __iomem * const *iomap;
  1065. struct ata_host *host;
  1066. int rc;
  1067. u32 tmp;
  1068. /* cause link error if sil24_cmd_block is sized wrongly */
  1069. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1070. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1071. if (!printed_version++)
  1072. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1073. /* acquire resources */
  1074. rc = pcim_enable_device(pdev);
  1075. if (rc)
  1076. return rc;
  1077. rc = pcim_iomap_regions(pdev,
  1078. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1079. DRV_NAME);
  1080. if (rc)
  1081. return rc;
  1082. iomap = pcim_iomap_table(pdev);
  1083. /* apply workaround for completion IRQ loss on PCI-X errata */
  1084. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1085. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1086. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1087. dev_printk(KERN_INFO, &pdev->dev,
  1088. "Applying completion IRQ loss on PCI-X "
  1089. "errata fix\n");
  1090. else
  1091. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1092. }
  1093. /* allocate and fill host */
  1094. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1095. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1096. if (!host)
  1097. return -ENOMEM;
  1098. host->iomap = iomap;
  1099. /* configure and activate the device */
  1100. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1101. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1102. if (rc) {
  1103. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1104. if (rc) {
  1105. dev_printk(KERN_ERR, &pdev->dev,
  1106. "64-bit DMA enable failed\n");
  1107. return rc;
  1108. }
  1109. }
  1110. } else {
  1111. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1112. if (rc) {
  1113. dev_printk(KERN_ERR, &pdev->dev,
  1114. "32-bit DMA enable failed\n");
  1115. return rc;
  1116. }
  1117. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1118. if (rc) {
  1119. dev_printk(KERN_ERR, &pdev->dev,
  1120. "32-bit consistent DMA enable failed\n");
  1121. return rc;
  1122. }
  1123. }
  1124. sil24_init_controller(host);
  1125. pci_set_master(pdev);
  1126. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1127. &sil24_sht);
  1128. }
  1129. #ifdef CONFIG_PM
  1130. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1131. {
  1132. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1133. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1134. int rc;
  1135. rc = ata_pci_device_do_resume(pdev);
  1136. if (rc)
  1137. return rc;
  1138. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1139. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1140. sil24_init_controller(host);
  1141. ata_host_resume(host);
  1142. return 0;
  1143. }
  1144. static int sil24_port_resume(struct ata_port *ap)
  1145. {
  1146. sil24_config_pmp(ap, ap->nr_pmp_links);
  1147. return 0;
  1148. }
  1149. #endif
  1150. static int __init sil24_init(void)
  1151. {
  1152. return pci_register_driver(&sil24_pci_driver);
  1153. }
  1154. static void __exit sil24_exit(void)
  1155. {
  1156. pci_unregister_driver(&sil24_pci_driver);
  1157. }
  1158. MODULE_AUTHOR("Tejun Heo");
  1159. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1160. MODULE_LICENSE("GPL");
  1161. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1162. module_init(sil24_init);
  1163. module_exit(sil24_exit);