pata_sis.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864
  1. /*
  2. * pata_sis.c - SiS ATA driver
  3. *
  4. * (C) 2005 Red Hat <alan@redhat.com>
  5. * (C) 2007 Bartlomiej Zolnierkiewicz
  6. *
  7. * Based upon linux/drivers/ide/pci/sis5513.c
  8. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  9. * Copyright (C) 2002 Lionel Bouton <Lionel.Bouton@inet6.fr>, Maintainer
  10. * Copyright (C) 2003 Vojtech Pavlik <vojtech@suse.cz>
  11. * SiS Taiwan : for direct support and hardware.
  12. * Daniela Engert : for initial ATA100 advices and numerous others.
  13. * John Fremlin, Manfred Spraul, Dave Morgan, Peter Kjellerstedt :
  14. * for checking code correctness, providing patches.
  15. * Original tests and design on the SiS620 chipset.
  16. * ATA100 tests and design on the SiS735 chipset.
  17. * ATA16/33 support from specs
  18. * ATA133 support for SiS961/962 by L.C. Chang <lcchang@sis.com.tw>
  19. *
  20. *
  21. * TODO
  22. * Check MWDMA on drives that don't support MWDMA speed pio cycles ?
  23. * More Testing
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <scsi/scsi_host.h>
  33. #include <linux/libata.h>
  34. #include <linux/ata.h>
  35. #include "sis.h"
  36. #define DRV_NAME "pata_sis"
  37. #define DRV_VERSION "0.5.2"
  38. struct sis_chipset {
  39. u16 device; /* PCI host ID */
  40. const struct ata_port_info *info; /* Info block */
  41. /* Probably add family, cable detect type etc here to clean
  42. up code later */
  43. };
  44. struct sis_laptop {
  45. u16 device;
  46. u16 subvendor;
  47. u16 subdevice;
  48. };
  49. static const struct sis_laptop sis_laptop[] = {
  50. /* devid, subvendor, subdev */
  51. { 0x5513, 0x1043, 0x1107 }, /* ASUS A6K */
  52. { 0x5513, 0x1734, 0x105F }, /* FSC Amilo A1630 */
  53. { 0x5513, 0x1071, 0x8640 }, /* EasyNote K5305 */
  54. /* end marker */
  55. { 0, }
  56. };
  57. static int sis_short_ata40(struct pci_dev *dev)
  58. {
  59. const struct sis_laptop *lap = &sis_laptop[0];
  60. while (lap->device) {
  61. if (lap->device == dev->device &&
  62. lap->subvendor == dev->subsystem_vendor &&
  63. lap->subdevice == dev->subsystem_device)
  64. return 1;
  65. lap++;
  66. }
  67. return 0;
  68. }
  69. /**
  70. * sis_old_port_base - return PCI configuration base for dev
  71. * @adev: device
  72. *
  73. * Returns the base of the PCI configuration registers for this port
  74. * number.
  75. */
  76. static int sis_old_port_base(struct ata_device *adev)
  77. {
  78. return 0x40 + (4 * adev->link->ap->port_no) + (2 * adev->devno);
  79. }
  80. /**
  81. * sis_133_cable_detect - check for 40/80 pin
  82. * @ap: Port
  83. * @deadline: deadline jiffies for the operation
  84. *
  85. * Perform cable detection for the later UDMA133 capable
  86. * SiS chipset.
  87. */
  88. static int sis_133_cable_detect(struct ata_port *ap)
  89. {
  90. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  91. u16 tmp;
  92. /* The top bit of this register is the cable detect bit */
  93. pci_read_config_word(pdev, 0x50 + 2 * ap->port_no, &tmp);
  94. if ((tmp & 0x8000) && !sis_short_ata40(pdev))
  95. return ATA_CBL_PATA40;
  96. return ATA_CBL_PATA80;
  97. }
  98. /**
  99. * sis_66_cable_detect - check for 40/80 pin
  100. * @ap: Port
  101. * @deadline: deadline jiffies for the operation
  102. *
  103. * Perform cable detection on the UDMA66, UDMA100 and early UDMA133
  104. * SiS IDE controllers.
  105. */
  106. static int sis_66_cable_detect(struct ata_port *ap)
  107. {
  108. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  109. u8 tmp;
  110. /* Older chips keep cable detect in bits 4/5 of reg 0x48 */
  111. pci_read_config_byte(pdev, 0x48, &tmp);
  112. tmp >>= ap->port_no;
  113. if ((tmp & 0x10) && !sis_short_ata40(pdev))
  114. return ATA_CBL_PATA40;
  115. return ATA_CBL_PATA80;
  116. }
  117. /**
  118. * sis_pre_reset - probe begin
  119. * @link: ATA link
  120. * @deadline: deadline jiffies for the operation
  121. *
  122. * Set up cable type and use generic probe init
  123. */
  124. static int sis_pre_reset(struct ata_link *link, unsigned long deadline)
  125. {
  126. static const struct pci_bits sis_enable_bits[] = {
  127. { 0x4aU, 1U, 0x02UL, 0x02UL }, /* port 0 */
  128. { 0x4aU, 1U, 0x04UL, 0x04UL }, /* port 1 */
  129. };
  130. struct ata_port *ap = link->ap;
  131. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  132. if (!pci_test_config_bits(pdev, &sis_enable_bits[ap->port_no]))
  133. return -ENOENT;
  134. /* Clear the FIFO settings. We can't enable the FIFO until
  135. we know we are poking at a disk */
  136. pci_write_config_byte(pdev, 0x4B, 0);
  137. return ata_sff_prereset(link, deadline);
  138. }
  139. /**
  140. * sis_set_fifo - Set RWP fifo bits for this device
  141. * @ap: Port
  142. * @adev: Device
  143. *
  144. * SIS chipsets implement prefetch/postwrite bits for each device
  145. * on both channels. This functionality is not ATAPI compatible and
  146. * must be configured according to the class of device present
  147. */
  148. static void sis_set_fifo(struct ata_port *ap, struct ata_device *adev)
  149. {
  150. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  151. u8 fifoctrl;
  152. u8 mask = 0x11;
  153. mask <<= (2 * ap->port_no);
  154. mask <<= adev->devno;
  155. /* This holds various bits including the FIFO control */
  156. pci_read_config_byte(pdev, 0x4B, &fifoctrl);
  157. fifoctrl &= ~mask;
  158. /* Enable for ATA (disk) only */
  159. if (adev->class == ATA_DEV_ATA)
  160. fifoctrl |= mask;
  161. pci_write_config_byte(pdev, 0x4B, fifoctrl);
  162. }
  163. /**
  164. * sis_old_set_piomode - Initialize host controller PATA PIO timings
  165. * @ap: Port whose timings we are configuring
  166. * @adev: Device we are configuring for.
  167. *
  168. * Set PIO mode for device, in host controller PCI config space. This
  169. * function handles PIO set up for all chips that are pre ATA100 and
  170. * also early ATA100 devices.
  171. *
  172. * LOCKING:
  173. * None (inherited from caller).
  174. */
  175. static void sis_old_set_piomode (struct ata_port *ap, struct ata_device *adev)
  176. {
  177. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  178. int port = sis_old_port_base(adev);
  179. u8 t1, t2;
  180. int speed = adev->pio_mode - XFER_PIO_0;
  181. const u8 active[] = { 0x00, 0x07, 0x04, 0x03, 0x01 };
  182. const u8 recovery[] = { 0x00, 0x06, 0x04, 0x03, 0x03 };
  183. sis_set_fifo(ap, adev);
  184. pci_read_config_byte(pdev, port, &t1);
  185. pci_read_config_byte(pdev, port + 1, &t2);
  186. t1 &= ~0x0F; /* Clear active/recovery timings */
  187. t2 &= ~0x07;
  188. t1 |= active[speed];
  189. t2 |= recovery[speed];
  190. pci_write_config_byte(pdev, port, t1);
  191. pci_write_config_byte(pdev, port + 1, t2);
  192. }
  193. /**
  194. * sis_100_set_piomode - Initialize host controller PATA PIO timings
  195. * @ap: Port whose timings we are configuring
  196. * @adev: Device we are configuring for.
  197. *
  198. * Set PIO mode for device, in host controller PCI config space. This
  199. * function handles PIO set up for ATA100 devices and early ATA133.
  200. *
  201. * LOCKING:
  202. * None (inherited from caller).
  203. */
  204. static void sis_100_set_piomode (struct ata_port *ap, struct ata_device *adev)
  205. {
  206. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  207. int port = sis_old_port_base(adev);
  208. int speed = adev->pio_mode - XFER_PIO_0;
  209. const u8 actrec[] = { 0x00, 0x67, 0x44, 0x33, 0x31 };
  210. sis_set_fifo(ap, adev);
  211. pci_write_config_byte(pdev, port, actrec[speed]);
  212. }
  213. /**
  214. * sis_133_set_piomode - Initialize host controller PATA PIO timings
  215. * @ap: Port whose timings we are configuring
  216. * @adev: Device we are configuring for.
  217. *
  218. * Set PIO mode for device, in host controller PCI config space. This
  219. * function handles PIO set up for the later ATA133 devices.
  220. *
  221. * LOCKING:
  222. * None (inherited from caller).
  223. */
  224. static void sis_133_set_piomode (struct ata_port *ap, struct ata_device *adev)
  225. {
  226. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  227. int port = 0x40;
  228. u32 t1;
  229. u32 reg54;
  230. int speed = adev->pio_mode - XFER_PIO_0;
  231. const u32 timing133[] = {
  232. 0x28269000, /* Recovery << 24 | Act << 16 | Ini << 12 */
  233. 0x0C266000,
  234. 0x04263000,
  235. 0x0C0A3000,
  236. 0x05093000
  237. };
  238. const u32 timing100[] = {
  239. 0x1E1C6000, /* Recovery << 24 | Act << 16 | Ini << 12 */
  240. 0x091C4000,
  241. 0x031C2000,
  242. 0x09072000,
  243. 0x04062000
  244. };
  245. sis_set_fifo(ap, adev);
  246. /* If bit 14 is set then the registers are mapped at 0x70 not 0x40 */
  247. pci_read_config_dword(pdev, 0x54, &reg54);
  248. if (reg54 & 0x40000000)
  249. port = 0x70;
  250. port += 8 * ap->port_no + 4 * adev->devno;
  251. pci_read_config_dword(pdev, port, &t1);
  252. t1 &= 0xC0C00FFF; /* Mask out timing */
  253. if (t1 & 0x08) /* 100 or 133 ? */
  254. t1 |= timing133[speed];
  255. else
  256. t1 |= timing100[speed];
  257. pci_write_config_byte(pdev, port, t1);
  258. }
  259. /**
  260. * sis_old_set_dmamode - Initialize host controller PATA DMA timings
  261. * @ap: Port whose timings we are configuring
  262. * @adev: Device to program
  263. *
  264. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  265. * Handles pre UDMA and UDMA33 devices. Supports MWDMA as well unlike
  266. * the old ide/pci driver.
  267. *
  268. * LOCKING:
  269. * None (inherited from caller).
  270. */
  271. static void sis_old_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  272. {
  273. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  274. int speed = adev->dma_mode - XFER_MW_DMA_0;
  275. int drive_pci = sis_old_port_base(adev);
  276. u16 timing;
  277. const u16 mwdma_bits[] = { 0x008, 0x302, 0x301 };
  278. const u16 udma_bits[] = { 0xE000, 0xC000, 0xA000 };
  279. pci_read_config_word(pdev, drive_pci, &timing);
  280. if (adev->dma_mode < XFER_UDMA_0) {
  281. /* bits 3-0 hold recovery timing bits 8-10 active timing and
  282. the higher bits are dependant on the device */
  283. timing &= ~0x870F;
  284. timing |= mwdma_bits[speed];
  285. } else {
  286. /* Bit 15 is UDMA on/off, bit 13-14 are cycle time */
  287. speed = adev->dma_mode - XFER_UDMA_0;
  288. timing &= ~0x6000;
  289. timing |= udma_bits[speed];
  290. }
  291. pci_write_config_word(pdev, drive_pci, timing);
  292. }
  293. /**
  294. * sis_66_set_dmamode - Initialize host controller PATA DMA timings
  295. * @ap: Port whose timings we are configuring
  296. * @adev: Device to program
  297. *
  298. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  299. * Handles UDMA66 and early UDMA100 devices. Supports MWDMA as well unlike
  300. * the old ide/pci driver.
  301. *
  302. * LOCKING:
  303. * None (inherited from caller).
  304. */
  305. static void sis_66_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  306. {
  307. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  308. int speed = adev->dma_mode - XFER_MW_DMA_0;
  309. int drive_pci = sis_old_port_base(adev);
  310. u16 timing;
  311. /* MWDMA 0-2 and UDMA 0-5 */
  312. const u16 mwdma_bits[] = { 0x008, 0x302, 0x301 };
  313. const u16 udma_bits[] = { 0xF000, 0xD000, 0xB000, 0xA000, 0x9000, 0x8000 };
  314. pci_read_config_word(pdev, drive_pci, &timing);
  315. if (adev->dma_mode < XFER_UDMA_0) {
  316. /* bits 3-0 hold recovery timing bits 8-10 active timing and
  317. the higher bits are dependant on the device, bit 15 udma */
  318. timing &= ~0x870F;
  319. timing |= mwdma_bits[speed];
  320. } else {
  321. /* Bit 15 is UDMA on/off, bit 12-14 are cycle time */
  322. speed = adev->dma_mode - XFER_UDMA_0;
  323. timing &= ~0xF000;
  324. timing |= udma_bits[speed];
  325. }
  326. pci_write_config_word(pdev, drive_pci, timing);
  327. }
  328. /**
  329. * sis_100_set_dmamode - Initialize host controller PATA DMA timings
  330. * @ap: Port whose timings we are configuring
  331. * @adev: Device to program
  332. *
  333. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  334. * Handles UDMA66 and early UDMA100 devices.
  335. *
  336. * LOCKING:
  337. * None (inherited from caller).
  338. */
  339. static void sis_100_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  340. {
  341. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  342. int speed = adev->dma_mode - XFER_MW_DMA_0;
  343. int drive_pci = sis_old_port_base(adev);
  344. u8 timing;
  345. const u8 udma_bits[] = { 0x8B, 0x87, 0x85, 0x83, 0x82, 0x81};
  346. pci_read_config_byte(pdev, drive_pci + 1, &timing);
  347. if (adev->dma_mode < XFER_UDMA_0) {
  348. /* NOT SUPPORTED YET: NEED DATA SHEET. DITTO IN OLD DRIVER */
  349. } else {
  350. /* Bit 7 is UDMA on/off, bit 0-3 are cycle time */
  351. speed = adev->dma_mode - XFER_UDMA_0;
  352. timing &= ~0x8F;
  353. timing |= udma_bits[speed];
  354. }
  355. pci_write_config_byte(pdev, drive_pci + 1, timing);
  356. }
  357. /**
  358. * sis_133_early_set_dmamode - Initialize host controller PATA DMA timings
  359. * @ap: Port whose timings we are configuring
  360. * @adev: Device to program
  361. *
  362. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  363. * Handles early SiS 961 bridges.
  364. *
  365. * LOCKING:
  366. * None (inherited from caller).
  367. */
  368. static void sis_133_early_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  369. {
  370. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  371. int speed = adev->dma_mode - XFER_MW_DMA_0;
  372. int drive_pci = sis_old_port_base(adev);
  373. u8 timing;
  374. /* Low 4 bits are timing */
  375. static const u8 udma_bits[] = { 0x8F, 0x8A, 0x87, 0x85, 0x83, 0x82, 0x81};
  376. pci_read_config_byte(pdev, drive_pci + 1, &timing);
  377. if (adev->dma_mode < XFER_UDMA_0) {
  378. /* NOT SUPPORTED YET: NEED DATA SHEET. DITTO IN OLD DRIVER */
  379. } else {
  380. /* Bit 7 is UDMA on/off, bit 0-3 are cycle time */
  381. speed = adev->dma_mode - XFER_UDMA_0;
  382. timing &= ~0x8F;
  383. timing |= udma_bits[speed];
  384. }
  385. pci_write_config_byte(pdev, drive_pci + 1, timing);
  386. }
  387. /**
  388. * sis_133_set_dmamode - Initialize host controller PATA DMA timings
  389. * @ap: Port whose timings we are configuring
  390. * @adev: Device to program
  391. *
  392. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  393. *
  394. * LOCKING:
  395. * None (inherited from caller).
  396. */
  397. static void sis_133_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  398. {
  399. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  400. int speed = adev->dma_mode - XFER_MW_DMA_0;
  401. int port = 0x40;
  402. u32 t1;
  403. u32 reg54;
  404. /* bits 4- cycle time 8 - cvs time */
  405. static const u32 timing_u100[] = { 0x6B0, 0x470, 0x350, 0x140, 0x120, 0x110, 0x000 };
  406. static const u32 timing_u133[] = { 0x9F0, 0x6A0, 0x470, 0x250, 0x230, 0x220, 0x210 };
  407. /* If bit 14 is set then the registers are mapped at 0x70 not 0x40 */
  408. pci_read_config_dword(pdev, 0x54, &reg54);
  409. if (reg54 & 0x40000000)
  410. port = 0x70;
  411. port += (8 * ap->port_no) + (4 * adev->devno);
  412. pci_read_config_dword(pdev, port, &t1);
  413. if (adev->dma_mode < XFER_UDMA_0) {
  414. t1 &= ~0x00000004;
  415. /* FIXME: need data sheet to add MWDMA here. Also lacking on
  416. ide/pci driver */
  417. } else {
  418. speed = adev->dma_mode - XFER_UDMA_0;
  419. /* if & 8 no UDMA133 - need info for ... */
  420. t1 &= ~0x00000FF0;
  421. t1 |= 0x00000004;
  422. if (t1 & 0x08)
  423. t1 |= timing_u133[speed];
  424. else
  425. t1 |= timing_u100[speed];
  426. }
  427. pci_write_config_dword(pdev, port, t1);
  428. }
  429. static struct scsi_host_template sis_sht = {
  430. ATA_BMDMA_SHT(DRV_NAME),
  431. };
  432. static struct ata_port_operations sis_133_for_sata_ops = {
  433. .inherits = &ata_bmdma_port_ops,
  434. .set_piomode = sis_133_set_piomode,
  435. .set_dmamode = sis_133_set_dmamode,
  436. .cable_detect = sis_133_cable_detect,
  437. };
  438. static struct ata_port_operations sis_base_ops = {
  439. .inherits = &ata_bmdma_port_ops,
  440. .prereset = sis_pre_reset,
  441. };
  442. static struct ata_port_operations sis_133_ops = {
  443. .inherits = &sis_base_ops,
  444. .set_piomode = sis_133_set_piomode,
  445. .set_dmamode = sis_133_set_dmamode,
  446. .cable_detect = sis_133_cable_detect,
  447. };
  448. static struct ata_port_operations sis_133_early_ops = {
  449. .inherits = &sis_base_ops,
  450. .set_piomode = sis_100_set_piomode,
  451. .set_dmamode = sis_133_early_set_dmamode,
  452. .cable_detect = sis_66_cable_detect,
  453. };
  454. static struct ata_port_operations sis_100_ops = {
  455. .inherits = &sis_base_ops,
  456. .set_piomode = sis_100_set_piomode,
  457. .set_dmamode = sis_100_set_dmamode,
  458. .cable_detect = sis_66_cable_detect,
  459. };
  460. static struct ata_port_operations sis_66_ops = {
  461. .inherits = &sis_base_ops,
  462. .set_piomode = sis_old_set_piomode,
  463. .set_dmamode = sis_66_set_dmamode,
  464. .cable_detect = sis_66_cable_detect,
  465. };
  466. static struct ata_port_operations sis_old_ops = {
  467. .inherits = &sis_base_ops,
  468. .set_piomode = sis_old_set_piomode,
  469. .set_dmamode = sis_old_set_dmamode,
  470. .cable_detect = ata_cable_40wire,
  471. };
  472. static const struct ata_port_info sis_info = {
  473. .flags = ATA_FLAG_SLAVE_POSS,
  474. .pio_mask = 0x1f, /* pio0-4 */
  475. .mwdma_mask = 0x07,
  476. .udma_mask = 0,
  477. .port_ops = &sis_old_ops,
  478. };
  479. static const struct ata_port_info sis_info33 = {
  480. .flags = ATA_FLAG_SLAVE_POSS,
  481. .pio_mask = 0x1f, /* pio0-4 */
  482. .mwdma_mask = 0x07,
  483. .udma_mask = ATA_UDMA2, /* UDMA 33 */
  484. .port_ops = &sis_old_ops,
  485. };
  486. static const struct ata_port_info sis_info66 = {
  487. .flags = ATA_FLAG_SLAVE_POSS,
  488. .pio_mask = 0x1f, /* pio0-4 */
  489. .udma_mask = ATA_UDMA4, /* UDMA 66 */
  490. .port_ops = &sis_66_ops,
  491. };
  492. static const struct ata_port_info sis_info100 = {
  493. .flags = ATA_FLAG_SLAVE_POSS,
  494. .pio_mask = 0x1f, /* pio0-4 */
  495. .udma_mask = ATA_UDMA5,
  496. .port_ops = &sis_100_ops,
  497. };
  498. static const struct ata_port_info sis_info100_early = {
  499. .flags = ATA_FLAG_SLAVE_POSS,
  500. .udma_mask = ATA_UDMA5,
  501. .pio_mask = 0x1f, /* pio0-4 */
  502. .port_ops = &sis_66_ops,
  503. };
  504. static const struct ata_port_info sis_info133 = {
  505. .flags = ATA_FLAG_SLAVE_POSS,
  506. .pio_mask = 0x1f, /* pio0-4 */
  507. .udma_mask = ATA_UDMA6,
  508. .port_ops = &sis_133_ops,
  509. };
  510. const struct ata_port_info sis_info133_for_sata = {
  511. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  512. .pio_mask = 0x1f, /* pio0-4 */
  513. .udma_mask = ATA_UDMA6,
  514. .port_ops = &sis_133_for_sata_ops,
  515. };
  516. static const struct ata_port_info sis_info133_early = {
  517. .flags = ATA_FLAG_SLAVE_POSS,
  518. .pio_mask = 0x1f, /* pio0-4 */
  519. .udma_mask = ATA_UDMA6,
  520. .port_ops = &sis_133_early_ops,
  521. };
  522. /* Privately shared with the SiS180 SATA driver, not for use elsewhere */
  523. EXPORT_SYMBOL_GPL(sis_info133_for_sata);
  524. static void sis_fixup(struct pci_dev *pdev, struct sis_chipset *sis)
  525. {
  526. u16 regw;
  527. u8 reg;
  528. if (sis->info == &sis_info133) {
  529. pci_read_config_word(pdev, 0x50, &regw);
  530. if (regw & 0x08)
  531. pci_write_config_word(pdev, 0x50, regw & ~0x08);
  532. pci_read_config_word(pdev, 0x52, &regw);
  533. if (regw & 0x08)
  534. pci_write_config_word(pdev, 0x52, regw & ~0x08);
  535. return;
  536. }
  537. if (sis->info == &sis_info133_early || sis->info == &sis_info100) {
  538. /* Fix up latency */
  539. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
  540. /* Set compatibility bit */
  541. pci_read_config_byte(pdev, 0x49, &reg);
  542. if (!(reg & 0x01))
  543. pci_write_config_byte(pdev, 0x49, reg | 0x01);
  544. return;
  545. }
  546. if (sis->info == &sis_info66 || sis->info == &sis_info100_early) {
  547. /* Fix up latency */
  548. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
  549. /* Set compatibility bit */
  550. pci_read_config_byte(pdev, 0x52, &reg);
  551. if (!(reg & 0x04))
  552. pci_write_config_byte(pdev, 0x52, reg | 0x04);
  553. return;
  554. }
  555. if (sis->info == &sis_info33) {
  556. pci_read_config_byte(pdev, PCI_CLASS_PROG, &reg);
  557. if (( reg & 0x0F ) != 0x00)
  558. pci_write_config_byte(pdev, PCI_CLASS_PROG, reg & 0xF0);
  559. /* Fall through to ATA16 fixup below */
  560. }
  561. if (sis->info == &sis_info || sis->info == &sis_info33) {
  562. /* force per drive recovery and active timings
  563. needed on ATA_33 and below chips */
  564. pci_read_config_byte(pdev, 0x52, &reg);
  565. if (!(reg & 0x08))
  566. pci_write_config_byte(pdev, 0x52, reg|0x08);
  567. return;
  568. }
  569. BUG();
  570. }
  571. /**
  572. * sis_init_one - Register SiS ATA PCI device with kernel services
  573. * @pdev: PCI device to register
  574. * @ent: Entry in sis_pci_tbl matching with @pdev
  575. *
  576. * Called from kernel PCI layer. We probe for combined mode (sigh),
  577. * and then hand over control to libata, for it to do the rest.
  578. *
  579. * LOCKING:
  580. * Inherited from PCI layer (may sleep).
  581. *
  582. * RETURNS:
  583. * Zero on success, or -ERRNO value.
  584. */
  585. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  586. {
  587. static int printed_version;
  588. const struct ata_port_info *ppi[] = { NULL, NULL };
  589. struct pci_dev *host = NULL;
  590. struct sis_chipset *chipset = NULL;
  591. struct sis_chipset *sets;
  592. int rc;
  593. static struct sis_chipset sis_chipsets[] = {
  594. { 0x0968, &sis_info133 },
  595. { 0x0966, &sis_info133 },
  596. { 0x0965, &sis_info133 },
  597. { 0x0745, &sis_info100 },
  598. { 0x0735, &sis_info100 },
  599. { 0x0733, &sis_info100 },
  600. { 0x0635, &sis_info100 },
  601. { 0x0633, &sis_info100 },
  602. { 0x0730, &sis_info100_early }, /* 100 with ATA 66 layout */
  603. { 0x0550, &sis_info100_early }, /* 100 with ATA 66 layout */
  604. { 0x0640, &sis_info66 },
  605. { 0x0630, &sis_info66 },
  606. { 0x0620, &sis_info66 },
  607. { 0x0540, &sis_info66 },
  608. { 0x0530, &sis_info66 },
  609. { 0x5600, &sis_info33 },
  610. { 0x5598, &sis_info33 },
  611. { 0x5597, &sis_info33 },
  612. { 0x5591, &sis_info33 },
  613. { 0x5582, &sis_info33 },
  614. { 0x5581, &sis_info33 },
  615. { 0x5596, &sis_info },
  616. { 0x5571, &sis_info },
  617. { 0x5517, &sis_info },
  618. { 0x5511, &sis_info },
  619. {0}
  620. };
  621. static struct sis_chipset sis133_early = {
  622. 0x0, &sis_info133_early
  623. };
  624. static struct sis_chipset sis133 = {
  625. 0x0, &sis_info133
  626. };
  627. static struct sis_chipset sis100_early = {
  628. 0x0, &sis_info100_early
  629. };
  630. static struct sis_chipset sis100 = {
  631. 0x0, &sis_info100
  632. };
  633. if (!printed_version++)
  634. dev_printk(KERN_DEBUG, &pdev->dev,
  635. "version " DRV_VERSION "\n");
  636. rc = pcim_enable_device(pdev);
  637. if (rc)
  638. return rc;
  639. /* We have to find the bridge first */
  640. for (sets = &sis_chipsets[0]; sets->device; sets++) {
  641. host = pci_get_device(PCI_VENDOR_ID_SI, sets->device, NULL);
  642. if (host != NULL) {
  643. chipset = sets; /* Match found */
  644. if (sets->device == 0x630) { /* SIS630 */
  645. if (host->revision >= 0x30) /* 630 ET */
  646. chipset = &sis100_early;
  647. }
  648. break;
  649. }
  650. }
  651. /* Look for concealed bridges */
  652. if (chipset == NULL) {
  653. /* Second check */
  654. u32 idemisc;
  655. u16 trueid;
  656. /* Disable ID masking and register remapping then
  657. see what the real ID is */
  658. pci_read_config_dword(pdev, 0x54, &idemisc);
  659. pci_write_config_dword(pdev, 0x54, idemisc & 0x7fffffff);
  660. pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
  661. pci_write_config_dword(pdev, 0x54, idemisc);
  662. switch(trueid) {
  663. case 0x5518: /* SIS 962/963 */
  664. chipset = &sis133;
  665. if ((idemisc & 0x40000000) == 0) {
  666. pci_write_config_dword(pdev, 0x54, idemisc | 0x40000000);
  667. printk(KERN_INFO "SIS5513: Switching to 5513 register mapping\n");
  668. }
  669. break;
  670. case 0x0180: /* SIS 965/965L */
  671. chipset = &sis133;
  672. break;
  673. case 0x1180: /* SIS 966/966L */
  674. chipset = &sis133;
  675. break;
  676. }
  677. }
  678. /* Further check */
  679. if (chipset == NULL) {
  680. struct pci_dev *lpc_bridge;
  681. u16 trueid;
  682. u8 prefctl;
  683. u8 idecfg;
  684. /* Try the second unmasking technique */
  685. pci_read_config_byte(pdev, 0x4a, &idecfg);
  686. pci_write_config_byte(pdev, 0x4a, idecfg | 0x10);
  687. pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
  688. pci_write_config_byte(pdev, 0x4a, idecfg);
  689. switch(trueid) {
  690. case 0x5517:
  691. lpc_bridge = pci_get_slot(pdev->bus, 0x10); /* Bus 0 Dev 2 Fn 0 */
  692. if (lpc_bridge == NULL)
  693. break;
  694. pci_read_config_byte(pdev, 0x49, &prefctl);
  695. pci_dev_put(lpc_bridge);
  696. if (lpc_bridge->revision == 0x10 && (prefctl & 0x80)) {
  697. chipset = &sis133_early;
  698. break;
  699. }
  700. chipset = &sis100;
  701. break;
  702. }
  703. }
  704. pci_dev_put(host);
  705. /* No chipset info, no support */
  706. if (chipset == NULL)
  707. return -ENODEV;
  708. ppi[0] = chipset->info;
  709. sis_fixup(pdev, chipset);
  710. return ata_pci_sff_init_one(pdev, ppi, &sis_sht, chipset);
  711. }
  712. static const struct pci_device_id sis_pci_tbl[] = {
  713. { PCI_VDEVICE(SI, 0x5513), }, /* SiS 5513 */
  714. { PCI_VDEVICE(SI, 0x5518), }, /* SiS 5518 */
  715. { PCI_VDEVICE(SI, 0x1180), }, /* SiS 1180 */
  716. { }
  717. };
  718. static struct pci_driver sis_pci_driver = {
  719. .name = DRV_NAME,
  720. .id_table = sis_pci_tbl,
  721. .probe = sis_init_one,
  722. .remove = ata_pci_remove_one,
  723. #ifdef CONFIG_PM
  724. .suspend = ata_pci_device_suspend,
  725. .resume = ata_pci_device_resume,
  726. #endif
  727. };
  728. static int __init sis_init(void)
  729. {
  730. return pci_register_driver(&sis_pci_driver);
  731. }
  732. static void __exit sis_exit(void)
  733. {
  734. pci_unregister_driver(&sis_pci_driver);
  735. }
  736. module_init(sis_init);
  737. module_exit(sis_exit);
  738. MODULE_AUTHOR("Alan Cox");
  739. MODULE_DESCRIPTION("SCSI low-level driver for SiS ATA");
  740. MODULE_LICENSE("GPL");
  741. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  742. MODULE_VERSION(DRV_VERSION);