pata_bf54x.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604
  1. /*
  2. * File: drivers/ata/pata_bf54x.c
  3. * Author: Sonic Zhang <sonic.zhang@analog.com>
  4. *
  5. * Created:
  6. * Description: PATA Driver for blackfin 54x
  7. *
  8. * Modified:
  9. * Copyright 2007 Analog Devices Inc.
  10. *
  11. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, see the file COPYING, or write
  25. * to the Free Software Foundation, Inc.,
  26. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  27. */
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/pci.h>
  31. #include <linux/init.h>
  32. #include <linux/blkdev.h>
  33. #include <linux/delay.h>
  34. #include <linux/device.h>
  35. #include <scsi/scsi_host.h>
  36. #include <linux/libata.h>
  37. #include <linux/platform_device.h>
  38. #include <asm/dma.h>
  39. #include <asm/gpio.h>
  40. #include <asm/portmux.h>
  41. #define DRV_NAME "pata-bf54x"
  42. #define DRV_VERSION "0.9"
  43. #define ATA_REG_CTRL 0x0E
  44. #define ATA_REG_ALTSTATUS ATA_REG_CTRL
  45. /* These are the offset of the controller's registers */
  46. #define ATAPI_OFFSET_CONTROL 0x00
  47. #define ATAPI_OFFSET_STATUS 0x04
  48. #define ATAPI_OFFSET_DEV_ADDR 0x08
  49. #define ATAPI_OFFSET_DEV_TXBUF 0x0c
  50. #define ATAPI_OFFSET_DEV_RXBUF 0x10
  51. #define ATAPI_OFFSET_INT_MASK 0x14
  52. #define ATAPI_OFFSET_INT_STATUS 0x18
  53. #define ATAPI_OFFSET_XFER_LEN 0x1c
  54. #define ATAPI_OFFSET_LINE_STATUS 0x20
  55. #define ATAPI_OFFSET_SM_STATE 0x24
  56. #define ATAPI_OFFSET_TERMINATE 0x28
  57. #define ATAPI_OFFSET_PIO_TFRCNT 0x2c
  58. #define ATAPI_OFFSET_DMA_TFRCNT 0x30
  59. #define ATAPI_OFFSET_UMAIN_TFRCNT 0x34
  60. #define ATAPI_OFFSET_UDMAOUT_TFRCNT 0x38
  61. #define ATAPI_OFFSET_REG_TIM_0 0x40
  62. #define ATAPI_OFFSET_PIO_TIM_0 0x44
  63. #define ATAPI_OFFSET_PIO_TIM_1 0x48
  64. #define ATAPI_OFFSET_MULTI_TIM_0 0x50
  65. #define ATAPI_OFFSET_MULTI_TIM_1 0x54
  66. #define ATAPI_OFFSET_MULTI_TIM_2 0x58
  67. #define ATAPI_OFFSET_ULTRA_TIM_0 0x60
  68. #define ATAPI_OFFSET_ULTRA_TIM_1 0x64
  69. #define ATAPI_OFFSET_ULTRA_TIM_2 0x68
  70. #define ATAPI_OFFSET_ULTRA_TIM_3 0x6c
  71. #define ATAPI_GET_CONTROL(base)\
  72. bfin_read16(base + ATAPI_OFFSET_CONTROL)
  73. #define ATAPI_SET_CONTROL(base, val)\
  74. bfin_write16(base + ATAPI_OFFSET_CONTROL, val)
  75. #define ATAPI_GET_STATUS(base)\
  76. bfin_read16(base + ATAPI_OFFSET_STATUS)
  77. #define ATAPI_GET_DEV_ADDR(base)\
  78. bfin_read16(base + ATAPI_OFFSET_DEV_ADDR)
  79. #define ATAPI_SET_DEV_ADDR(base, val)\
  80. bfin_write16(base + ATAPI_OFFSET_DEV_ADDR, val)
  81. #define ATAPI_GET_DEV_TXBUF(base)\
  82. bfin_read16(base + ATAPI_OFFSET_DEV_TXBUF)
  83. #define ATAPI_SET_DEV_TXBUF(base, val)\
  84. bfin_write16(base + ATAPI_OFFSET_DEV_TXBUF, val)
  85. #define ATAPI_GET_DEV_RXBUF(base)\
  86. bfin_read16(base + ATAPI_OFFSET_DEV_RXBUF)
  87. #define ATAPI_SET_DEV_RXBUF(base, val)\
  88. bfin_write16(base + ATAPI_OFFSET_DEV_RXBUF, val)
  89. #define ATAPI_GET_INT_MASK(base)\
  90. bfin_read16(base + ATAPI_OFFSET_INT_MASK)
  91. #define ATAPI_SET_INT_MASK(base, val)\
  92. bfin_write16(base + ATAPI_OFFSET_INT_MASK, val)
  93. #define ATAPI_GET_INT_STATUS(base)\
  94. bfin_read16(base + ATAPI_OFFSET_INT_STATUS)
  95. #define ATAPI_SET_INT_STATUS(base, val)\
  96. bfin_write16(base + ATAPI_OFFSET_INT_STATUS, val)
  97. #define ATAPI_GET_XFER_LEN(base)\
  98. bfin_read16(base + ATAPI_OFFSET_XFER_LEN)
  99. #define ATAPI_SET_XFER_LEN(base, val)\
  100. bfin_write16(base + ATAPI_OFFSET_XFER_LEN, val)
  101. #define ATAPI_GET_LINE_STATUS(base)\
  102. bfin_read16(base + ATAPI_OFFSET_LINE_STATUS)
  103. #define ATAPI_GET_SM_STATE(base)\
  104. bfin_read16(base + ATAPI_OFFSET_SM_STATE)
  105. #define ATAPI_GET_TERMINATE(base)\
  106. bfin_read16(base + ATAPI_OFFSET_TERMINATE)
  107. #define ATAPI_SET_TERMINATE(base, val)\
  108. bfin_write16(base + ATAPI_OFFSET_TERMINATE, val)
  109. #define ATAPI_GET_PIO_TFRCNT(base)\
  110. bfin_read16(base + ATAPI_OFFSET_PIO_TFRCNT)
  111. #define ATAPI_GET_DMA_TFRCNT(base)\
  112. bfin_read16(base + ATAPI_OFFSET_DMA_TFRCNT)
  113. #define ATAPI_GET_UMAIN_TFRCNT(base)\
  114. bfin_read16(base + ATAPI_OFFSET_UMAIN_TFRCNT)
  115. #define ATAPI_GET_UDMAOUT_TFRCNT(base)\
  116. bfin_read16(base + ATAPI_OFFSET_UDMAOUT_TFRCNT)
  117. #define ATAPI_GET_REG_TIM_0(base)\
  118. bfin_read16(base + ATAPI_OFFSET_REG_TIM_0)
  119. #define ATAPI_SET_REG_TIM_0(base, val)\
  120. bfin_write16(base + ATAPI_OFFSET_REG_TIM_0, val)
  121. #define ATAPI_GET_PIO_TIM_0(base)\
  122. bfin_read16(base + ATAPI_OFFSET_PIO_TIM_0)
  123. #define ATAPI_SET_PIO_TIM_0(base, val)\
  124. bfin_write16(base + ATAPI_OFFSET_PIO_TIM_0, val)
  125. #define ATAPI_GET_PIO_TIM_1(base)\
  126. bfin_read16(base + ATAPI_OFFSET_PIO_TIM_1)
  127. #define ATAPI_SET_PIO_TIM_1(base, val)\
  128. bfin_write16(base + ATAPI_OFFSET_PIO_TIM_1, val)
  129. #define ATAPI_GET_MULTI_TIM_0(base)\
  130. bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_0)
  131. #define ATAPI_SET_MULTI_TIM_0(base, val)\
  132. bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_0, val)
  133. #define ATAPI_GET_MULTI_TIM_1(base)\
  134. bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_1)
  135. #define ATAPI_SET_MULTI_TIM_1(base, val)\
  136. bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_1, val)
  137. #define ATAPI_GET_MULTI_TIM_2(base)\
  138. bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_2)
  139. #define ATAPI_SET_MULTI_TIM_2(base, val)\
  140. bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_2, val)
  141. #define ATAPI_GET_ULTRA_TIM_0(base)\
  142. bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_0)
  143. #define ATAPI_SET_ULTRA_TIM_0(base, val)\
  144. bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_0, val)
  145. #define ATAPI_GET_ULTRA_TIM_1(base)\
  146. bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_1)
  147. #define ATAPI_SET_ULTRA_TIM_1(base, val)\
  148. bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_1, val)
  149. #define ATAPI_GET_ULTRA_TIM_2(base)\
  150. bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_2)
  151. #define ATAPI_SET_ULTRA_TIM_2(base, val)\
  152. bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_2, val)
  153. #define ATAPI_GET_ULTRA_TIM_3(base)\
  154. bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_3)
  155. #define ATAPI_SET_ULTRA_TIM_3(base, val)\
  156. bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_3, val)
  157. /**
  158. * PIO Mode - Frequency compatibility
  159. */
  160. /* mode: 0 1 2 3 4 */
  161. static const u32 pio_fsclk[] =
  162. { 33333333, 33333333, 33333333, 33333333, 33333333 };
  163. /**
  164. * MDMA Mode - Frequency compatibility
  165. */
  166. /* mode: 0 1 2 */
  167. static const u32 mdma_fsclk[] = { 33333333, 33333333, 33333333 };
  168. /**
  169. * UDMA Mode - Frequency compatibility
  170. *
  171. * UDMA5 - 100 MB/s - SCLK = 133 MHz
  172. * UDMA4 - 66 MB/s - SCLK >= 80 MHz
  173. * UDMA3 - 44.4 MB/s - SCLK >= 50 MHz
  174. * UDMA2 - 33 MB/s - SCLK >= 40 MHz
  175. */
  176. /* mode: 0 1 2 3 4 5 */
  177. static const u32 udma_fsclk[] =
  178. { 33333333, 33333333, 40000000, 50000000, 80000000, 133333333 };
  179. /**
  180. * Register transfer timing table
  181. */
  182. /* mode: 0 1 2 3 4 */
  183. /* Cycle Time */
  184. static const u32 reg_t0min[] = { 600, 383, 330, 180, 120 };
  185. /* DIOR/DIOW to end cycle */
  186. static const u32 reg_t2min[] = { 290, 290, 290, 70, 25 };
  187. /* DIOR/DIOW asserted pulse width */
  188. static const u32 reg_teocmin[] = { 290, 290, 290, 80, 70 };
  189. /**
  190. * PIO timing table
  191. */
  192. /* mode: 0 1 2 3 4 */
  193. /* Cycle Time */
  194. static const u32 pio_t0min[] = { 600, 383, 240, 180, 120 };
  195. /* Address valid to DIOR/DIORW */
  196. static const u32 pio_t1min[] = { 70, 50, 30, 30, 25 };
  197. /* DIOR/DIOW to end cycle */
  198. static const u32 pio_t2min[] = { 165, 125, 100, 80, 70 };
  199. /* DIOR/DIOW asserted pulse width */
  200. static const u32 pio_teocmin[] = { 165, 125, 100, 70, 25 };
  201. /* DIOW data hold */
  202. static const u32 pio_t4min[] = { 30, 20, 15, 10, 10 };
  203. /* ******************************************************************
  204. * Multiword DMA timing table
  205. * ******************************************************************
  206. */
  207. /* mode: 0 1 2 */
  208. /* Cycle Time */
  209. static const u32 mdma_t0min[] = { 480, 150, 120 };
  210. /* DIOR/DIOW asserted pulse width */
  211. static const u32 mdma_tdmin[] = { 215, 80, 70 };
  212. /* DMACK to read data released */
  213. static const u32 mdma_thmin[] = { 20, 15, 10 };
  214. /* DIOR/DIOW to DMACK hold */
  215. static const u32 mdma_tjmin[] = { 20, 5, 5 };
  216. /* DIOR negated pulse width */
  217. static const u32 mdma_tkrmin[] = { 50, 50, 25 };
  218. /* DIOR negated pulse width */
  219. static const u32 mdma_tkwmin[] = { 215, 50, 25 };
  220. /* CS[1:0] valid to DIOR/DIOW */
  221. static const u32 mdma_tmmin[] = { 50, 30, 25 };
  222. /* DMACK to read data released */
  223. static const u32 mdma_tzmax[] = { 20, 25, 25 };
  224. /**
  225. * Ultra DMA timing table
  226. */
  227. /* mode: 0 1 2 3 4 5 */
  228. static const u32 udma_tcycmin[] = { 112, 73, 54, 39, 25, 17 };
  229. static const u32 udma_tdvsmin[] = { 70, 48, 31, 20, 7, 5 };
  230. static const u32 udma_tenvmax[] = { 70, 70, 70, 55, 55, 50 };
  231. static const u32 udma_trpmin[] = { 160, 125, 100, 100, 100, 85 };
  232. static const u32 udma_tmin[] = { 5, 5, 5, 5, 3, 3 };
  233. static const u32 udma_tmlimin = 20;
  234. static const u32 udma_tzahmin = 20;
  235. static const u32 udma_tenvmin = 20;
  236. static const u32 udma_tackmin = 20;
  237. static const u32 udma_tssmin = 50;
  238. /**
  239. *
  240. * Function: num_clocks_min
  241. *
  242. * Description:
  243. * calculate number of SCLK cycles to meet minimum timing
  244. */
  245. static unsigned short num_clocks_min(unsigned long tmin,
  246. unsigned long fsclk)
  247. {
  248. unsigned long tmp ;
  249. unsigned short result;
  250. tmp = tmin * (fsclk/1000/1000) / 1000;
  251. result = (unsigned short)tmp;
  252. if ((tmp*1000*1000) < (tmin*(fsclk/1000))) {
  253. result++;
  254. }
  255. return result;
  256. }
  257. /**
  258. * bfin_set_piomode - Initialize host controller PATA PIO timings
  259. * @ap: Port whose timings we are configuring
  260. * @adev: um
  261. *
  262. * Set PIO mode for device.
  263. *
  264. * LOCKING:
  265. * None (inherited from caller).
  266. */
  267. static void bfin_set_piomode(struct ata_port *ap, struct ata_device *adev)
  268. {
  269. int mode = adev->pio_mode - XFER_PIO_0;
  270. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  271. unsigned int fsclk = get_sclk();
  272. unsigned short teoc_reg, t2_reg, teoc_pio;
  273. unsigned short t4_reg, t2_pio, t1_reg;
  274. unsigned short n0, n6, t6min = 5;
  275. /* the most restrictive timing value is t6 and tc, the DIOW - data hold
  276. * If one SCLK pulse is longer than this minimum value then register
  277. * transfers cannot be supported at this frequency.
  278. */
  279. n6 = num_clocks_min(t6min, fsclk);
  280. if (mode >= 0 && mode <= 4 && n6 >= 1) {
  281. dev_dbg(adev->link->ap->dev, "set piomode: mode=%d, fsclk=%ud\n", mode, fsclk);
  282. /* calculate the timing values for register transfers. */
  283. while (mode > 0 && pio_fsclk[mode] > fsclk)
  284. mode--;
  285. /* DIOR/DIOW to end cycle time */
  286. t2_reg = num_clocks_min(reg_t2min[mode], fsclk);
  287. /* DIOR/DIOW asserted pulse width */
  288. teoc_reg = num_clocks_min(reg_teocmin[mode], fsclk);
  289. /* Cycle Time */
  290. n0 = num_clocks_min(reg_t0min[mode], fsclk);
  291. /* increase t2 until we meed the minimum cycle length */
  292. if (t2_reg + teoc_reg < n0)
  293. t2_reg = n0 - teoc_reg;
  294. /* calculate the timing values for pio transfers. */
  295. /* DIOR/DIOW to end cycle time */
  296. t2_pio = num_clocks_min(pio_t2min[mode], fsclk);
  297. /* DIOR/DIOW asserted pulse width */
  298. teoc_pio = num_clocks_min(pio_teocmin[mode], fsclk);
  299. /* Cycle Time */
  300. n0 = num_clocks_min(pio_t0min[mode], fsclk);
  301. /* increase t2 until we meed the minimum cycle length */
  302. if (t2_pio + teoc_pio < n0)
  303. t2_pio = n0 - teoc_pio;
  304. /* Address valid to DIOR/DIORW */
  305. t1_reg = num_clocks_min(pio_t1min[mode], fsclk);
  306. /* DIOW data hold */
  307. t4_reg = num_clocks_min(pio_t4min[mode], fsclk);
  308. ATAPI_SET_REG_TIM_0(base, (teoc_reg<<8 | t2_reg));
  309. ATAPI_SET_PIO_TIM_0(base, (t4_reg<<12 | t2_pio<<4 | t1_reg));
  310. ATAPI_SET_PIO_TIM_1(base, teoc_pio);
  311. if (mode > 2) {
  312. ATAPI_SET_CONTROL(base,
  313. ATAPI_GET_CONTROL(base) | IORDY_EN);
  314. } else {
  315. ATAPI_SET_CONTROL(base,
  316. ATAPI_GET_CONTROL(base) & ~IORDY_EN);
  317. }
  318. /* Disable host ATAPI PIO interrupts */
  319. ATAPI_SET_INT_MASK(base, ATAPI_GET_INT_MASK(base)
  320. & ~(PIO_DONE_MASK | HOST_TERM_XFER_MASK));
  321. SSYNC();
  322. }
  323. }
  324. /**
  325. * bfin_set_dmamode - Initialize host controller PATA DMA timings
  326. * @ap: Port whose timings we are configuring
  327. * @adev: um
  328. * @udma: udma mode, 0 - 6
  329. *
  330. * Set UDMA mode for device.
  331. *
  332. * LOCKING:
  333. * None (inherited from caller).
  334. */
  335. static void bfin_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  336. {
  337. int mode;
  338. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  339. unsigned long fsclk = get_sclk();
  340. unsigned short tenv, tack, tcyc_tdvs, tdvs, tmli, tss, trp, tzah;
  341. unsigned short tm, td, tkr, tkw, teoc, th;
  342. unsigned short n0, nf, tfmin = 5;
  343. unsigned short nmin, tcyc;
  344. mode = adev->dma_mode - XFER_UDMA_0;
  345. if (mode >= 0 && mode <= 5) {
  346. dev_dbg(adev->link->ap->dev, "set udmamode: mode=%d\n", mode);
  347. /* the most restrictive timing value is t6 and tc,
  348. * the DIOW - data hold. If one SCLK pulse is longer
  349. * than this minimum value then register
  350. * transfers cannot be supported at this frequency.
  351. */
  352. while (mode > 0 && udma_fsclk[mode] > fsclk)
  353. mode--;
  354. nmin = num_clocks_min(udma_tmin[mode], fsclk);
  355. if (nmin >= 1) {
  356. /* calculate the timing values for Ultra DMA. */
  357. tdvs = num_clocks_min(udma_tdvsmin[mode], fsclk);
  358. tcyc = num_clocks_min(udma_tcycmin[mode], fsclk);
  359. tcyc_tdvs = 2;
  360. /* increase tcyc - tdvs (tcyc_tdvs) until we meed
  361. * the minimum cycle length
  362. */
  363. if (tdvs + tcyc_tdvs < tcyc)
  364. tcyc_tdvs = tcyc - tdvs;
  365. /* Mow assign the values required for the timing
  366. * registers
  367. */
  368. if (tcyc_tdvs < 2)
  369. tcyc_tdvs = 2;
  370. if (tdvs < 2)
  371. tdvs = 2;
  372. tack = num_clocks_min(udma_tackmin, fsclk);
  373. tss = num_clocks_min(udma_tssmin, fsclk);
  374. tmli = num_clocks_min(udma_tmlimin, fsclk);
  375. tzah = num_clocks_min(udma_tzahmin, fsclk);
  376. trp = num_clocks_min(udma_trpmin[mode], fsclk);
  377. tenv = num_clocks_min(udma_tenvmin, fsclk);
  378. if (tenv <= udma_tenvmax[mode]) {
  379. ATAPI_SET_ULTRA_TIM_0(base, (tenv<<8 | tack));
  380. ATAPI_SET_ULTRA_TIM_1(base,
  381. (tcyc_tdvs<<8 | tdvs));
  382. ATAPI_SET_ULTRA_TIM_2(base, (tmli<<8 | tss));
  383. ATAPI_SET_ULTRA_TIM_3(base, (trp<<8 | tzah));
  384. /* Enable host ATAPI Untra DMA interrupts */
  385. ATAPI_SET_INT_MASK(base,
  386. ATAPI_GET_INT_MASK(base)
  387. | UDMAIN_DONE_MASK
  388. | UDMAOUT_DONE_MASK
  389. | UDMAIN_TERM_MASK
  390. | UDMAOUT_TERM_MASK);
  391. }
  392. }
  393. }
  394. mode = adev->dma_mode - XFER_MW_DMA_0;
  395. if (mode >= 0 && mode <= 2) {
  396. dev_dbg(adev->link->ap->dev, "set mdmamode: mode=%d\n", mode);
  397. /* the most restrictive timing value is tf, the DMACK to
  398. * read data released. If one SCLK pulse is longer than
  399. * this maximum value then the MDMA mode
  400. * cannot be supported at this frequency.
  401. */
  402. while (mode > 0 && mdma_fsclk[mode] > fsclk)
  403. mode--;
  404. nf = num_clocks_min(tfmin, fsclk);
  405. if (nf >= 1) {
  406. /* calculate the timing values for Multi-word DMA. */
  407. /* DIOR/DIOW asserted pulse width */
  408. td = num_clocks_min(mdma_tdmin[mode], fsclk);
  409. /* DIOR negated pulse width */
  410. tkw = num_clocks_min(mdma_tkwmin[mode], fsclk);
  411. /* Cycle Time */
  412. n0 = num_clocks_min(mdma_t0min[mode], fsclk);
  413. /* increase tk until we meed the minimum cycle length */
  414. if (tkw + td < n0)
  415. tkw = n0 - td;
  416. /* DIOR negated pulse width - read */
  417. tkr = num_clocks_min(mdma_tkrmin[mode], fsclk);
  418. /* CS{1:0] valid to DIOR/DIOW */
  419. tm = num_clocks_min(mdma_tmmin[mode], fsclk);
  420. /* DIOR/DIOW to DMACK hold */
  421. teoc = num_clocks_min(mdma_tjmin[mode], fsclk);
  422. /* DIOW Data hold */
  423. th = num_clocks_min(mdma_thmin[mode], fsclk);
  424. ATAPI_SET_MULTI_TIM_0(base, (tm<<8 | td));
  425. ATAPI_SET_MULTI_TIM_1(base, (tkr<<8 | tkw));
  426. ATAPI_SET_MULTI_TIM_2(base, (teoc<<8 | th));
  427. /* Enable host ATAPI Multi DMA interrupts */
  428. ATAPI_SET_INT_MASK(base, ATAPI_GET_INT_MASK(base)
  429. | MULTI_DONE_MASK | MULTI_TERM_MASK);
  430. SSYNC();
  431. }
  432. }
  433. return;
  434. }
  435. /**
  436. *
  437. * Function: wait_complete
  438. *
  439. * Description: Waits the interrupt from device
  440. *
  441. */
  442. static inline void wait_complete(void __iomem *base, unsigned short mask)
  443. {
  444. unsigned short status;
  445. unsigned int i = 0;
  446. #define PATA_BF54X_WAIT_TIMEOUT 10000
  447. for (i = 0; i < PATA_BF54X_WAIT_TIMEOUT; i++) {
  448. status = ATAPI_GET_INT_STATUS(base) & mask;
  449. if (status)
  450. break;
  451. }
  452. ATAPI_SET_INT_STATUS(base, mask);
  453. }
  454. /**
  455. *
  456. * Function: write_atapi_register
  457. *
  458. * Description: Writes to ATA Device Resgister
  459. *
  460. */
  461. static void write_atapi_register(void __iomem *base,
  462. unsigned long ata_reg, unsigned short value)
  463. {
  464. /* Program the ATA_DEV_TXBUF register with write data (to be
  465. * written into the device).
  466. */
  467. ATAPI_SET_DEV_TXBUF(base, value);
  468. /* Program the ATA_DEV_ADDR register with address of the
  469. * device register (0x01 to 0x0F).
  470. */
  471. ATAPI_SET_DEV_ADDR(base, ata_reg);
  472. /* Program the ATA_CTRL register with dir set to write (1)
  473. */
  474. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR));
  475. /* ensure PIO DMA is not set */
  476. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
  477. /* and start the transfer */
  478. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
  479. /* Wait for the interrupt to indicate the end of the transfer.
  480. * (We need to wait on and clear rhe ATA_DEV_INT interrupt status)
  481. */
  482. wait_complete(base, PIO_DONE_INT);
  483. }
  484. /**
  485. *
  486. * Function: read_atapi_register
  487. *
  488. *Description: Reads from ATA Device Resgister
  489. *
  490. */
  491. static unsigned short read_atapi_register(void __iomem *base,
  492. unsigned long ata_reg)
  493. {
  494. /* Program the ATA_DEV_ADDR register with address of the
  495. * device register (0x01 to 0x0F).
  496. */
  497. ATAPI_SET_DEV_ADDR(base, ata_reg);
  498. /* Program the ATA_CTRL register with dir set to read (0) and
  499. */
  500. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR));
  501. /* ensure PIO DMA is not set */
  502. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
  503. /* and start the transfer */
  504. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
  505. /* Wait for the interrupt to indicate the end of the transfer.
  506. * (PIO_DONE interrupt is set and it doesn't seem to matter
  507. * that we don't clear it)
  508. */
  509. wait_complete(base, PIO_DONE_INT);
  510. /* Read the ATA_DEV_RXBUF register with write data (to be
  511. * written into the device).
  512. */
  513. return ATAPI_GET_DEV_RXBUF(base);
  514. }
  515. /**
  516. *
  517. * Function: write_atapi_register_data
  518. *
  519. * Description: Writes to ATA Device Resgister
  520. *
  521. */
  522. static void write_atapi_data(void __iomem *base,
  523. int len, unsigned short *buf)
  524. {
  525. int i;
  526. /* Set transfer length to 1 */
  527. ATAPI_SET_XFER_LEN(base, 1);
  528. /* Program the ATA_DEV_ADDR register with address of the
  529. * ATA_REG_DATA
  530. */
  531. ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA);
  532. /* Program the ATA_CTRL register with dir set to write (1)
  533. */
  534. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR));
  535. /* ensure PIO DMA is not set */
  536. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
  537. for (i = 0; i < len; i++) {
  538. /* Program the ATA_DEV_TXBUF register with write data (to be
  539. * written into the device).
  540. */
  541. ATAPI_SET_DEV_TXBUF(base, buf[i]);
  542. /* and start the transfer */
  543. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
  544. /* Wait for the interrupt to indicate the end of the transfer.
  545. * (We need to wait on and clear rhe ATA_DEV_INT
  546. * interrupt status)
  547. */
  548. wait_complete(base, PIO_DONE_INT);
  549. }
  550. }
  551. /**
  552. *
  553. * Function: read_atapi_register_data
  554. *
  555. * Description: Reads from ATA Device Resgister
  556. *
  557. */
  558. static void read_atapi_data(void __iomem *base,
  559. int len, unsigned short *buf)
  560. {
  561. int i;
  562. /* Set transfer length to 1 */
  563. ATAPI_SET_XFER_LEN(base, 1);
  564. /* Program the ATA_DEV_ADDR register with address of the
  565. * ATA_REG_DATA
  566. */
  567. ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA);
  568. /* Program the ATA_CTRL register with dir set to read (0) and
  569. */
  570. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR));
  571. /* ensure PIO DMA is not set */
  572. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
  573. for (i = 0; i < len; i++) {
  574. /* and start the transfer */
  575. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
  576. /* Wait for the interrupt to indicate the end of the transfer.
  577. * (PIO_DONE interrupt is set and it doesn't seem to matter
  578. * that we don't clear it)
  579. */
  580. wait_complete(base, PIO_DONE_INT);
  581. /* Read the ATA_DEV_RXBUF register with write data (to be
  582. * written into the device).
  583. */
  584. buf[i] = ATAPI_GET_DEV_RXBUF(base);
  585. }
  586. }
  587. /**
  588. * bfin_tf_load - send taskfile registers to host controller
  589. * @ap: Port to which output is sent
  590. * @tf: ATA taskfile register set
  591. *
  592. * Note: Original code is ata_sff_tf_load().
  593. */
  594. static void bfin_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  595. {
  596. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  597. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  598. if (tf->ctl != ap->last_ctl) {
  599. write_atapi_register(base, ATA_REG_CTRL, tf->ctl);
  600. ap->last_ctl = tf->ctl;
  601. ata_wait_idle(ap);
  602. }
  603. if (is_addr) {
  604. if (tf->flags & ATA_TFLAG_LBA48) {
  605. write_atapi_register(base, ATA_REG_FEATURE,
  606. tf->hob_feature);
  607. write_atapi_register(base, ATA_REG_NSECT,
  608. tf->hob_nsect);
  609. write_atapi_register(base, ATA_REG_LBAL, tf->hob_lbal);
  610. write_atapi_register(base, ATA_REG_LBAM, tf->hob_lbam);
  611. write_atapi_register(base, ATA_REG_LBAH, tf->hob_lbah);
  612. dev_dbg(ap->dev, "hob: feat 0x%X nsect 0x%X, lba 0x%X "
  613. "0x%X 0x%X\n",
  614. tf->hob_feature,
  615. tf->hob_nsect,
  616. tf->hob_lbal,
  617. tf->hob_lbam,
  618. tf->hob_lbah);
  619. }
  620. write_atapi_register(base, ATA_REG_FEATURE, tf->feature);
  621. write_atapi_register(base, ATA_REG_NSECT, tf->nsect);
  622. write_atapi_register(base, ATA_REG_LBAL, tf->lbal);
  623. write_atapi_register(base, ATA_REG_LBAM, tf->lbam);
  624. write_atapi_register(base, ATA_REG_LBAH, tf->lbah);
  625. dev_dbg(ap->dev, "feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  626. tf->feature,
  627. tf->nsect,
  628. tf->lbal,
  629. tf->lbam,
  630. tf->lbah);
  631. }
  632. if (tf->flags & ATA_TFLAG_DEVICE) {
  633. write_atapi_register(base, ATA_REG_DEVICE, tf->device);
  634. dev_dbg(ap->dev, "device 0x%X\n", tf->device);
  635. }
  636. ata_wait_idle(ap);
  637. }
  638. /**
  639. * bfin_check_status - Read device status reg & clear interrupt
  640. * @ap: port where the device is
  641. *
  642. * Note: Original code is ata_check_status().
  643. */
  644. static u8 bfin_check_status(struct ata_port *ap)
  645. {
  646. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  647. return read_atapi_register(base, ATA_REG_STATUS);
  648. }
  649. /**
  650. * bfin_tf_read - input device's ATA taskfile shadow registers
  651. * @ap: Port from which input is read
  652. * @tf: ATA taskfile register set for storing input
  653. *
  654. * Note: Original code is ata_sff_tf_read().
  655. */
  656. static void bfin_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  657. {
  658. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  659. tf->command = bfin_check_status(ap);
  660. tf->feature = read_atapi_register(base, ATA_REG_ERR);
  661. tf->nsect = read_atapi_register(base, ATA_REG_NSECT);
  662. tf->lbal = read_atapi_register(base, ATA_REG_LBAL);
  663. tf->lbam = read_atapi_register(base, ATA_REG_LBAM);
  664. tf->lbah = read_atapi_register(base, ATA_REG_LBAH);
  665. tf->device = read_atapi_register(base, ATA_REG_DEVICE);
  666. if (tf->flags & ATA_TFLAG_LBA48) {
  667. write_atapi_register(base, ATA_REG_CTRL, tf->ctl | ATA_HOB);
  668. tf->hob_feature = read_atapi_register(base, ATA_REG_ERR);
  669. tf->hob_nsect = read_atapi_register(base, ATA_REG_NSECT);
  670. tf->hob_lbal = read_atapi_register(base, ATA_REG_LBAL);
  671. tf->hob_lbam = read_atapi_register(base, ATA_REG_LBAM);
  672. tf->hob_lbah = read_atapi_register(base, ATA_REG_LBAH);
  673. }
  674. }
  675. /**
  676. * bfin_exec_command - issue ATA command to host controller
  677. * @ap: port to which command is being issued
  678. * @tf: ATA taskfile register set
  679. *
  680. * Note: Original code is ata_sff_exec_command().
  681. */
  682. static void bfin_exec_command(struct ata_port *ap,
  683. const struct ata_taskfile *tf)
  684. {
  685. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  686. dev_dbg(ap->dev, "ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  687. write_atapi_register(base, ATA_REG_CMD, tf->command);
  688. ata_sff_pause(ap);
  689. }
  690. /**
  691. * bfin_check_altstatus - Read device alternate status reg
  692. * @ap: port where the device is
  693. */
  694. static u8 bfin_check_altstatus(struct ata_port *ap)
  695. {
  696. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  697. return read_atapi_register(base, ATA_REG_ALTSTATUS);
  698. }
  699. /**
  700. * bfin_dev_select - Select device 0/1 on ATA bus
  701. * @ap: ATA channel to manipulate
  702. * @device: ATA device (numbered from zero) to select
  703. *
  704. * Note: Original code is ata_sff_dev_select().
  705. */
  706. static void bfin_dev_select(struct ata_port *ap, unsigned int device)
  707. {
  708. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  709. u8 tmp;
  710. if (device == 0)
  711. tmp = ATA_DEVICE_OBS;
  712. else
  713. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  714. write_atapi_register(base, ATA_REG_DEVICE, tmp);
  715. ata_sff_pause(ap);
  716. }
  717. /**
  718. * bfin_bmdma_setup - Set up IDE DMA transaction
  719. * @qc: Info associated with this ATA transaction.
  720. *
  721. * Note: Original code is ata_bmdma_setup().
  722. */
  723. static void bfin_bmdma_setup(struct ata_queued_cmd *qc)
  724. {
  725. unsigned short config = WDSIZE_16;
  726. struct scatterlist *sg;
  727. unsigned int si;
  728. dev_dbg(qc->ap->dev, "in atapi dma setup\n");
  729. /* Program the ATA_CTRL register with dir */
  730. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  731. /* fill the ATAPI DMA controller */
  732. set_dma_config(CH_ATAPI_TX, config);
  733. set_dma_x_modify(CH_ATAPI_TX, 2);
  734. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  735. set_dma_start_addr(CH_ATAPI_TX, sg_dma_address(sg));
  736. set_dma_x_count(CH_ATAPI_TX, sg_dma_len(sg) >> 1);
  737. }
  738. } else {
  739. config |= WNR;
  740. /* fill the ATAPI DMA controller */
  741. set_dma_config(CH_ATAPI_RX, config);
  742. set_dma_x_modify(CH_ATAPI_RX, 2);
  743. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  744. set_dma_start_addr(CH_ATAPI_RX, sg_dma_address(sg));
  745. set_dma_x_count(CH_ATAPI_RX, sg_dma_len(sg) >> 1);
  746. }
  747. }
  748. }
  749. /**
  750. * bfin_bmdma_start - Start an IDE DMA transaction
  751. * @qc: Info associated with this ATA transaction.
  752. *
  753. * Note: Original code is ata_bmdma_start().
  754. */
  755. static void bfin_bmdma_start(struct ata_queued_cmd *qc)
  756. {
  757. struct ata_port *ap = qc->ap;
  758. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  759. struct scatterlist *sg;
  760. unsigned int si;
  761. dev_dbg(qc->ap->dev, "in atapi dma start\n");
  762. if (!(ap->udma_mask || ap->mwdma_mask))
  763. return;
  764. /* start ATAPI DMA controller*/
  765. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  766. /*
  767. * On blackfin arch, uncacheable memory is not
  768. * allocated with flag GFP_DMA. DMA buffer from
  769. * common kenel code should be flushed if WB
  770. * data cache is enabled. Otherwise, this loop
  771. * is an empty loop and optimized out.
  772. */
  773. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  774. flush_dcache_range(sg_dma_address(sg),
  775. sg_dma_address(sg) + sg_dma_len(sg));
  776. }
  777. enable_dma(CH_ATAPI_TX);
  778. dev_dbg(qc->ap->dev, "enable udma write\n");
  779. /* Send ATA DMA write command */
  780. bfin_exec_command(ap, &qc->tf);
  781. /* set ATA DMA write direction */
  782. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base)
  783. | XFER_DIR));
  784. } else {
  785. enable_dma(CH_ATAPI_RX);
  786. dev_dbg(qc->ap->dev, "enable udma read\n");
  787. /* Send ATA DMA read command */
  788. bfin_exec_command(ap, &qc->tf);
  789. /* set ATA DMA read direction */
  790. ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base)
  791. & ~XFER_DIR));
  792. }
  793. /* Reset all transfer count */
  794. ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | TFRCNT_RST);
  795. /* Set transfer length to buffer len */
  796. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  797. ATAPI_SET_XFER_LEN(base, (sg_dma_len(sg) >> 1));
  798. }
  799. /* Enable ATA DMA operation*/
  800. if (ap->udma_mask)
  801. ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base)
  802. | ULTRA_START);
  803. else
  804. ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base)
  805. | MULTI_START);
  806. }
  807. /**
  808. * bfin_bmdma_stop - Stop IDE DMA transfer
  809. * @qc: Command we are ending DMA for
  810. */
  811. static void bfin_bmdma_stop(struct ata_queued_cmd *qc)
  812. {
  813. struct ata_port *ap = qc->ap;
  814. struct scatterlist *sg;
  815. unsigned int si;
  816. dev_dbg(qc->ap->dev, "in atapi dma stop\n");
  817. if (!(ap->udma_mask || ap->mwdma_mask))
  818. return;
  819. /* stop ATAPI DMA controller*/
  820. if (qc->tf.flags & ATA_TFLAG_WRITE)
  821. disable_dma(CH_ATAPI_TX);
  822. else {
  823. disable_dma(CH_ATAPI_RX);
  824. if (ap->hsm_task_state & HSM_ST_LAST) {
  825. /*
  826. * On blackfin arch, uncacheable memory is not
  827. * allocated with flag GFP_DMA. DMA buffer from
  828. * common kenel code should be invalidated if
  829. * data cache is enabled. Otherwise, this loop
  830. * is an empty loop and optimized out.
  831. */
  832. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  833. invalidate_dcache_range(
  834. sg_dma_address(sg),
  835. sg_dma_address(sg)
  836. + sg_dma_len(sg));
  837. }
  838. }
  839. }
  840. }
  841. /**
  842. * bfin_devchk - PATA device presence detection
  843. * @ap: ATA channel to examine
  844. * @device: Device to examine (starting at zero)
  845. *
  846. * Note: Original code is ata_devchk().
  847. */
  848. static unsigned int bfin_devchk(struct ata_port *ap,
  849. unsigned int device)
  850. {
  851. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  852. u8 nsect, lbal;
  853. bfin_dev_select(ap, device);
  854. write_atapi_register(base, ATA_REG_NSECT, 0x55);
  855. write_atapi_register(base, ATA_REG_LBAL, 0xaa);
  856. write_atapi_register(base, ATA_REG_NSECT, 0xaa);
  857. write_atapi_register(base, ATA_REG_LBAL, 0x55);
  858. write_atapi_register(base, ATA_REG_NSECT, 0x55);
  859. write_atapi_register(base, ATA_REG_LBAL, 0xaa);
  860. nsect = read_atapi_register(base, ATA_REG_NSECT);
  861. lbal = read_atapi_register(base, ATA_REG_LBAL);
  862. if ((nsect == 0x55) && (lbal == 0xaa))
  863. return 1; /* we found a device */
  864. return 0; /* nothing found */
  865. }
  866. /**
  867. * bfin_bus_post_reset - PATA device post reset
  868. *
  869. * Note: Original code is ata_bus_post_reset().
  870. */
  871. static void bfin_bus_post_reset(struct ata_port *ap, unsigned int devmask)
  872. {
  873. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  874. unsigned int dev0 = devmask & (1 << 0);
  875. unsigned int dev1 = devmask & (1 << 1);
  876. unsigned long timeout;
  877. /* if device 0 was found in ata_devchk, wait for its
  878. * BSY bit to clear
  879. */
  880. if (dev0)
  881. ata_sff_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  882. /* if device 1 was found in ata_devchk, wait for
  883. * register access, then wait for BSY to clear
  884. */
  885. timeout = jiffies + ATA_TMOUT_BOOT;
  886. while (dev1) {
  887. u8 nsect, lbal;
  888. bfin_dev_select(ap, 1);
  889. nsect = read_atapi_register(base, ATA_REG_NSECT);
  890. lbal = read_atapi_register(base, ATA_REG_LBAL);
  891. if ((nsect == 1) && (lbal == 1))
  892. break;
  893. if (time_after(jiffies, timeout)) {
  894. dev1 = 0;
  895. break;
  896. }
  897. msleep(50); /* give drive a breather */
  898. }
  899. if (dev1)
  900. ata_sff_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  901. /* is all this really necessary? */
  902. bfin_dev_select(ap, 0);
  903. if (dev1)
  904. bfin_dev_select(ap, 1);
  905. if (dev0)
  906. bfin_dev_select(ap, 0);
  907. }
  908. /**
  909. * bfin_bus_softreset - PATA device software reset
  910. *
  911. * Note: Original code is ata_bus_softreset().
  912. */
  913. static unsigned int bfin_bus_softreset(struct ata_port *ap,
  914. unsigned int devmask)
  915. {
  916. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  917. /* software reset. causes dev0 to be selected */
  918. write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
  919. udelay(20);
  920. write_atapi_register(base, ATA_REG_CTRL, ap->ctl | ATA_SRST);
  921. udelay(20);
  922. write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
  923. /* spec mandates ">= 2ms" before checking status.
  924. * We wait 150ms, because that was the magic delay used for
  925. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  926. * between when the ATA command register is written, and then
  927. * status is checked. Because waiting for "a while" before
  928. * checking status is fine, post SRST, we perform this magic
  929. * delay here as well.
  930. *
  931. * Old drivers/ide uses the 2mS rule and then waits for ready
  932. */
  933. msleep(150);
  934. /* Before we perform post reset processing we want to see if
  935. * the bus shows 0xFF because the odd clown forgets the D7
  936. * pulldown resistor.
  937. */
  938. if (bfin_check_status(ap) == 0xFF)
  939. return 0;
  940. bfin_bus_post_reset(ap, devmask);
  941. return 0;
  942. }
  943. /**
  944. * bfin_softreset - reset host port via ATA SRST
  945. * @ap: port to reset
  946. * @classes: resulting classes of attached devices
  947. *
  948. * Note: Original code is ata_sff_softreset().
  949. */
  950. static int bfin_softreset(struct ata_link *link, unsigned int *classes,
  951. unsigned long deadline)
  952. {
  953. struct ata_port *ap = link->ap;
  954. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  955. unsigned int devmask = 0, err_mask;
  956. u8 err;
  957. /* determine if device 0/1 are present */
  958. if (bfin_devchk(ap, 0))
  959. devmask |= (1 << 0);
  960. if (slave_possible && bfin_devchk(ap, 1))
  961. devmask |= (1 << 1);
  962. /* select device 0 again */
  963. bfin_dev_select(ap, 0);
  964. /* issue bus reset */
  965. err_mask = bfin_bus_softreset(ap, devmask);
  966. if (err_mask) {
  967. ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
  968. err_mask);
  969. return -EIO;
  970. }
  971. /* determine by signature whether we have ATA or ATAPI devices */
  972. classes[0] = ata_sff_dev_classify(&ap->link.device[0],
  973. devmask & (1 << 0), &err);
  974. if (slave_possible && err != 0x81)
  975. classes[1] = ata_sff_dev_classify(&ap->link.device[1],
  976. devmask & (1 << 1), &err);
  977. return 0;
  978. }
  979. /**
  980. * bfin_bmdma_status - Read IDE DMA status
  981. * @ap: Port associated with this ATA transaction.
  982. */
  983. static unsigned char bfin_bmdma_status(struct ata_port *ap)
  984. {
  985. unsigned char host_stat = 0;
  986. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  987. unsigned short int_status = ATAPI_GET_INT_STATUS(base);
  988. if (ATAPI_GET_STATUS(base) & (MULTI_XFER_ON|ULTRA_XFER_ON))
  989. host_stat |= ATA_DMA_ACTIVE;
  990. if (int_status & (MULTI_DONE_INT|UDMAIN_DONE_INT|UDMAOUT_DONE_INT|
  991. ATAPI_DEV_INT))
  992. host_stat |= ATA_DMA_INTR;
  993. if (int_status & (MULTI_TERM_INT|UDMAIN_TERM_INT|UDMAOUT_TERM_INT))
  994. host_stat |= ATA_DMA_ERR|ATA_DMA_INTR;
  995. dev_dbg(ap->dev, "ATAPI: host_stat=0x%x\n", host_stat);
  996. return host_stat;
  997. }
  998. /**
  999. * bfin_data_xfer - Transfer data by PIO
  1000. * @adev: device for this I/O
  1001. * @buf: data buffer
  1002. * @buflen: buffer length
  1003. * @write_data: read/write
  1004. *
  1005. * Note: Original code is ata_sff_data_xfer().
  1006. */
  1007. static unsigned int bfin_data_xfer(struct ata_device *dev, unsigned char *buf,
  1008. unsigned int buflen, int rw)
  1009. {
  1010. struct ata_port *ap = dev->link->ap;
  1011. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  1012. unsigned int words = buflen >> 1;
  1013. unsigned short *buf16 = (u16 *)buf;
  1014. /* Transfer multiple of 2 bytes */
  1015. if (rw == READ)
  1016. read_atapi_data(base, words, buf16);
  1017. else
  1018. write_atapi_data(base, words, buf16);
  1019. /* Transfer trailing 1 byte, if any. */
  1020. if (unlikely(buflen & 0x01)) {
  1021. unsigned short align_buf[1] = { 0 };
  1022. unsigned char *trailing_buf = buf + buflen - 1;
  1023. if (rw == READ) {
  1024. read_atapi_data(base, 1, align_buf);
  1025. memcpy(trailing_buf, align_buf, 1);
  1026. } else {
  1027. memcpy(align_buf, trailing_buf, 1);
  1028. write_atapi_data(base, 1, align_buf);
  1029. }
  1030. words++;
  1031. }
  1032. return words << 1;
  1033. }
  1034. /**
  1035. * bfin_irq_clear - Clear ATAPI interrupt.
  1036. * @ap: Port associated with this ATA transaction.
  1037. *
  1038. * Note: Original code is ata_sff_irq_clear().
  1039. */
  1040. static void bfin_irq_clear(struct ata_port *ap)
  1041. {
  1042. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  1043. dev_dbg(ap->dev, "in atapi irq clear\n");
  1044. ATAPI_SET_INT_STATUS(base, ATAPI_GET_INT_STATUS(base)|ATAPI_DEV_INT
  1045. | MULTI_DONE_INT | UDMAIN_DONE_INT | UDMAOUT_DONE_INT
  1046. | MULTI_TERM_INT | UDMAIN_TERM_INT | UDMAOUT_TERM_INT);
  1047. }
  1048. /**
  1049. * bfin_irq_on - Enable interrupts on a port.
  1050. * @ap: Port on which interrupts are enabled.
  1051. *
  1052. * Note: Original code is ata_sff_irq_on().
  1053. */
  1054. static unsigned char bfin_irq_on(struct ata_port *ap)
  1055. {
  1056. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  1057. u8 tmp;
  1058. dev_dbg(ap->dev, "in atapi irq on\n");
  1059. ap->ctl &= ~ATA_NIEN;
  1060. ap->last_ctl = ap->ctl;
  1061. write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
  1062. tmp = ata_wait_idle(ap);
  1063. bfin_irq_clear(ap);
  1064. return tmp;
  1065. }
  1066. /**
  1067. * bfin_freeze - Freeze DMA controller port
  1068. * @ap: port to freeze
  1069. *
  1070. * Note: Original code is ata_sff_freeze().
  1071. */
  1072. static void bfin_freeze(struct ata_port *ap)
  1073. {
  1074. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  1075. dev_dbg(ap->dev, "in atapi dma freeze\n");
  1076. ap->ctl |= ATA_NIEN;
  1077. ap->last_ctl = ap->ctl;
  1078. write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
  1079. /* Under certain circumstances, some controllers raise IRQ on
  1080. * ATA_NIEN manipulation. Also, many controllers fail to mask
  1081. * previously pending IRQ on ATA_NIEN assertion. Clear it.
  1082. */
  1083. ap->ops->sff_check_status(ap);
  1084. bfin_irq_clear(ap);
  1085. }
  1086. /**
  1087. * bfin_thaw - Thaw DMA controller port
  1088. * @ap: port to thaw
  1089. *
  1090. * Note: Original code is ata_sff_thaw().
  1091. */
  1092. void bfin_thaw(struct ata_port *ap)
  1093. {
  1094. bfin_check_status(ap);
  1095. bfin_irq_clear(ap);
  1096. bfin_irq_on(ap);
  1097. }
  1098. /**
  1099. * bfin_postreset - standard postreset callback
  1100. * @ap: the target ata_port
  1101. * @classes: classes of attached devices
  1102. *
  1103. * Note: Original code is ata_sff_postreset().
  1104. */
  1105. static void bfin_postreset(struct ata_link *link, unsigned int *classes)
  1106. {
  1107. struct ata_port *ap = link->ap;
  1108. void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
  1109. /* re-enable interrupts */
  1110. bfin_irq_on(ap);
  1111. /* is double-select really necessary? */
  1112. if (classes[0] != ATA_DEV_NONE)
  1113. bfin_dev_select(ap, 1);
  1114. if (classes[1] != ATA_DEV_NONE)
  1115. bfin_dev_select(ap, 0);
  1116. /* bail out if no device is present */
  1117. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  1118. return;
  1119. }
  1120. /* set up device control */
  1121. write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
  1122. }
  1123. static void bfin_port_stop(struct ata_port *ap)
  1124. {
  1125. dev_dbg(ap->dev, "in atapi port stop\n");
  1126. if (ap->udma_mask != 0 || ap->mwdma_mask != 0) {
  1127. free_dma(CH_ATAPI_RX);
  1128. free_dma(CH_ATAPI_TX);
  1129. }
  1130. }
  1131. static int bfin_port_start(struct ata_port *ap)
  1132. {
  1133. dev_dbg(ap->dev, "in atapi port start\n");
  1134. if (!(ap->udma_mask || ap->mwdma_mask))
  1135. return 0;
  1136. if (request_dma(CH_ATAPI_RX, "BFIN ATAPI RX DMA") >= 0) {
  1137. if (request_dma(CH_ATAPI_TX,
  1138. "BFIN ATAPI TX DMA") >= 0)
  1139. return 0;
  1140. free_dma(CH_ATAPI_RX);
  1141. }
  1142. ap->udma_mask = 0;
  1143. ap->mwdma_mask = 0;
  1144. dev_err(ap->dev, "Unable to request ATAPI DMA!"
  1145. " Continue in PIO mode.\n");
  1146. return 0;
  1147. }
  1148. static struct scsi_host_template bfin_sht = {
  1149. ATA_BASE_SHT(DRV_NAME),
  1150. .sg_tablesize = SG_NONE,
  1151. .dma_boundary = ATA_DMA_BOUNDARY,
  1152. };
  1153. static const struct ata_port_operations bfin_pata_ops = {
  1154. .inherits = &ata_sff_port_ops,
  1155. .set_piomode = bfin_set_piomode,
  1156. .set_dmamode = bfin_set_dmamode,
  1157. .sff_tf_load = bfin_tf_load,
  1158. .sff_tf_read = bfin_tf_read,
  1159. .sff_exec_command = bfin_exec_command,
  1160. .sff_check_status = bfin_check_status,
  1161. .sff_check_altstatus = bfin_check_altstatus,
  1162. .sff_dev_select = bfin_dev_select,
  1163. .bmdma_setup = bfin_bmdma_setup,
  1164. .bmdma_start = bfin_bmdma_start,
  1165. .bmdma_stop = bfin_bmdma_stop,
  1166. .bmdma_status = bfin_bmdma_status,
  1167. .sff_data_xfer = bfin_data_xfer,
  1168. .qc_prep = ata_noop_qc_prep,
  1169. .freeze = bfin_freeze,
  1170. .thaw = bfin_thaw,
  1171. .softreset = bfin_softreset,
  1172. .postreset = bfin_postreset,
  1173. .post_internal_cmd = bfin_bmdma_stop,
  1174. .sff_irq_clear = bfin_irq_clear,
  1175. .sff_irq_on = bfin_irq_on,
  1176. .port_start = bfin_port_start,
  1177. .port_stop = bfin_port_stop,
  1178. };
  1179. static struct ata_port_info bfin_port_info[] = {
  1180. {
  1181. .flags = ATA_FLAG_SLAVE_POSS
  1182. | ATA_FLAG_MMIO
  1183. | ATA_FLAG_NO_LEGACY,
  1184. .pio_mask = 0x1f, /* pio0-4 */
  1185. .mwdma_mask = 0,
  1186. .udma_mask = 0,
  1187. .port_ops = &bfin_pata_ops,
  1188. },
  1189. };
  1190. /**
  1191. * bfin_reset_controller - initialize BF54x ATAPI controller.
  1192. */
  1193. static int bfin_reset_controller(struct ata_host *host)
  1194. {
  1195. void __iomem *base = (void __iomem *)host->ports[0]->ioaddr.ctl_addr;
  1196. int count;
  1197. unsigned short status;
  1198. /* Disable all ATAPI interrupts */
  1199. ATAPI_SET_INT_MASK(base, 0);
  1200. SSYNC();
  1201. /* Assert the RESET signal 25us*/
  1202. ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | DEV_RST);
  1203. udelay(30);
  1204. /* Negate the RESET signal for 2ms*/
  1205. ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) & ~DEV_RST);
  1206. msleep(2);
  1207. /* Wait on Busy flag to clear */
  1208. count = 10000000;
  1209. do {
  1210. status = read_atapi_register(base, ATA_REG_STATUS);
  1211. } while (--count && (status & ATA_BUSY));
  1212. /* Enable only ATAPI Device interrupt */
  1213. ATAPI_SET_INT_MASK(base, 1);
  1214. SSYNC();
  1215. return (!count);
  1216. }
  1217. /**
  1218. * atapi_io_port - define atapi peripheral port pins.
  1219. */
  1220. static unsigned short atapi_io_port[] = {
  1221. P_ATAPI_RESET,
  1222. P_ATAPI_DIOR,
  1223. P_ATAPI_DIOW,
  1224. P_ATAPI_CS0,
  1225. P_ATAPI_CS1,
  1226. P_ATAPI_DMACK,
  1227. P_ATAPI_DMARQ,
  1228. P_ATAPI_INTRQ,
  1229. P_ATAPI_IORDY,
  1230. 0
  1231. };
  1232. /**
  1233. * bfin_atapi_probe - attach a bfin atapi interface
  1234. * @pdev: platform device
  1235. *
  1236. * Register a bfin atapi interface.
  1237. *
  1238. *
  1239. * Platform devices are expected to contain 2 resources per port:
  1240. *
  1241. * - I/O Base (IORESOURCE_IO)
  1242. * - IRQ (IORESOURCE_IRQ)
  1243. *
  1244. */
  1245. static int __devinit bfin_atapi_probe(struct platform_device *pdev)
  1246. {
  1247. int board_idx = 0;
  1248. struct resource *res;
  1249. struct ata_host *host;
  1250. unsigned int fsclk = get_sclk();
  1251. int udma_mode = 5;
  1252. const struct ata_port_info *ppi[] =
  1253. { &bfin_port_info[board_idx], NULL };
  1254. /*
  1255. * Simple resource validation ..
  1256. */
  1257. if (unlikely(pdev->num_resources != 2)) {
  1258. dev_err(&pdev->dev, "invalid number of resources\n");
  1259. return -EINVAL;
  1260. }
  1261. /*
  1262. * Get the register base first
  1263. */
  1264. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1265. if (res == NULL)
  1266. return -EINVAL;
  1267. while (bfin_port_info[board_idx].udma_mask > 0 &&
  1268. udma_fsclk[udma_mode] > fsclk) {
  1269. udma_mode--;
  1270. bfin_port_info[board_idx].udma_mask >>= 1;
  1271. }
  1272. /*
  1273. * Now that that's out of the way, wire up the port..
  1274. */
  1275. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
  1276. if (!host)
  1277. return -ENOMEM;
  1278. host->ports[0]->ioaddr.ctl_addr = (void *)res->start;
  1279. if (peripheral_request_list(atapi_io_port, "atapi-io-port")) {
  1280. dev_err(&pdev->dev, "Requesting Peripherals faild\n");
  1281. return -EFAULT;
  1282. }
  1283. if (bfin_reset_controller(host)) {
  1284. peripheral_free_list(atapi_io_port);
  1285. dev_err(&pdev->dev, "Fail to reset ATAPI device\n");
  1286. return -EFAULT;
  1287. }
  1288. if (ata_host_activate(host, platform_get_irq(pdev, 0),
  1289. ata_sff_interrupt, IRQF_SHARED, &bfin_sht) != 0) {
  1290. peripheral_free_list(atapi_io_port);
  1291. dev_err(&pdev->dev, "Fail to attach ATAPI device\n");
  1292. return -ENODEV;
  1293. }
  1294. return 0;
  1295. }
  1296. /**
  1297. * bfin_atapi_remove - unplug a bfin atapi interface
  1298. * @pdev: platform device
  1299. *
  1300. * A bfin atapi device has been unplugged. Perform the needed
  1301. * cleanup. Also called on module unload for any active devices.
  1302. */
  1303. static int __devexit bfin_atapi_remove(struct platform_device *pdev)
  1304. {
  1305. struct device *dev = &pdev->dev;
  1306. struct ata_host *host = dev_get_drvdata(dev);
  1307. ata_host_detach(host);
  1308. peripheral_free_list(atapi_io_port);
  1309. return 0;
  1310. }
  1311. #ifdef CONFIG_PM
  1312. int bfin_atapi_suspend(struct platform_device *pdev, pm_message_t state)
  1313. {
  1314. return 0;
  1315. }
  1316. int bfin_atapi_resume(struct platform_device *pdev)
  1317. {
  1318. return 0;
  1319. }
  1320. #endif
  1321. static struct platform_driver bfin_atapi_driver = {
  1322. .probe = bfin_atapi_probe,
  1323. .remove = __devexit_p(bfin_atapi_remove),
  1324. .driver = {
  1325. .name = DRV_NAME,
  1326. .owner = THIS_MODULE,
  1327. #ifdef CONFIG_PM
  1328. .suspend = bfin_atapi_suspend,
  1329. .resume = bfin_atapi_resume,
  1330. #endif
  1331. },
  1332. };
  1333. #define ATAPI_MODE_SIZE 10
  1334. static char bfin_atapi_mode[ATAPI_MODE_SIZE];
  1335. static int __init bfin_atapi_init(void)
  1336. {
  1337. pr_info("register bfin atapi driver\n");
  1338. switch(bfin_atapi_mode[0]) {
  1339. case 'p':
  1340. case 'P':
  1341. break;
  1342. case 'm':
  1343. case 'M':
  1344. bfin_port_info[0].mwdma_mask = ATA_MWDMA2;
  1345. break;
  1346. default:
  1347. bfin_port_info[0].udma_mask = ATA_UDMA5;
  1348. };
  1349. return platform_driver_register(&bfin_atapi_driver);
  1350. }
  1351. static void __exit bfin_atapi_exit(void)
  1352. {
  1353. platform_driver_unregister(&bfin_atapi_driver);
  1354. }
  1355. module_init(bfin_atapi_init);
  1356. module_exit(bfin_atapi_exit);
  1357. /*
  1358. * ATAPI mode:
  1359. * pio/PIO
  1360. * udma/UDMA (default)
  1361. * mwdma/MWDMA
  1362. */
  1363. module_param_string(bfin_atapi_mode, bfin_atapi_mode, ATAPI_MODE_SIZE, 0);
  1364. MODULE_AUTHOR("Sonic Zhang <sonic.zhang@analog.com>");
  1365. MODULE_DESCRIPTION("PATA driver for blackfin 54x ATAPI controller");
  1366. MODULE_LICENSE("GPL");
  1367. MODULE_VERSION(DRV_VERSION);
  1368. MODULE_ALIAS("platform:" DRV_NAME);