ata_piix.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SIDPR_BAR = 5,
  101. PIIX_SIDPR_LEN = 16,
  102. PIIX_SIDPR_IDX = 0,
  103. PIIX_SIDPR_DATA = 4,
  104. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  105. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  106. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  107. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  108. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  109. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  110. /* constants for mapping table */
  111. P0 = 0, /* port 0 */
  112. P1 = 1, /* port 1 */
  113. P2 = 2, /* port 2 */
  114. P3 = 3, /* port 3 */
  115. IDE = -1, /* IDE */
  116. NA = -2, /* not avaliable */
  117. RV = -3, /* reserved */
  118. PIIX_AHCI_DEVICE = 6,
  119. /* host->flags bits */
  120. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  121. };
  122. enum piix_controller_ids {
  123. /* controller IDs */
  124. piix_pata_mwdma, /* PIIX3 MWDMA only */
  125. piix_pata_33, /* PIIX4 at 33Mhz */
  126. ich_pata_33, /* ICH up to UDMA 33 only */
  127. ich_pata_66, /* ICH up to 66 Mhz */
  128. ich_pata_100, /* ICH up to UDMA 100 */
  129. ich5_sata,
  130. ich6_sata,
  131. ich6m_sata,
  132. ich8_sata,
  133. ich8_2port_sata,
  134. ich8m_apple_sata, /* locks up on second port enable */
  135. tolapai_sata,
  136. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. void __iomem *sidpr;
  146. };
  147. static int piix_init_one(struct pci_dev *pdev,
  148. const struct pci_device_id *ent);
  149. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  150. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  151. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  152. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  153. static int ich_pata_cable_detect(struct ata_port *ap);
  154. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  155. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
  156. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
  157. #ifdef CONFIG_PM
  158. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  159. static int piix_pci_device_resume(struct pci_dev *pdev);
  160. #endif
  161. static unsigned int in_module_init = 1;
  162. static const struct pci_device_id piix_pci_tbl[] = {
  163. /* Intel PIIX3 for the 430HX etc */
  164. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  165. /* VMware ICH4 */
  166. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  167. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  168. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  169. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel PIIX4 */
  171. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  172. /* Intel PIIX4 */
  173. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  174. /* Intel PIIX */
  175. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel ICH (i810, i815, i840) UDMA 66*/
  177. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  178. /* Intel ICH0 : UDMA 33*/
  179. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  180. /* Intel ICH2M */
  181. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  183. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* Intel ICH3M */
  185. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH3 (E7500/1) UDMA 100 */
  187. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  189. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* Intel ICH5 */
  192. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* C-ICH (i810E2) */
  194. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  196. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* ICH6 (and 6) (i915) UDMA 100 */
  198. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* ICH7/7-R (i945, i975) UDMA 100*/
  200. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. /* ICH8 Mobile PATA Controller */
  203. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* NOTE: The following PCI ids must be kept in sync with the
  205. * list in drivers/pci/quirks.c.
  206. */
  207. /* 82801EB (ICH5) */
  208. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801EB (ICH5) */
  210. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  211. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  212. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 6300ESB pretending RAID */
  214. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 82801FB/FW (ICH6/ICH6W) */
  216. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  217. /* 82801FR/FRW (ICH6R/ICH6RW) */
  218. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  219. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  220. * Attach iff the controller is in IDE mode. */
  221. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  222. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  223. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  224. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  225. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  226. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  227. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  228. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  229. /* SATA Controller 1 IDE (ICH8) */
  230. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  231. /* SATA Controller 2 IDE (ICH8) */
  232. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  233. /* Mobile SATA Controller IDE (ICH8M) */
  234. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  235. /* Mobile SATA Controller IDE (ICH8M), Apple */
  236. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  237. /* SATA Controller IDE (ICH9) */
  238. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  239. /* SATA Controller IDE (ICH9) */
  240. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  241. /* SATA Controller IDE (ICH9) */
  242. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* SATA Controller IDE (ICH9M) */
  244. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  245. /* SATA Controller IDE (ICH9M) */
  246. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9M) */
  248. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  249. /* SATA Controller IDE (Tolapai) */
  250. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  251. /* SATA Controller IDE (ICH10) */
  252. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  253. /* SATA Controller IDE (ICH10) */
  254. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  255. /* SATA Controller IDE (ICH10) */
  256. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  259. { } /* terminate list */
  260. };
  261. static struct pci_driver piix_pci_driver = {
  262. .name = DRV_NAME,
  263. .id_table = piix_pci_tbl,
  264. .probe = piix_init_one,
  265. .remove = ata_pci_remove_one,
  266. #ifdef CONFIG_PM
  267. .suspend = piix_pci_device_suspend,
  268. .resume = piix_pci_device_resume,
  269. #endif
  270. };
  271. static struct scsi_host_template piix_sht = {
  272. ATA_BMDMA_SHT(DRV_NAME),
  273. };
  274. static struct ata_port_operations piix_pata_ops = {
  275. .inherits = &ata_bmdma_port_ops,
  276. .cable_detect = ata_cable_40wire,
  277. .set_piomode = piix_set_piomode,
  278. .set_dmamode = piix_set_dmamode,
  279. .prereset = piix_pata_prereset,
  280. };
  281. static struct ata_port_operations piix_vmw_ops = {
  282. .inherits = &piix_pata_ops,
  283. .bmdma_status = piix_vmw_bmdma_status,
  284. };
  285. static struct ata_port_operations ich_pata_ops = {
  286. .inherits = &piix_pata_ops,
  287. .cable_detect = ich_pata_cable_detect,
  288. .set_dmamode = ich_set_dmamode,
  289. };
  290. static struct ata_port_operations piix_sata_ops = {
  291. .inherits = &ata_bmdma_port_ops,
  292. };
  293. static struct ata_port_operations piix_sidpr_sata_ops = {
  294. .inherits = &piix_sata_ops,
  295. .hardreset = sata_std_hardreset,
  296. .scr_read = piix_sidpr_scr_read,
  297. .scr_write = piix_sidpr_scr_write,
  298. };
  299. static const struct piix_map_db ich5_map_db = {
  300. .mask = 0x7,
  301. .port_enable = 0x3,
  302. .map = {
  303. /* PM PS SM SS MAP */
  304. { P0, NA, P1, NA }, /* 000b */
  305. { P1, NA, P0, NA }, /* 001b */
  306. { RV, RV, RV, RV },
  307. { RV, RV, RV, RV },
  308. { P0, P1, IDE, IDE }, /* 100b */
  309. { P1, P0, IDE, IDE }, /* 101b */
  310. { IDE, IDE, P0, P1 }, /* 110b */
  311. { IDE, IDE, P1, P0 }, /* 111b */
  312. },
  313. };
  314. static const struct piix_map_db ich6_map_db = {
  315. .mask = 0x3,
  316. .port_enable = 0xf,
  317. .map = {
  318. /* PM PS SM SS MAP */
  319. { P0, P2, P1, P3 }, /* 00b */
  320. { IDE, IDE, P1, P3 }, /* 01b */
  321. { P0, P2, IDE, IDE }, /* 10b */
  322. { RV, RV, RV, RV },
  323. },
  324. };
  325. static const struct piix_map_db ich6m_map_db = {
  326. .mask = 0x3,
  327. .port_enable = 0x5,
  328. /* Map 01b isn't specified in the doc but some notebooks use
  329. * it anyway. MAP 01b have been spotted on both ICH6M and
  330. * ICH7M.
  331. */
  332. .map = {
  333. /* PM PS SM SS MAP */
  334. { P0, P2, NA, NA }, /* 00b */
  335. { IDE, IDE, P1, P3 }, /* 01b */
  336. { P0, P2, IDE, IDE }, /* 10b */
  337. { RV, RV, RV, RV },
  338. },
  339. };
  340. static const struct piix_map_db ich8_map_db = {
  341. .mask = 0x3,
  342. .port_enable = 0xf,
  343. .map = {
  344. /* PM PS SM SS MAP */
  345. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  346. { RV, RV, RV, RV },
  347. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  348. { RV, RV, RV, RV },
  349. },
  350. };
  351. static const struct piix_map_db ich8_2port_map_db = {
  352. .mask = 0x3,
  353. .port_enable = 0x3,
  354. .map = {
  355. /* PM PS SM SS MAP */
  356. { P0, NA, P1, NA }, /* 00b */
  357. { RV, RV, RV, RV }, /* 01b */
  358. { RV, RV, RV, RV }, /* 10b */
  359. { RV, RV, RV, RV },
  360. },
  361. };
  362. static const struct piix_map_db ich8m_apple_map_db = {
  363. .mask = 0x3,
  364. .port_enable = 0x1,
  365. .map = {
  366. /* PM PS SM SS MAP */
  367. { P0, NA, NA, NA }, /* 00b */
  368. { RV, RV, RV, RV },
  369. { P0, P2, IDE, IDE }, /* 10b */
  370. { RV, RV, RV, RV },
  371. },
  372. };
  373. static const struct piix_map_db tolapai_map_db = {
  374. .mask = 0x3,
  375. .port_enable = 0x3,
  376. .map = {
  377. /* PM PS SM SS MAP */
  378. { P0, NA, P1, NA }, /* 00b */
  379. { RV, RV, RV, RV }, /* 01b */
  380. { RV, RV, RV, RV }, /* 10b */
  381. { RV, RV, RV, RV },
  382. },
  383. };
  384. static const struct piix_map_db *piix_map_db_table[] = {
  385. [ich5_sata] = &ich5_map_db,
  386. [ich6_sata] = &ich6_map_db,
  387. [ich6m_sata] = &ich6m_map_db,
  388. [ich8_sata] = &ich8_map_db,
  389. [ich8_2port_sata] = &ich8_2port_map_db,
  390. [ich8m_apple_sata] = &ich8m_apple_map_db,
  391. [tolapai_sata] = &tolapai_map_db,
  392. };
  393. static struct ata_port_info piix_port_info[] = {
  394. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  395. {
  396. .flags = PIIX_PATA_FLAGS,
  397. .pio_mask = 0x1f, /* pio0-4 */
  398. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  399. .port_ops = &piix_pata_ops,
  400. },
  401. [piix_pata_33] = /* PIIX4 at 33MHz */
  402. {
  403. .flags = PIIX_PATA_FLAGS,
  404. .pio_mask = 0x1f, /* pio0-4 */
  405. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  406. .udma_mask = ATA_UDMA_MASK_40C,
  407. .port_ops = &piix_pata_ops,
  408. },
  409. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  410. {
  411. .flags = PIIX_PATA_FLAGS,
  412. .pio_mask = 0x1f, /* pio 0-4 */
  413. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  414. .udma_mask = ATA_UDMA2, /* UDMA33 */
  415. .port_ops = &ich_pata_ops,
  416. },
  417. [ich_pata_66] = /* ICH controllers up to 66MHz */
  418. {
  419. .flags = PIIX_PATA_FLAGS,
  420. .pio_mask = 0x1f, /* pio 0-4 */
  421. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  422. .udma_mask = ATA_UDMA4,
  423. .port_ops = &ich_pata_ops,
  424. },
  425. [ich_pata_100] =
  426. {
  427. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  428. .pio_mask = 0x1f, /* pio0-4 */
  429. .mwdma_mask = 0x06, /* mwdma1-2 */
  430. .udma_mask = ATA_UDMA5, /* udma0-5 */
  431. .port_ops = &ich_pata_ops,
  432. },
  433. [ich5_sata] =
  434. {
  435. .flags = PIIX_SATA_FLAGS,
  436. .pio_mask = 0x1f, /* pio0-4 */
  437. .mwdma_mask = 0x07, /* mwdma0-2 */
  438. .udma_mask = ATA_UDMA6,
  439. .port_ops = &piix_sata_ops,
  440. },
  441. [ich6_sata] =
  442. {
  443. .flags = PIIX_SATA_FLAGS,
  444. .pio_mask = 0x1f, /* pio0-4 */
  445. .mwdma_mask = 0x07, /* mwdma0-2 */
  446. .udma_mask = ATA_UDMA6,
  447. .port_ops = &piix_sata_ops,
  448. },
  449. [ich6m_sata] =
  450. {
  451. .flags = PIIX_SATA_FLAGS,
  452. .pio_mask = 0x1f, /* pio0-4 */
  453. .mwdma_mask = 0x07, /* mwdma0-2 */
  454. .udma_mask = ATA_UDMA6,
  455. .port_ops = &piix_sata_ops,
  456. },
  457. [ich8_sata] =
  458. {
  459. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  460. .pio_mask = 0x1f, /* pio0-4 */
  461. .mwdma_mask = 0x07, /* mwdma0-2 */
  462. .udma_mask = ATA_UDMA6,
  463. .port_ops = &piix_sata_ops,
  464. },
  465. [ich8_2port_sata] =
  466. {
  467. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  468. .pio_mask = 0x1f, /* pio0-4 */
  469. .mwdma_mask = 0x07, /* mwdma0-2 */
  470. .udma_mask = ATA_UDMA6,
  471. .port_ops = &piix_sata_ops,
  472. },
  473. [tolapai_sata] =
  474. {
  475. .flags = PIIX_SATA_FLAGS,
  476. .pio_mask = 0x1f, /* pio0-4 */
  477. .mwdma_mask = 0x07, /* mwdma0-2 */
  478. .udma_mask = ATA_UDMA6,
  479. .port_ops = &piix_sata_ops,
  480. },
  481. [ich8m_apple_sata] =
  482. {
  483. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  484. .pio_mask = 0x1f, /* pio0-4 */
  485. .mwdma_mask = 0x07, /* mwdma0-2 */
  486. .udma_mask = ATA_UDMA6,
  487. .port_ops = &piix_sata_ops,
  488. },
  489. [piix_pata_vmw] =
  490. {
  491. .flags = PIIX_PATA_FLAGS,
  492. .pio_mask = 0x1f, /* pio0-4 */
  493. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  494. .udma_mask = ATA_UDMA_MASK_40C,
  495. .port_ops = &piix_vmw_ops,
  496. },
  497. };
  498. static struct pci_bits piix_enable_bits[] = {
  499. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  500. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  501. };
  502. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  503. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  504. MODULE_LICENSE("GPL");
  505. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  506. MODULE_VERSION(DRV_VERSION);
  507. struct ich_laptop {
  508. u16 device;
  509. u16 subvendor;
  510. u16 subdevice;
  511. };
  512. /*
  513. * List of laptops that use short cables rather than 80 wire
  514. */
  515. static const struct ich_laptop ich_laptop[] = {
  516. /* devid, subvendor, subdev */
  517. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  518. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  519. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  520. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  521. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  522. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  523. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  524. /* end marker */
  525. { 0, }
  526. };
  527. /**
  528. * ich_pata_cable_detect - Probe host controller cable detect info
  529. * @ap: Port for which cable detect info is desired
  530. *
  531. * Read 80c cable indicator from ATA PCI device's PCI config
  532. * register. This register is normally set by firmware (BIOS).
  533. *
  534. * LOCKING:
  535. * None (inherited from caller).
  536. */
  537. static int ich_pata_cable_detect(struct ata_port *ap)
  538. {
  539. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  540. const struct ich_laptop *lap = &ich_laptop[0];
  541. u8 tmp, mask;
  542. /* Check for specials - Acer Aspire 5602WLMi */
  543. while (lap->device) {
  544. if (lap->device == pdev->device &&
  545. lap->subvendor == pdev->subsystem_vendor &&
  546. lap->subdevice == pdev->subsystem_device)
  547. return ATA_CBL_PATA40_SHORT;
  548. lap++;
  549. }
  550. /* check BIOS cable detect results */
  551. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  552. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  553. if ((tmp & mask) == 0)
  554. return ATA_CBL_PATA40;
  555. return ATA_CBL_PATA80;
  556. }
  557. /**
  558. * piix_pata_prereset - prereset for PATA host controller
  559. * @link: Target link
  560. * @deadline: deadline jiffies for the operation
  561. *
  562. * LOCKING:
  563. * None (inherited from caller).
  564. */
  565. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  566. {
  567. struct ata_port *ap = link->ap;
  568. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  569. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  570. return -ENOENT;
  571. return ata_sff_prereset(link, deadline);
  572. }
  573. /**
  574. * piix_set_piomode - Initialize host controller PATA PIO timings
  575. * @ap: Port whose timings we are configuring
  576. * @adev: um
  577. *
  578. * Set PIO mode for device, in host controller PCI config space.
  579. *
  580. * LOCKING:
  581. * None (inherited from caller).
  582. */
  583. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  584. {
  585. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  586. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  587. unsigned int is_slave = (adev->devno != 0);
  588. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  589. unsigned int slave_port = 0x44;
  590. u16 master_data;
  591. u8 slave_data;
  592. u8 udma_enable;
  593. int control = 0;
  594. /*
  595. * See Intel Document 298600-004 for the timing programing rules
  596. * for ICH controllers.
  597. */
  598. static const /* ISP RTC */
  599. u8 timings[][2] = { { 0, 0 },
  600. { 0, 0 },
  601. { 1, 0 },
  602. { 2, 1 },
  603. { 2, 3 }, };
  604. if (pio >= 2)
  605. control |= 1; /* TIME1 enable */
  606. if (ata_pio_need_iordy(adev))
  607. control |= 2; /* IE enable */
  608. /* Intel specifies that the PPE functionality is for disk only */
  609. if (adev->class == ATA_DEV_ATA)
  610. control |= 4; /* PPE enable */
  611. /* PIO configuration clears DTE unconditionally. It will be
  612. * programmed in set_dmamode which is guaranteed to be called
  613. * after set_piomode if any DMA mode is available.
  614. */
  615. pci_read_config_word(dev, master_port, &master_data);
  616. if (is_slave) {
  617. /* clear TIME1|IE1|PPE1|DTE1 */
  618. master_data &= 0xff0f;
  619. /* Enable SITRE (separate slave timing register) */
  620. master_data |= 0x4000;
  621. /* enable PPE1, IE1 and TIME1 as needed */
  622. master_data |= (control << 4);
  623. pci_read_config_byte(dev, slave_port, &slave_data);
  624. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  625. /* Load the timing nibble for this slave */
  626. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  627. << (ap->port_no ? 4 : 0);
  628. } else {
  629. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  630. master_data &= 0xccf0;
  631. /* Enable PPE, IE and TIME as appropriate */
  632. master_data |= control;
  633. /* load ISP and RCT */
  634. master_data |=
  635. (timings[pio][0] << 12) |
  636. (timings[pio][1] << 8);
  637. }
  638. pci_write_config_word(dev, master_port, master_data);
  639. if (is_slave)
  640. pci_write_config_byte(dev, slave_port, slave_data);
  641. /* Ensure the UDMA bit is off - it will be turned back on if
  642. UDMA is selected */
  643. if (ap->udma_mask) {
  644. pci_read_config_byte(dev, 0x48, &udma_enable);
  645. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  646. pci_write_config_byte(dev, 0x48, udma_enable);
  647. }
  648. }
  649. /**
  650. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  651. * @ap: Port whose timings we are configuring
  652. * @adev: Drive in question
  653. * @udma: udma mode, 0 - 6
  654. * @isich: set if the chip is an ICH device
  655. *
  656. * Set UDMA mode for device, in host controller PCI config space.
  657. *
  658. * LOCKING:
  659. * None (inherited from caller).
  660. */
  661. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  662. {
  663. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  664. u8 master_port = ap->port_no ? 0x42 : 0x40;
  665. u16 master_data;
  666. u8 speed = adev->dma_mode;
  667. int devid = adev->devno + 2 * ap->port_no;
  668. u8 udma_enable = 0;
  669. static const /* ISP RTC */
  670. u8 timings[][2] = { { 0, 0 },
  671. { 0, 0 },
  672. { 1, 0 },
  673. { 2, 1 },
  674. { 2, 3 }, };
  675. pci_read_config_word(dev, master_port, &master_data);
  676. if (ap->udma_mask)
  677. pci_read_config_byte(dev, 0x48, &udma_enable);
  678. if (speed >= XFER_UDMA_0) {
  679. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  680. u16 udma_timing;
  681. u16 ideconf;
  682. int u_clock, u_speed;
  683. /*
  684. * UDMA is handled by a combination of clock switching and
  685. * selection of dividers
  686. *
  687. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  688. * except UDMA0 which is 00
  689. */
  690. u_speed = min(2 - (udma & 1), udma);
  691. if (udma == 5)
  692. u_clock = 0x1000; /* 100Mhz */
  693. else if (udma > 2)
  694. u_clock = 1; /* 66Mhz */
  695. else
  696. u_clock = 0; /* 33Mhz */
  697. udma_enable |= (1 << devid);
  698. /* Load the CT/RP selection */
  699. pci_read_config_word(dev, 0x4A, &udma_timing);
  700. udma_timing &= ~(3 << (4 * devid));
  701. udma_timing |= u_speed << (4 * devid);
  702. pci_write_config_word(dev, 0x4A, udma_timing);
  703. if (isich) {
  704. /* Select a 33/66/100Mhz clock */
  705. pci_read_config_word(dev, 0x54, &ideconf);
  706. ideconf &= ~(0x1001 << devid);
  707. ideconf |= u_clock << devid;
  708. /* For ICH or later we should set bit 10 for better
  709. performance (WR_PingPong_En) */
  710. pci_write_config_word(dev, 0x54, ideconf);
  711. }
  712. } else {
  713. /*
  714. * MWDMA is driven by the PIO timings. We must also enable
  715. * IORDY unconditionally along with TIME1. PPE has already
  716. * been set when the PIO timing was set.
  717. */
  718. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  719. unsigned int control;
  720. u8 slave_data;
  721. const unsigned int needed_pio[3] = {
  722. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  723. };
  724. int pio = needed_pio[mwdma] - XFER_PIO_0;
  725. control = 3; /* IORDY|TIME1 */
  726. /* If the drive MWDMA is faster than it can do PIO then
  727. we must force PIO into PIO0 */
  728. if (adev->pio_mode < needed_pio[mwdma])
  729. /* Enable DMA timing only */
  730. control |= 8; /* PIO cycles in PIO0 */
  731. if (adev->devno) { /* Slave */
  732. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  733. master_data |= control << 4;
  734. pci_read_config_byte(dev, 0x44, &slave_data);
  735. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  736. /* Load the matching timing */
  737. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  738. pci_write_config_byte(dev, 0x44, slave_data);
  739. } else { /* Master */
  740. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  741. and master timing bits */
  742. master_data |= control;
  743. master_data |=
  744. (timings[pio][0] << 12) |
  745. (timings[pio][1] << 8);
  746. }
  747. if (ap->udma_mask) {
  748. udma_enable &= ~(1 << devid);
  749. pci_write_config_word(dev, master_port, master_data);
  750. }
  751. }
  752. /* Don't scribble on 0x48 if the controller does not support UDMA */
  753. if (ap->udma_mask)
  754. pci_write_config_byte(dev, 0x48, udma_enable);
  755. }
  756. /**
  757. * piix_set_dmamode - Initialize host controller PATA DMA timings
  758. * @ap: Port whose timings we are configuring
  759. * @adev: um
  760. *
  761. * Set MW/UDMA mode for device, in host controller PCI config space.
  762. *
  763. * LOCKING:
  764. * None (inherited from caller).
  765. */
  766. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  767. {
  768. do_pata_set_dmamode(ap, adev, 0);
  769. }
  770. /**
  771. * ich_set_dmamode - Initialize host controller PATA DMA timings
  772. * @ap: Port whose timings we are configuring
  773. * @adev: um
  774. *
  775. * Set MW/UDMA mode for device, in host controller PCI config space.
  776. *
  777. * LOCKING:
  778. * None (inherited from caller).
  779. */
  780. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  781. {
  782. do_pata_set_dmamode(ap, adev, 1);
  783. }
  784. /*
  785. * Serial ATA Index/Data Pair Superset Registers access
  786. *
  787. * Beginning from ICH8, there's a sane way to access SCRs using index
  788. * and data register pair located at BAR5. This creates an
  789. * interesting problem of mapping two SCRs to one port.
  790. *
  791. * Although they have separate SCRs, the master and slave aren't
  792. * independent enough to be treated as separate links - e.g. softreset
  793. * resets both. Also, there's no protocol defined for hard resetting
  794. * singled device sharing the virtual port (no defined way to acquire
  795. * device signature). This is worked around by merging the SCR values
  796. * into one sensible value and requesting follow-up SRST after
  797. * hardreset.
  798. *
  799. * SCR merging is perfomed in nibbles which is the unit contents in
  800. * SCRs are organized. If two values are equal, the value is used.
  801. * When they differ, merge table which lists precedence of possible
  802. * values is consulted and the first match or the last entry when
  803. * nothing matches is used. When there's no merge table for the
  804. * specific nibble, value from the first port is used.
  805. */
  806. static const int piix_sidx_map[] = {
  807. [SCR_STATUS] = 0,
  808. [SCR_ERROR] = 2,
  809. [SCR_CONTROL] = 1,
  810. };
  811. static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
  812. {
  813. struct ata_port *ap = dev->link->ap;
  814. struct piix_host_priv *hpriv = ap->host->private_data;
  815. iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
  816. hpriv->sidpr + PIIX_SIDPR_IDX);
  817. }
  818. static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
  819. {
  820. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  821. piix_sidpr_sel(dev, reg);
  822. return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  823. }
  824. static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
  825. {
  826. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  827. piix_sidpr_sel(dev, reg);
  828. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  829. }
  830. static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
  831. {
  832. u32 val = 0;
  833. int i, mi;
  834. for (i = 0, mi = 0; i < 32 / 4; i++) {
  835. u8 c0 = (val0 >> (i * 4)) & 0xf;
  836. u8 c1 = (val1 >> (i * 4)) & 0xf;
  837. u8 merged = c0;
  838. const int *cur;
  839. /* if no merge preference, assume the first value */
  840. cur = merge_tbl[mi];
  841. if (!cur)
  842. goto done;
  843. mi++;
  844. /* if two values equal, use it */
  845. if (c0 == c1)
  846. goto done;
  847. /* choose the first match or the last from the merge table */
  848. while (*cur != -1) {
  849. if (c0 == *cur || c1 == *cur)
  850. break;
  851. cur++;
  852. }
  853. if (*cur == -1)
  854. cur--;
  855. merged = *cur;
  856. done:
  857. val |= merged << (i * 4);
  858. }
  859. return val;
  860. }
  861. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
  862. {
  863. const int * const sstatus_merge_tbl[] = {
  864. /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
  865. /* SPD */ (const int []){ 2, 1, 0, -1 },
  866. /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
  867. NULL,
  868. };
  869. const int * const scontrol_merge_tbl[] = {
  870. /* DET */ (const int []){ 1, 0, 4, 0, -1 },
  871. /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
  872. /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
  873. NULL,
  874. };
  875. u32 v0, v1;
  876. if (reg >= ARRAY_SIZE(piix_sidx_map))
  877. return -EINVAL;
  878. if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
  879. *val = piix_sidpr_read(&ap->link.device[0], reg);
  880. return 0;
  881. }
  882. v0 = piix_sidpr_read(&ap->link.device[0], reg);
  883. v1 = piix_sidpr_read(&ap->link.device[1], reg);
  884. switch (reg) {
  885. case SCR_STATUS:
  886. *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
  887. break;
  888. case SCR_ERROR:
  889. *val = v0 | v1;
  890. break;
  891. case SCR_CONTROL:
  892. *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
  893. break;
  894. }
  895. return 0;
  896. }
  897. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
  898. {
  899. if (reg >= ARRAY_SIZE(piix_sidx_map))
  900. return -EINVAL;
  901. piix_sidpr_write(&ap->link.device[0], reg, val);
  902. if (ap->flags & ATA_FLAG_SLAVE_POSS)
  903. piix_sidpr_write(&ap->link.device[1], reg, val);
  904. return 0;
  905. }
  906. #ifdef CONFIG_PM
  907. static int piix_broken_suspend(void)
  908. {
  909. static const struct dmi_system_id sysids[] = {
  910. {
  911. .ident = "TECRA M3",
  912. .matches = {
  913. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  914. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  915. },
  916. },
  917. {
  918. .ident = "TECRA M3",
  919. .matches = {
  920. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  921. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  922. },
  923. },
  924. {
  925. .ident = "TECRA M4",
  926. .matches = {
  927. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  928. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  929. },
  930. },
  931. {
  932. .ident = "TECRA M5",
  933. .matches = {
  934. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  935. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  936. },
  937. },
  938. {
  939. .ident = "TECRA M6",
  940. .matches = {
  941. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  942. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  943. },
  944. },
  945. {
  946. .ident = "TECRA M7",
  947. .matches = {
  948. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  949. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  950. },
  951. },
  952. {
  953. .ident = "TECRA A8",
  954. .matches = {
  955. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  956. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  957. },
  958. },
  959. {
  960. .ident = "Satellite R20",
  961. .matches = {
  962. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  963. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  964. },
  965. },
  966. {
  967. .ident = "Satellite R25",
  968. .matches = {
  969. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  970. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  971. },
  972. },
  973. {
  974. .ident = "Satellite U200",
  975. .matches = {
  976. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  977. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  978. },
  979. },
  980. {
  981. .ident = "Satellite U200",
  982. .matches = {
  983. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  984. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  985. },
  986. },
  987. {
  988. .ident = "Satellite Pro U200",
  989. .matches = {
  990. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  991. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  992. },
  993. },
  994. {
  995. .ident = "Satellite U205",
  996. .matches = {
  997. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  998. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  999. },
  1000. },
  1001. {
  1002. .ident = "SATELLITE U205",
  1003. .matches = {
  1004. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1005. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1006. },
  1007. },
  1008. {
  1009. .ident = "Portege M500",
  1010. .matches = {
  1011. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1012. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1013. },
  1014. },
  1015. { } /* terminate list */
  1016. };
  1017. static const char *oemstrs[] = {
  1018. "Tecra M3,",
  1019. };
  1020. int i;
  1021. if (dmi_check_system(sysids))
  1022. return 1;
  1023. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1024. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1025. return 1;
  1026. return 0;
  1027. }
  1028. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1029. {
  1030. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1031. unsigned long flags;
  1032. int rc = 0;
  1033. rc = ata_host_suspend(host, mesg);
  1034. if (rc)
  1035. return rc;
  1036. /* Some braindamaged ACPI suspend implementations expect the
  1037. * controller to be awake on entry; otherwise, it burns cpu
  1038. * cycles and power trying to do something to the sleeping
  1039. * beauty.
  1040. */
  1041. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1042. pci_save_state(pdev);
  1043. /* mark its power state as "unknown", since we don't
  1044. * know if e.g. the BIOS will change its device state
  1045. * when we suspend.
  1046. */
  1047. if (pdev->current_state == PCI_D0)
  1048. pdev->current_state = PCI_UNKNOWN;
  1049. /* tell resume that it's waking up from broken suspend */
  1050. spin_lock_irqsave(&host->lock, flags);
  1051. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1052. spin_unlock_irqrestore(&host->lock, flags);
  1053. } else
  1054. ata_pci_device_do_suspend(pdev, mesg);
  1055. return 0;
  1056. }
  1057. static int piix_pci_device_resume(struct pci_dev *pdev)
  1058. {
  1059. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1060. unsigned long flags;
  1061. int rc;
  1062. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1063. spin_lock_irqsave(&host->lock, flags);
  1064. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1065. spin_unlock_irqrestore(&host->lock, flags);
  1066. pci_set_power_state(pdev, PCI_D0);
  1067. pci_restore_state(pdev);
  1068. /* PCI device wasn't disabled during suspend. Use
  1069. * pci_reenable_device() to avoid affecting the enable
  1070. * count.
  1071. */
  1072. rc = pci_reenable_device(pdev);
  1073. if (rc)
  1074. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1075. "device after resume (%d)\n", rc);
  1076. } else
  1077. rc = ata_pci_device_do_resume(pdev);
  1078. if (rc == 0)
  1079. ata_host_resume(host);
  1080. return rc;
  1081. }
  1082. #endif
  1083. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1084. {
  1085. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1086. }
  1087. #define AHCI_PCI_BAR 5
  1088. #define AHCI_GLOBAL_CTL 0x04
  1089. #define AHCI_ENABLE (1 << 31)
  1090. static int piix_disable_ahci(struct pci_dev *pdev)
  1091. {
  1092. void __iomem *mmio;
  1093. u32 tmp;
  1094. int rc = 0;
  1095. /* BUG: pci_enable_device has not yet been called. This
  1096. * works because this device is usually set up by BIOS.
  1097. */
  1098. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1099. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1100. return 0;
  1101. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1102. if (!mmio)
  1103. return -ENOMEM;
  1104. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1105. if (tmp & AHCI_ENABLE) {
  1106. tmp &= ~AHCI_ENABLE;
  1107. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1108. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1109. if (tmp & AHCI_ENABLE)
  1110. rc = -EIO;
  1111. }
  1112. pci_iounmap(pdev, mmio);
  1113. return rc;
  1114. }
  1115. /**
  1116. * piix_check_450nx_errata - Check for problem 450NX setup
  1117. * @ata_dev: the PCI device to check
  1118. *
  1119. * Check for the present of 450NX errata #19 and errata #25. If
  1120. * they are found return an error code so we can turn off DMA
  1121. */
  1122. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1123. {
  1124. struct pci_dev *pdev = NULL;
  1125. u16 cfg;
  1126. int no_piix_dma = 0;
  1127. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1128. /* Look for 450NX PXB. Check for problem configurations
  1129. A PCI quirk checks bit 6 already */
  1130. pci_read_config_word(pdev, 0x41, &cfg);
  1131. /* Only on the original revision: IDE DMA can hang */
  1132. if (pdev->revision == 0x00)
  1133. no_piix_dma = 1;
  1134. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1135. else if (cfg & (1<<14) && pdev->revision < 5)
  1136. no_piix_dma = 2;
  1137. }
  1138. if (no_piix_dma)
  1139. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1140. if (no_piix_dma == 2)
  1141. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1142. return no_piix_dma;
  1143. }
  1144. static void __devinit piix_init_pcs(struct ata_host *host,
  1145. const struct piix_map_db *map_db)
  1146. {
  1147. struct pci_dev *pdev = to_pci_dev(host->dev);
  1148. u16 pcs, new_pcs;
  1149. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1150. new_pcs = pcs | map_db->port_enable;
  1151. if (new_pcs != pcs) {
  1152. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1153. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1154. msleep(150);
  1155. }
  1156. }
  1157. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1158. struct ata_port_info *pinfo,
  1159. const struct piix_map_db *map_db)
  1160. {
  1161. const int *map;
  1162. int i, invalid_map = 0;
  1163. u8 map_value;
  1164. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1165. map = map_db->map[map_value & map_db->mask];
  1166. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1167. for (i = 0; i < 4; i++) {
  1168. switch (map[i]) {
  1169. case RV:
  1170. invalid_map = 1;
  1171. printk(" XX");
  1172. break;
  1173. case NA:
  1174. printk(" --");
  1175. break;
  1176. case IDE:
  1177. WARN_ON((i & 1) || map[i + 1] != IDE);
  1178. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1179. i++;
  1180. printk(" IDE IDE");
  1181. break;
  1182. default:
  1183. printk(" P%d", map[i]);
  1184. if (i & 1)
  1185. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1186. break;
  1187. }
  1188. }
  1189. printk(" ]\n");
  1190. if (invalid_map)
  1191. dev_printk(KERN_ERR, &pdev->dev,
  1192. "invalid MAP value %u\n", map_value);
  1193. return map;
  1194. }
  1195. static void __devinit piix_init_sidpr(struct ata_host *host)
  1196. {
  1197. struct pci_dev *pdev = to_pci_dev(host->dev);
  1198. struct piix_host_priv *hpriv = host->private_data;
  1199. int i;
  1200. /* check for availability */
  1201. for (i = 0; i < 4; i++)
  1202. if (hpriv->map[i] == IDE)
  1203. return;
  1204. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1205. return;
  1206. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1207. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1208. return;
  1209. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1210. return;
  1211. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1212. host->ports[0]->ops = &piix_sidpr_sata_ops;
  1213. host->ports[1]->ops = &piix_sidpr_sata_ops;
  1214. }
  1215. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1216. {
  1217. static const struct dmi_system_id sysids[] = {
  1218. {
  1219. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1220. * isn't used to boot the system which
  1221. * disables the channel.
  1222. */
  1223. .ident = "M570U",
  1224. .matches = {
  1225. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1226. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1227. },
  1228. },
  1229. { } /* terminate list */
  1230. };
  1231. u32 iocfg;
  1232. if (!dmi_check_system(sysids))
  1233. return;
  1234. /* The datasheet says that bit 18 is NOOP but certain systems
  1235. * seem to use it to disable a channel. Clear the bit on the
  1236. * affected systems.
  1237. */
  1238. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1239. if (iocfg & (1 << 18)) {
  1240. dev_printk(KERN_INFO, &pdev->dev,
  1241. "applying IOCFG bit18 quirk\n");
  1242. iocfg &= ~(1 << 18);
  1243. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1244. }
  1245. }
  1246. /**
  1247. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1248. * @pdev: PCI device to register
  1249. * @ent: Entry in piix_pci_tbl matching with @pdev
  1250. *
  1251. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1252. * and then hand over control to libata, for it to do the rest.
  1253. *
  1254. * LOCKING:
  1255. * Inherited from PCI layer (may sleep).
  1256. *
  1257. * RETURNS:
  1258. * Zero on success, or -ERRNO value.
  1259. */
  1260. static int __devinit piix_init_one(struct pci_dev *pdev,
  1261. const struct pci_device_id *ent)
  1262. {
  1263. static int printed_version;
  1264. struct device *dev = &pdev->dev;
  1265. struct ata_port_info port_info[2];
  1266. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1267. unsigned long port_flags;
  1268. struct ata_host *host;
  1269. struct piix_host_priv *hpriv;
  1270. int rc;
  1271. if (!printed_version++)
  1272. dev_printk(KERN_DEBUG, &pdev->dev,
  1273. "version " DRV_VERSION "\n");
  1274. /* no hotplugging support (FIXME) */
  1275. if (!in_module_init)
  1276. return -ENODEV;
  1277. port_info[0] = piix_port_info[ent->driver_data];
  1278. port_info[1] = piix_port_info[ent->driver_data];
  1279. port_flags = port_info[0].flags;
  1280. /* enable device and prepare host */
  1281. rc = pcim_enable_device(pdev);
  1282. if (rc)
  1283. return rc;
  1284. /* ICH6R may be driven by either ata_piix or ahci driver
  1285. * regardless of BIOS configuration. Make sure AHCI mode is
  1286. * off.
  1287. */
  1288. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1289. int rc = piix_disable_ahci(pdev);
  1290. if (rc)
  1291. return rc;
  1292. }
  1293. /* SATA map init can change port_info, do it before prepping host */
  1294. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1295. if (!hpriv)
  1296. return -ENOMEM;
  1297. if (port_flags & ATA_FLAG_SATA)
  1298. hpriv->map = piix_init_sata_map(pdev, port_info,
  1299. piix_map_db_table[ent->driver_data]);
  1300. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1301. if (rc)
  1302. return rc;
  1303. host->private_data = hpriv;
  1304. /* initialize controller */
  1305. if (port_flags & ATA_FLAG_SATA) {
  1306. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1307. piix_init_sidpr(host);
  1308. }
  1309. /* apply IOCFG bit18 quirk */
  1310. piix_iocfg_bit18_quirk(pdev);
  1311. /* On ICH5, some BIOSen disable the interrupt using the
  1312. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1313. * On ICH6, this bit has the same effect, but only when
  1314. * MSI is disabled (and it is disabled, as we don't use
  1315. * message-signalled interrupts currently).
  1316. */
  1317. if (port_flags & PIIX_FLAG_CHECKINTR)
  1318. pci_intx(pdev, 1);
  1319. if (piix_check_450nx_errata(pdev)) {
  1320. /* This writes into the master table but it does not
  1321. really matter for this errata as we will apply it to
  1322. all the PIIX devices on the board */
  1323. host->ports[0]->mwdma_mask = 0;
  1324. host->ports[0]->udma_mask = 0;
  1325. host->ports[1]->mwdma_mask = 0;
  1326. host->ports[1]->udma_mask = 0;
  1327. }
  1328. pci_set_master(pdev);
  1329. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1330. }
  1331. static int __init piix_init(void)
  1332. {
  1333. int rc;
  1334. DPRINTK("pci_register_driver\n");
  1335. rc = pci_register_driver(&piix_pci_driver);
  1336. if (rc)
  1337. return rc;
  1338. in_module_init = 0;
  1339. DPRINTK("done\n");
  1340. return 0;
  1341. }
  1342. static void __exit piix_exit(void)
  1343. {
  1344. pci_unregister_driver(&piix_pci_driver);
  1345. }
  1346. module_init(piix_init);
  1347. module_exit(piix_exit);