paging_tmpl.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. /*
  20. * We need the mmu code to access both 32-bit and 64-bit guest ptes,
  21. * so the code in this file is compiled twice, once per pte size.
  22. */
  23. #if PTTYPE == 64
  24. #define pt_element_t u64
  25. #define guest_walker guest_walker64
  26. #define FNAME(name) paging##64_##name
  27. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  28. #define PT_DIR_BASE_ADDR_MASK PT64_DIR_BASE_ADDR_MASK
  29. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  30. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  31. #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
  32. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  33. #ifdef CONFIG_X86_64
  34. #define PT_MAX_FULL_LEVELS 4
  35. #define CMPXCHG cmpxchg
  36. #else
  37. #define CMPXCHG cmpxchg64
  38. #define PT_MAX_FULL_LEVELS 2
  39. #endif
  40. #elif PTTYPE == 32
  41. #define pt_element_t u32
  42. #define guest_walker guest_walker32
  43. #define FNAME(name) paging##32_##name
  44. #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
  45. #define PT_DIR_BASE_ADDR_MASK PT32_DIR_BASE_ADDR_MASK
  46. #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
  47. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  48. #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
  49. #define PT_LEVEL_BITS PT32_LEVEL_BITS
  50. #define PT_MAX_FULL_LEVELS 2
  51. #define CMPXCHG cmpxchg
  52. #else
  53. #error Invalid PTTYPE value
  54. #endif
  55. #define gpte_to_gfn FNAME(gpte_to_gfn)
  56. #define gpte_to_gfn_pde FNAME(gpte_to_gfn_pde)
  57. /*
  58. * The guest_walker structure emulates the behavior of the hardware page
  59. * table walker.
  60. */
  61. struct guest_walker {
  62. int level;
  63. gfn_t table_gfn[PT_MAX_FULL_LEVELS];
  64. pt_element_t ptes[PT_MAX_FULL_LEVELS];
  65. gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
  66. unsigned pt_access;
  67. unsigned pte_access;
  68. gfn_t gfn;
  69. u32 error_code;
  70. };
  71. static gfn_t gpte_to_gfn(pt_element_t gpte)
  72. {
  73. return (gpte & PT_BASE_ADDR_MASK) >> PAGE_SHIFT;
  74. }
  75. static gfn_t gpte_to_gfn_pde(pt_element_t gpte)
  76. {
  77. return (gpte & PT_DIR_BASE_ADDR_MASK) >> PAGE_SHIFT;
  78. }
  79. static bool FNAME(cmpxchg_gpte)(struct kvm *kvm,
  80. gfn_t table_gfn, unsigned index,
  81. pt_element_t orig_pte, pt_element_t new_pte)
  82. {
  83. pt_element_t ret;
  84. pt_element_t *table;
  85. struct page *page;
  86. down_read(&current->mm->mmap_sem);
  87. page = gfn_to_page(kvm, table_gfn);
  88. up_read(&current->mm->mmap_sem);
  89. table = kmap_atomic(page, KM_USER0);
  90. ret = CMPXCHG(&table[index], orig_pte, new_pte);
  91. kunmap_atomic(table, KM_USER0);
  92. kvm_release_page_dirty(page);
  93. return (ret != orig_pte);
  94. }
  95. static unsigned FNAME(gpte_access)(struct kvm_vcpu *vcpu, pt_element_t gpte)
  96. {
  97. unsigned access;
  98. access = (gpte & (PT_WRITABLE_MASK | PT_USER_MASK)) | ACC_EXEC_MASK;
  99. #if PTTYPE == 64
  100. if (is_nx(vcpu))
  101. access &= ~(gpte >> PT64_NX_SHIFT);
  102. #endif
  103. return access;
  104. }
  105. /*
  106. * Fetch a guest pte for a guest virtual address
  107. */
  108. static int FNAME(walk_addr)(struct guest_walker *walker,
  109. struct kvm_vcpu *vcpu, gva_t addr,
  110. int write_fault, int user_fault, int fetch_fault)
  111. {
  112. pt_element_t pte;
  113. gfn_t table_gfn;
  114. unsigned index, pt_access, pte_access;
  115. gpa_t pte_gpa;
  116. pgprintk("%s: addr %lx\n", __FUNCTION__, addr);
  117. walk:
  118. walker->level = vcpu->arch.mmu.root_level;
  119. pte = vcpu->arch.cr3;
  120. #if PTTYPE == 64
  121. if (!is_long_mode(vcpu)) {
  122. pte = vcpu->arch.pdptrs[(addr >> 30) & 3];
  123. if (!is_present_pte(pte))
  124. goto not_present;
  125. --walker->level;
  126. }
  127. #endif
  128. ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
  129. (vcpu->arch.cr3 & CR3_NONPAE_RESERVED_BITS) == 0);
  130. pt_access = ACC_ALL;
  131. for (;;) {
  132. index = PT_INDEX(addr, walker->level);
  133. table_gfn = gpte_to_gfn(pte);
  134. pte_gpa = gfn_to_gpa(table_gfn);
  135. pte_gpa += index * sizeof(pt_element_t);
  136. walker->table_gfn[walker->level - 1] = table_gfn;
  137. walker->pte_gpa[walker->level - 1] = pte_gpa;
  138. pgprintk("%s: table_gfn[%d] %lx\n", __FUNCTION__,
  139. walker->level - 1, table_gfn);
  140. kvm_read_guest(vcpu->kvm, pte_gpa, &pte, sizeof(pte));
  141. if (!is_present_pte(pte))
  142. goto not_present;
  143. if (write_fault && !is_writeble_pte(pte))
  144. if (user_fault || is_write_protection(vcpu))
  145. goto access_error;
  146. if (user_fault && !(pte & PT_USER_MASK))
  147. goto access_error;
  148. #if PTTYPE == 64
  149. if (fetch_fault && is_nx(vcpu) && (pte & PT64_NX_MASK))
  150. goto access_error;
  151. #endif
  152. if (!(pte & PT_ACCESSED_MASK)) {
  153. mark_page_dirty(vcpu->kvm, table_gfn);
  154. if (FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn,
  155. index, pte, pte|PT_ACCESSED_MASK))
  156. goto walk;
  157. pte |= PT_ACCESSED_MASK;
  158. }
  159. pte_access = pt_access & FNAME(gpte_access)(vcpu, pte);
  160. walker->ptes[walker->level - 1] = pte;
  161. if (walker->level == PT_PAGE_TABLE_LEVEL) {
  162. walker->gfn = gpte_to_gfn(pte);
  163. break;
  164. }
  165. if (walker->level == PT_DIRECTORY_LEVEL
  166. && (pte & PT_PAGE_SIZE_MASK)
  167. && (PTTYPE == 64 || is_pse(vcpu))) {
  168. walker->gfn = gpte_to_gfn_pde(pte);
  169. walker->gfn += PT_INDEX(addr, PT_PAGE_TABLE_LEVEL);
  170. if (PTTYPE == 32 && is_cpuid_PSE36())
  171. walker->gfn += pse36_gfn_delta(pte);
  172. break;
  173. }
  174. pt_access = pte_access;
  175. --walker->level;
  176. }
  177. if (write_fault && !is_dirty_pte(pte)) {
  178. bool ret;
  179. mark_page_dirty(vcpu->kvm, table_gfn);
  180. ret = FNAME(cmpxchg_gpte)(vcpu->kvm, table_gfn, index, pte,
  181. pte|PT_DIRTY_MASK);
  182. if (ret)
  183. goto walk;
  184. pte |= PT_DIRTY_MASK;
  185. kvm_mmu_pte_write(vcpu, pte_gpa, (u8 *)&pte, sizeof(pte));
  186. walker->ptes[walker->level - 1] = pte;
  187. }
  188. walker->pt_access = pt_access;
  189. walker->pte_access = pte_access;
  190. pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
  191. __FUNCTION__, (u64)pte, pt_access, pte_access);
  192. return 1;
  193. not_present:
  194. walker->error_code = 0;
  195. goto err;
  196. access_error:
  197. walker->error_code = PFERR_PRESENT_MASK;
  198. err:
  199. if (write_fault)
  200. walker->error_code |= PFERR_WRITE_MASK;
  201. if (user_fault)
  202. walker->error_code |= PFERR_USER_MASK;
  203. if (fetch_fault)
  204. walker->error_code |= PFERR_FETCH_MASK;
  205. return 0;
  206. }
  207. static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *page,
  208. u64 *spte, const void *pte, int bytes,
  209. int offset_in_pte)
  210. {
  211. pt_element_t gpte;
  212. unsigned pte_access;
  213. struct page *npage;
  214. gpte = *(const pt_element_t *)pte;
  215. if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
  216. if (!offset_in_pte && !is_present_pte(gpte))
  217. set_shadow_pte(spte, shadow_notrap_nonpresent_pte);
  218. return;
  219. }
  220. if (bytes < sizeof(pt_element_t))
  221. return;
  222. pgprintk("%s: gpte %llx spte %p\n", __FUNCTION__, (u64)gpte, spte);
  223. pte_access = page->role.access & FNAME(gpte_access)(vcpu, gpte);
  224. if (gpte_to_gfn(gpte) != vcpu->arch.update_pte.gfn)
  225. return;
  226. npage = vcpu->arch.update_pte.page;
  227. if (!npage)
  228. return;
  229. get_page(npage);
  230. mmu_set_spte(vcpu, spte, page->role.access, pte_access, 0, 0,
  231. gpte & PT_DIRTY_MASK, NULL, gpte_to_gfn(gpte), npage);
  232. }
  233. /*
  234. * Fetch a shadow pte for a specific level in the paging hierarchy.
  235. */
  236. static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
  237. struct guest_walker *walker,
  238. int user_fault, int write_fault, int *ptwrite,
  239. struct page *page)
  240. {
  241. hpa_t shadow_addr;
  242. int level;
  243. u64 *shadow_ent;
  244. unsigned access = walker->pt_access;
  245. if (!is_present_pte(walker->ptes[walker->level - 1]))
  246. return NULL;
  247. shadow_addr = vcpu->arch.mmu.root_hpa;
  248. level = vcpu->arch.mmu.shadow_root_level;
  249. if (level == PT32E_ROOT_LEVEL) {
  250. shadow_addr = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  251. shadow_addr &= PT64_BASE_ADDR_MASK;
  252. --level;
  253. }
  254. for (; ; level--) {
  255. u32 index = SHADOW_PT_INDEX(addr, level);
  256. struct kvm_mmu_page *shadow_page;
  257. u64 shadow_pte;
  258. int metaphysical;
  259. gfn_t table_gfn;
  260. shadow_ent = ((u64 *)__va(shadow_addr)) + index;
  261. if (level == PT_PAGE_TABLE_LEVEL)
  262. break;
  263. if (is_shadow_present_pte(*shadow_ent)) {
  264. shadow_addr = *shadow_ent & PT64_BASE_ADDR_MASK;
  265. continue;
  266. }
  267. if (level - 1 == PT_PAGE_TABLE_LEVEL
  268. && walker->level == PT_DIRECTORY_LEVEL) {
  269. metaphysical = 1;
  270. if (!is_dirty_pte(walker->ptes[level - 1]))
  271. access &= ~ACC_WRITE_MASK;
  272. table_gfn = gpte_to_gfn(walker->ptes[level - 1]);
  273. } else {
  274. metaphysical = 0;
  275. table_gfn = walker->table_gfn[level - 2];
  276. }
  277. shadow_page = kvm_mmu_get_page(vcpu, table_gfn, addr, level-1,
  278. metaphysical, access,
  279. shadow_ent);
  280. if (!metaphysical) {
  281. int r;
  282. pt_element_t curr_pte;
  283. r = kvm_read_guest_atomic(vcpu->kvm,
  284. walker->pte_gpa[level - 2],
  285. &curr_pte, sizeof(curr_pte));
  286. if (r || curr_pte != walker->ptes[level - 2]) {
  287. kvm_release_page_clean(page);
  288. return NULL;
  289. }
  290. }
  291. shadow_addr = __pa(shadow_page->spt);
  292. shadow_pte = shadow_addr | PT_PRESENT_MASK | PT_ACCESSED_MASK
  293. | PT_WRITABLE_MASK | PT_USER_MASK;
  294. *shadow_ent = shadow_pte;
  295. }
  296. mmu_set_spte(vcpu, shadow_ent, access, walker->pte_access & access,
  297. user_fault, write_fault,
  298. walker->ptes[walker->level-1] & PT_DIRTY_MASK,
  299. ptwrite, walker->gfn, page);
  300. return shadow_ent;
  301. }
  302. /*
  303. * Page fault handler. There are several causes for a page fault:
  304. * - there is no shadow pte for the guest pte
  305. * - write access through a shadow pte marked read only so that we can set
  306. * the dirty bit
  307. * - write access to a shadow pte marked read only so we can update the page
  308. * dirty bitmap, when userspace requests it
  309. * - mmio access; in this case we will never install a present shadow pte
  310. * - normal guest page fault due to the guest pte marked not present, not
  311. * writable, or not executable
  312. *
  313. * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
  314. * a negative value on error.
  315. */
  316. static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr,
  317. u32 error_code)
  318. {
  319. int write_fault = error_code & PFERR_WRITE_MASK;
  320. int user_fault = error_code & PFERR_USER_MASK;
  321. int fetch_fault = error_code & PFERR_FETCH_MASK;
  322. struct guest_walker walker;
  323. u64 *shadow_pte;
  324. int write_pt = 0;
  325. int r;
  326. struct page *page;
  327. pgprintk("%s: addr %lx err %x\n", __FUNCTION__, addr, error_code);
  328. kvm_mmu_audit(vcpu, "pre page fault");
  329. r = mmu_topup_memory_caches(vcpu);
  330. if (r)
  331. return r;
  332. down_read(&vcpu->kvm->slots_lock);
  333. /*
  334. * Look up the shadow pte for the faulting address.
  335. */
  336. r = FNAME(walk_addr)(&walker, vcpu, addr, write_fault, user_fault,
  337. fetch_fault);
  338. /*
  339. * The page is not mapped by the guest. Let the guest handle it.
  340. */
  341. if (!r) {
  342. pgprintk("%s: guest page fault\n", __FUNCTION__);
  343. inject_page_fault(vcpu, addr, walker.error_code);
  344. vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
  345. up_read(&vcpu->kvm->slots_lock);
  346. return 0;
  347. }
  348. down_read(&current->mm->mmap_sem);
  349. page = gfn_to_page(vcpu->kvm, walker.gfn);
  350. up_read(&current->mm->mmap_sem);
  351. spin_lock(&vcpu->kvm->mmu_lock);
  352. kvm_mmu_free_some_pages(vcpu);
  353. shadow_pte = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
  354. &write_pt, page);
  355. pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __FUNCTION__,
  356. shadow_pte, *shadow_pte, write_pt);
  357. if (!write_pt)
  358. vcpu->arch.last_pt_write_count = 0; /* reset fork detector */
  359. /*
  360. * mmio: emulate if accessible, otherwise its a guest fault.
  361. */
  362. if (shadow_pte && is_io_pte(*shadow_pte)) {
  363. spin_unlock(&vcpu->kvm->mmu_lock);
  364. up_read(&vcpu->kvm->slots_lock);
  365. return 1;
  366. }
  367. ++vcpu->stat.pf_fixed;
  368. kvm_mmu_audit(vcpu, "post page fault (fixed)");
  369. spin_unlock(&vcpu->kvm->mmu_lock);
  370. up_read(&vcpu->kvm->slots_lock);
  371. return write_pt;
  372. }
  373. static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr)
  374. {
  375. struct guest_walker walker;
  376. gpa_t gpa = UNMAPPED_GVA;
  377. int r;
  378. r = FNAME(walk_addr)(&walker, vcpu, vaddr, 0, 0, 0);
  379. if (r) {
  380. gpa = gfn_to_gpa(walker.gfn);
  381. gpa |= vaddr & ~PAGE_MASK;
  382. }
  383. return gpa;
  384. }
  385. static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
  386. struct kvm_mmu_page *sp)
  387. {
  388. int i, offset = 0, r = 0;
  389. pt_element_t pt;
  390. if (sp->role.metaphysical
  391. || (PTTYPE == 32 && sp->role.level > PT_PAGE_TABLE_LEVEL)) {
  392. nonpaging_prefetch_page(vcpu, sp);
  393. return;
  394. }
  395. if (PTTYPE == 32)
  396. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  397. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  398. gpa_t pte_gpa = gfn_to_gpa(sp->gfn);
  399. pte_gpa += (i+offset) * sizeof(pt_element_t);
  400. r = kvm_read_guest_atomic(vcpu->kvm, pte_gpa, &pt,
  401. sizeof(pt_element_t));
  402. if (r || is_present_pte(pt))
  403. sp->spt[i] = shadow_trap_nonpresent_pte;
  404. else
  405. sp->spt[i] = shadow_notrap_nonpresent_pte;
  406. }
  407. }
  408. #undef pt_element_t
  409. #undef guest_walker
  410. #undef FNAME
  411. #undef PT_BASE_ADDR_MASK
  412. #undef PT_INDEX
  413. #undef SHADOW_PT_INDEX
  414. #undef PT_LEVEL_MASK
  415. #undef PT_DIR_BASE_ADDR_MASK
  416. #undef PT_LEVEL_BITS
  417. #undef PT_MAX_FULL_LEVELS
  418. #undef gpte_to_gfn
  419. #undef gpte_to_gfn_pde
  420. #undef CMPXCHG