amd.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include <asm/apic.h>
  7. #include <mach_apic.h>
  8. #include "cpu.h"
  9. /*
  10. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  11. * misexecution of code under Linux. Owners of such processors should
  12. * contact AMD for precise details and a CPU swap.
  13. *
  14. * See http://www.multimania.com/poulot/k6bug.html
  15. * http://www.amd.com/K6/k6docs/revgd.html
  16. *
  17. * The following test is erm.. interesting. AMD neglected to up
  18. * the chip setting when fixing the bug but they also tweaked some
  19. * performance at the same time..
  20. */
  21. extern void vide(void);
  22. __asm__(".align 4\nvide: ret");
  23. #ifdef CONFIG_X86_LOCAL_APIC
  24. #define ENABLE_C1E_MASK 0x18000000
  25. #define CPUID_PROCESSOR_SIGNATURE 1
  26. #define CPUID_XFAM 0x0ff00000
  27. #define CPUID_XFAM_K8 0x00000000
  28. #define CPUID_XFAM_10H 0x00100000
  29. #define CPUID_XFAM_11H 0x00200000
  30. #define CPUID_XMOD 0x000f0000
  31. #define CPUID_XMOD_REV_F 0x00040000
  32. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  33. static __cpuinit int amd_apic_timer_broken(void)
  34. {
  35. u32 lo, hi;
  36. u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  37. switch (eax & CPUID_XFAM) {
  38. case CPUID_XFAM_K8:
  39. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  40. break;
  41. case CPUID_XFAM_10H:
  42. case CPUID_XFAM_11H:
  43. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  44. if (lo & ENABLE_C1E_MASK) {
  45. if (smp_processor_id() != boot_cpu_physical_apicid)
  46. printk(KERN_INFO "AMD C1E detected late. "
  47. " Force timer broadcast.\n");
  48. return 1;
  49. }
  50. break;
  51. default:
  52. /* err on the side of caution */
  53. return 1;
  54. }
  55. return 0;
  56. }
  57. #endif
  58. int force_mwait __cpuinitdata;
  59. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  60. {
  61. if (cpuid_eax(0x80000000) >= 0x80000007) {
  62. c->x86_power = cpuid_edx(0x80000007);
  63. if (c->x86_power & (1<<8))
  64. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  65. }
  66. }
  67. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  68. {
  69. u32 l, h;
  70. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  71. int r;
  72. #ifdef CONFIG_SMP
  73. unsigned long long value;
  74. /*
  75. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  76. * bit 6 of msr C001_0015
  77. *
  78. * Errata 63 for SH-B3 steppings
  79. * Errata 122 for all steppings (F+ have it disabled by default)
  80. */
  81. if (c->x86 == 15) {
  82. rdmsrl(MSR_K7_HWCR, value);
  83. value |= 1 << 6;
  84. wrmsrl(MSR_K7_HWCR, value);
  85. }
  86. #endif
  87. early_init_amd(c);
  88. /*
  89. * FIXME: We should handle the K5 here. Set up the write
  90. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  91. * no bus pipeline)
  92. */
  93. /*
  94. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  95. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  96. */
  97. clear_cpu_cap(c, 0*32+31);
  98. r = get_model_name(c);
  99. switch (c->x86) {
  100. case 4:
  101. /*
  102. * General Systems BIOSen alias the cpu frequency registers
  103. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  104. * drivers subsequently pokes it, and changes the CPU speed.
  105. * Workaround : Remove the unneeded alias.
  106. */
  107. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  108. #define CBAR_ENB (0x80000000)
  109. #define CBAR_KEY (0X000000CB)
  110. if (c->x86_model == 9 || c->x86_model == 10) {
  111. if (inl (CBAR) & CBAR_ENB)
  112. outl (0 | CBAR_KEY, CBAR);
  113. }
  114. break;
  115. case 5:
  116. if (c->x86_model < 6) {
  117. /* Based on AMD doc 20734R - June 2000 */
  118. if (c->x86_model == 0) {
  119. clear_cpu_cap(c, X86_FEATURE_APIC);
  120. set_cpu_cap(c, X86_FEATURE_PGE);
  121. }
  122. break;
  123. }
  124. if (c->x86_model == 6 && c->x86_mask == 1) {
  125. const int K6_BUG_LOOP = 1000000;
  126. int n;
  127. void (*f_vide)(void);
  128. unsigned long d, d2;
  129. printk(KERN_INFO "AMD K6 stepping B detected - ");
  130. /*
  131. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  132. * calls at the same time.
  133. */
  134. n = K6_BUG_LOOP;
  135. f_vide = vide;
  136. rdtscl(d);
  137. while (n--)
  138. f_vide();
  139. rdtscl(d2);
  140. d = d2-d;
  141. if (d > 20*K6_BUG_LOOP)
  142. printk("system stability may be impaired when more than 32 MB are used.\n");
  143. else
  144. printk("probably OK (after B9730xxxx).\n");
  145. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  146. }
  147. /* K6 with old style WHCR */
  148. if (c->x86_model < 8 ||
  149. (c->x86_model == 8 && c->x86_mask < 8)) {
  150. /* We can only write allocate on the low 508Mb */
  151. if (mbytes > 508)
  152. mbytes = 508;
  153. rdmsr(MSR_K6_WHCR, l, h);
  154. if ((l&0x0000FFFF) == 0) {
  155. unsigned long flags;
  156. l = (1<<0)|((mbytes/4)<<1);
  157. local_irq_save(flags);
  158. wbinvd();
  159. wrmsr(MSR_K6_WHCR, l, h);
  160. local_irq_restore(flags);
  161. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  162. mbytes);
  163. }
  164. break;
  165. }
  166. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  167. c->x86_model == 9 || c->x86_model == 13) {
  168. /* The more serious chips .. */
  169. if (mbytes > 4092)
  170. mbytes = 4092;
  171. rdmsr(MSR_K6_WHCR, l, h);
  172. if ((l&0xFFFF0000) == 0) {
  173. unsigned long flags;
  174. l = ((mbytes>>2)<<22)|(1<<16);
  175. local_irq_save(flags);
  176. wbinvd();
  177. wrmsr(MSR_K6_WHCR, l, h);
  178. local_irq_restore(flags);
  179. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  180. mbytes);
  181. }
  182. /* Set MTRR capability flag if appropriate */
  183. if (c->x86_model == 13 || c->x86_model == 9 ||
  184. (c->x86_model == 8 && c->x86_mask >= 8))
  185. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  186. break;
  187. }
  188. if (c->x86_model == 10) {
  189. /* AMD Geode LX is model 10 */
  190. /* placeholder for any needed mods */
  191. break;
  192. }
  193. break;
  194. case 6: /* An Athlon/Duron */
  195. /*
  196. * Bit 15 of Athlon specific MSR 15, needs to be 0
  197. * to enable SSE on Palomino/Morgan/Barton CPU's.
  198. * If the BIOS didn't enable it already, enable it here.
  199. */
  200. if (c->x86_model >= 6 && c->x86_model <= 10) {
  201. if (!cpu_has(c, X86_FEATURE_XMM)) {
  202. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  203. rdmsr(MSR_K7_HWCR, l, h);
  204. l &= ~0x00008000;
  205. wrmsr(MSR_K7_HWCR, l, h);
  206. set_cpu_cap(c, X86_FEATURE_XMM);
  207. }
  208. }
  209. /*
  210. * It's been determined by AMD that Athlons since model 8 stepping 1
  211. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  212. * As per AMD technical note 27212 0.2
  213. */
  214. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  215. rdmsr(MSR_K7_CLK_CTL, l, h);
  216. if ((l & 0xfff00000) != 0x20000000) {
  217. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  218. ((l & 0x000fffff)|0x20000000));
  219. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  220. }
  221. }
  222. break;
  223. }
  224. switch (c->x86) {
  225. case 15:
  226. /* Use K8 tuning for Fam10h and Fam11h */
  227. case 0x10:
  228. case 0x11:
  229. set_cpu_cap(c, X86_FEATURE_K8);
  230. break;
  231. case 6:
  232. set_cpu_cap(c, X86_FEATURE_K7);
  233. break;
  234. }
  235. if (c->x86 >= 6)
  236. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  237. display_cacheinfo(c);
  238. if (cpuid_eax(0x80000000) >= 0x80000008)
  239. c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
  240. #ifdef CONFIG_X86_HT
  241. /*
  242. * On a AMD multi core setup the lower bits of the APIC id
  243. * distinguish the cores.
  244. */
  245. if (c->x86_max_cores > 1) {
  246. int cpu = smp_processor_id();
  247. unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
  248. if (bits == 0) {
  249. while ((1 << bits) < c->x86_max_cores)
  250. bits++;
  251. }
  252. c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
  253. c->phys_proc_id >>= bits;
  254. printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
  255. cpu, c->x86_max_cores, c->cpu_core_id);
  256. }
  257. #endif
  258. if (cpuid_eax(0x80000000) >= 0x80000006) {
  259. if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
  260. num_cache_leaves = 4;
  261. else
  262. num_cache_leaves = 3;
  263. }
  264. #ifdef CONFIG_X86_LOCAL_APIC
  265. if (amd_apic_timer_broken())
  266. local_apic_timer_disabled = 1;
  267. #endif
  268. /* K6s reports MCEs but don't actually have all the MSRs */
  269. if (c->x86 < 6)
  270. clear_cpu_cap(c, X86_FEATURE_MCE);
  271. if (cpu_has_xmm2)
  272. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  273. }
  274. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  275. {
  276. /* AMD errata T13 (order #21922) */
  277. if ((c->x86 == 6)) {
  278. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  279. size = 64;
  280. if (c->x86_model == 4 &&
  281. (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
  282. size = 256;
  283. }
  284. return size;
  285. }
  286. static struct cpu_dev amd_cpu_dev __cpuinitdata = {
  287. .c_vendor = "AMD",
  288. .c_ident = { "AuthenticAMD" },
  289. .c_models = {
  290. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  291. {
  292. [3] = "486 DX/2",
  293. [7] = "486 DX/2-WB",
  294. [8] = "486 DX/4",
  295. [9] = "486 DX/4-WB",
  296. [14] = "Am5x86-WT",
  297. [15] = "Am5x86-WB"
  298. }
  299. },
  300. },
  301. .c_early_init = early_init_amd,
  302. .c_init = init_amd,
  303. .c_size_cache = amd_size_cache,
  304. };
  305. int __init amd_init_cpu(void)
  306. {
  307. cpu_devs[X86_VENDOR_AMD] = &amd_cpu_dev;
  308. return 0;
  309. }
  310. cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);