entry.S 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575
  1. /* $Id: entry.S,v 1.144 2002/02/09 19:49:30 davem Exp $
  2. * arch/sparc64/kernel/entry.S: Sparc64 trap low-level entry points.
  3. *
  4. * Copyright (C) 1995,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1996 Eddie C. Dost (ecd@skynet.be)
  6. * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
  7. * Copyright (C) 1996,98,99 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  8. */
  9. #include <linux/errno.h>
  10. #include <asm/head.h>
  11. #include <asm/asi.h>
  12. #include <asm/smp.h>
  13. #include <asm/ptrace.h>
  14. #include <asm/page.h>
  15. #include <asm/signal.h>
  16. #include <asm/pgtable.h>
  17. #include <asm/processor.h>
  18. #include <asm/visasm.h>
  19. #include <asm/estate.h>
  20. #include <asm/auxio.h>
  21. #include <asm/sfafsr.h>
  22. #include <asm/pil.h>
  23. #include <asm/unistd.h>
  24. #define curptr g6
  25. .text
  26. .align 32
  27. /* This is trivial with the new code... */
  28. .globl do_fpdis
  29. do_fpdis:
  30. sethi %hi(TSTATE_PEF), %g4
  31. rdpr %tstate, %g5
  32. andcc %g5, %g4, %g0
  33. be,pt %xcc, 1f
  34. nop
  35. rd %fprs, %g5
  36. andcc %g5, FPRS_FEF, %g0
  37. be,pt %xcc, 1f
  38. nop
  39. /* Legal state when DCR_IFPOE is set in Cheetah %dcr. */
  40. sethi %hi(109f), %g7
  41. ba,pt %xcc, etrap
  42. 109: or %g7, %lo(109b), %g7
  43. add %g0, %g0, %g0
  44. ba,a,pt %xcc, rtrap
  45. 1: TRAP_LOAD_THREAD_REG(%g6, %g1)
  46. ldub [%g6 + TI_FPSAVED], %g5
  47. wr %g0, FPRS_FEF, %fprs
  48. andcc %g5, FPRS_FEF, %g0
  49. be,a,pt %icc, 1f
  50. clr %g7
  51. ldx [%g6 + TI_GSR], %g7
  52. 1: andcc %g5, FPRS_DL, %g0
  53. bne,pn %icc, 2f
  54. fzero %f0
  55. andcc %g5, FPRS_DU, %g0
  56. bne,pn %icc, 1f
  57. fzero %f2
  58. faddd %f0, %f2, %f4
  59. fmuld %f0, %f2, %f6
  60. faddd %f0, %f2, %f8
  61. fmuld %f0, %f2, %f10
  62. faddd %f0, %f2, %f12
  63. fmuld %f0, %f2, %f14
  64. faddd %f0, %f2, %f16
  65. fmuld %f0, %f2, %f18
  66. faddd %f0, %f2, %f20
  67. fmuld %f0, %f2, %f22
  68. faddd %f0, %f2, %f24
  69. fmuld %f0, %f2, %f26
  70. faddd %f0, %f2, %f28
  71. fmuld %f0, %f2, %f30
  72. faddd %f0, %f2, %f32
  73. fmuld %f0, %f2, %f34
  74. faddd %f0, %f2, %f36
  75. fmuld %f0, %f2, %f38
  76. faddd %f0, %f2, %f40
  77. fmuld %f0, %f2, %f42
  78. faddd %f0, %f2, %f44
  79. fmuld %f0, %f2, %f46
  80. faddd %f0, %f2, %f48
  81. fmuld %f0, %f2, %f50
  82. faddd %f0, %f2, %f52
  83. fmuld %f0, %f2, %f54
  84. faddd %f0, %f2, %f56
  85. fmuld %f0, %f2, %f58
  86. b,pt %xcc, fpdis_exit2
  87. faddd %f0, %f2, %f60
  88. 1: mov SECONDARY_CONTEXT, %g3
  89. add %g6, TI_FPREGS + 0x80, %g1
  90. faddd %f0, %f2, %f4
  91. fmuld %f0, %f2, %f6
  92. 661: ldxa [%g3] ASI_DMMU, %g5
  93. .section .sun4v_1insn_patch, "ax"
  94. .word 661b
  95. ldxa [%g3] ASI_MMU, %g5
  96. .previous
  97. sethi %hi(sparc64_kern_sec_context), %g2
  98. ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
  99. 661: stxa %g2, [%g3] ASI_DMMU
  100. .section .sun4v_1insn_patch, "ax"
  101. .word 661b
  102. stxa %g2, [%g3] ASI_MMU
  103. .previous
  104. membar #Sync
  105. add %g6, TI_FPREGS + 0xc0, %g2
  106. faddd %f0, %f2, %f8
  107. fmuld %f0, %f2, %f10
  108. membar #Sync
  109. ldda [%g1] ASI_BLK_S, %f32
  110. ldda [%g2] ASI_BLK_S, %f48
  111. membar #Sync
  112. faddd %f0, %f2, %f12
  113. fmuld %f0, %f2, %f14
  114. faddd %f0, %f2, %f16
  115. fmuld %f0, %f2, %f18
  116. faddd %f0, %f2, %f20
  117. fmuld %f0, %f2, %f22
  118. faddd %f0, %f2, %f24
  119. fmuld %f0, %f2, %f26
  120. faddd %f0, %f2, %f28
  121. fmuld %f0, %f2, %f30
  122. b,pt %xcc, fpdis_exit
  123. nop
  124. 2: andcc %g5, FPRS_DU, %g0
  125. bne,pt %icc, 3f
  126. fzero %f32
  127. mov SECONDARY_CONTEXT, %g3
  128. fzero %f34
  129. 661: ldxa [%g3] ASI_DMMU, %g5
  130. .section .sun4v_1insn_patch, "ax"
  131. .word 661b
  132. ldxa [%g3] ASI_MMU, %g5
  133. .previous
  134. add %g6, TI_FPREGS, %g1
  135. sethi %hi(sparc64_kern_sec_context), %g2
  136. ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
  137. 661: stxa %g2, [%g3] ASI_DMMU
  138. .section .sun4v_1insn_patch, "ax"
  139. .word 661b
  140. stxa %g2, [%g3] ASI_MMU
  141. .previous
  142. membar #Sync
  143. add %g6, TI_FPREGS + 0x40, %g2
  144. faddd %f32, %f34, %f36
  145. fmuld %f32, %f34, %f38
  146. membar #Sync
  147. ldda [%g1] ASI_BLK_S, %f0
  148. ldda [%g2] ASI_BLK_S, %f16
  149. membar #Sync
  150. faddd %f32, %f34, %f40
  151. fmuld %f32, %f34, %f42
  152. faddd %f32, %f34, %f44
  153. fmuld %f32, %f34, %f46
  154. faddd %f32, %f34, %f48
  155. fmuld %f32, %f34, %f50
  156. faddd %f32, %f34, %f52
  157. fmuld %f32, %f34, %f54
  158. faddd %f32, %f34, %f56
  159. fmuld %f32, %f34, %f58
  160. faddd %f32, %f34, %f60
  161. fmuld %f32, %f34, %f62
  162. ba,pt %xcc, fpdis_exit
  163. nop
  164. 3: mov SECONDARY_CONTEXT, %g3
  165. add %g6, TI_FPREGS, %g1
  166. 661: ldxa [%g3] ASI_DMMU, %g5
  167. .section .sun4v_1insn_patch, "ax"
  168. .word 661b
  169. ldxa [%g3] ASI_MMU, %g5
  170. .previous
  171. sethi %hi(sparc64_kern_sec_context), %g2
  172. ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
  173. 661: stxa %g2, [%g3] ASI_DMMU
  174. .section .sun4v_1insn_patch, "ax"
  175. .word 661b
  176. stxa %g2, [%g3] ASI_MMU
  177. .previous
  178. membar #Sync
  179. mov 0x40, %g2
  180. membar #Sync
  181. ldda [%g1] ASI_BLK_S, %f0
  182. ldda [%g1 + %g2] ASI_BLK_S, %f16
  183. add %g1, 0x80, %g1
  184. ldda [%g1] ASI_BLK_S, %f32
  185. ldda [%g1 + %g2] ASI_BLK_S, %f48
  186. membar #Sync
  187. fpdis_exit:
  188. 661: stxa %g5, [%g3] ASI_DMMU
  189. .section .sun4v_1insn_patch, "ax"
  190. .word 661b
  191. stxa %g5, [%g3] ASI_MMU
  192. .previous
  193. membar #Sync
  194. fpdis_exit2:
  195. wr %g7, 0, %gsr
  196. ldx [%g6 + TI_XFSR], %fsr
  197. rdpr %tstate, %g3
  198. or %g3, %g4, %g3 ! anal...
  199. wrpr %g3, %tstate
  200. wr %g0, FPRS_FEF, %fprs ! clean DU/DL bits
  201. retry
  202. .align 32
  203. fp_other_bounce:
  204. call do_fpother
  205. add %sp, PTREGS_OFF, %o0
  206. ba,pt %xcc, rtrap
  207. nop
  208. .globl do_fpother_check_fitos
  209. .align 32
  210. do_fpother_check_fitos:
  211. TRAP_LOAD_THREAD_REG(%g6, %g1)
  212. sethi %hi(fp_other_bounce - 4), %g7
  213. or %g7, %lo(fp_other_bounce - 4), %g7
  214. /* NOTE: Need to preserve %g7 until we fully commit
  215. * to the fitos fixup.
  216. */
  217. stx %fsr, [%g6 + TI_XFSR]
  218. rdpr %tstate, %g3
  219. andcc %g3, TSTATE_PRIV, %g0
  220. bne,pn %xcc, do_fptrap_after_fsr
  221. nop
  222. ldx [%g6 + TI_XFSR], %g3
  223. srlx %g3, 14, %g1
  224. and %g1, 7, %g1
  225. cmp %g1, 2 ! Unfinished FP-OP
  226. bne,pn %xcc, do_fptrap_after_fsr
  227. sethi %hi(1 << 23), %g1 ! Inexact
  228. andcc %g3, %g1, %g0
  229. bne,pn %xcc, do_fptrap_after_fsr
  230. rdpr %tpc, %g1
  231. lduwa [%g1] ASI_AIUP, %g3 ! This cannot ever fail
  232. #define FITOS_MASK 0xc1f83fe0
  233. #define FITOS_COMPARE 0x81a01880
  234. sethi %hi(FITOS_MASK), %g1
  235. or %g1, %lo(FITOS_MASK), %g1
  236. and %g3, %g1, %g1
  237. sethi %hi(FITOS_COMPARE), %g2
  238. or %g2, %lo(FITOS_COMPARE), %g2
  239. cmp %g1, %g2
  240. bne,pn %xcc, do_fptrap_after_fsr
  241. nop
  242. std %f62, [%g6 + TI_FPREGS + (62 * 4)]
  243. sethi %hi(fitos_table_1), %g1
  244. and %g3, 0x1f, %g2
  245. or %g1, %lo(fitos_table_1), %g1
  246. sllx %g2, 2, %g2
  247. jmpl %g1 + %g2, %g0
  248. ba,pt %xcc, fitos_emul_continue
  249. fitos_table_1:
  250. fitod %f0, %f62
  251. fitod %f1, %f62
  252. fitod %f2, %f62
  253. fitod %f3, %f62
  254. fitod %f4, %f62
  255. fitod %f5, %f62
  256. fitod %f6, %f62
  257. fitod %f7, %f62
  258. fitod %f8, %f62
  259. fitod %f9, %f62
  260. fitod %f10, %f62
  261. fitod %f11, %f62
  262. fitod %f12, %f62
  263. fitod %f13, %f62
  264. fitod %f14, %f62
  265. fitod %f15, %f62
  266. fitod %f16, %f62
  267. fitod %f17, %f62
  268. fitod %f18, %f62
  269. fitod %f19, %f62
  270. fitod %f20, %f62
  271. fitod %f21, %f62
  272. fitod %f22, %f62
  273. fitod %f23, %f62
  274. fitod %f24, %f62
  275. fitod %f25, %f62
  276. fitod %f26, %f62
  277. fitod %f27, %f62
  278. fitod %f28, %f62
  279. fitod %f29, %f62
  280. fitod %f30, %f62
  281. fitod %f31, %f62
  282. fitos_emul_continue:
  283. sethi %hi(fitos_table_2), %g1
  284. srl %g3, 25, %g2
  285. or %g1, %lo(fitos_table_2), %g1
  286. and %g2, 0x1f, %g2
  287. sllx %g2, 2, %g2
  288. jmpl %g1 + %g2, %g0
  289. ba,pt %xcc, fitos_emul_fini
  290. fitos_table_2:
  291. fdtos %f62, %f0
  292. fdtos %f62, %f1
  293. fdtos %f62, %f2
  294. fdtos %f62, %f3
  295. fdtos %f62, %f4
  296. fdtos %f62, %f5
  297. fdtos %f62, %f6
  298. fdtos %f62, %f7
  299. fdtos %f62, %f8
  300. fdtos %f62, %f9
  301. fdtos %f62, %f10
  302. fdtos %f62, %f11
  303. fdtos %f62, %f12
  304. fdtos %f62, %f13
  305. fdtos %f62, %f14
  306. fdtos %f62, %f15
  307. fdtos %f62, %f16
  308. fdtos %f62, %f17
  309. fdtos %f62, %f18
  310. fdtos %f62, %f19
  311. fdtos %f62, %f20
  312. fdtos %f62, %f21
  313. fdtos %f62, %f22
  314. fdtos %f62, %f23
  315. fdtos %f62, %f24
  316. fdtos %f62, %f25
  317. fdtos %f62, %f26
  318. fdtos %f62, %f27
  319. fdtos %f62, %f28
  320. fdtos %f62, %f29
  321. fdtos %f62, %f30
  322. fdtos %f62, %f31
  323. fitos_emul_fini:
  324. ldd [%g6 + TI_FPREGS + (62 * 4)], %f62
  325. done
  326. .globl do_fptrap
  327. .align 32
  328. do_fptrap:
  329. TRAP_LOAD_THREAD_REG(%g6, %g1)
  330. stx %fsr, [%g6 + TI_XFSR]
  331. do_fptrap_after_fsr:
  332. ldub [%g6 + TI_FPSAVED], %g3
  333. rd %fprs, %g1
  334. or %g3, %g1, %g3
  335. stb %g3, [%g6 + TI_FPSAVED]
  336. rd %gsr, %g3
  337. stx %g3, [%g6 + TI_GSR]
  338. mov SECONDARY_CONTEXT, %g3
  339. 661: ldxa [%g3] ASI_DMMU, %g5
  340. .section .sun4v_1insn_patch, "ax"
  341. .word 661b
  342. ldxa [%g3] ASI_MMU, %g5
  343. .previous
  344. sethi %hi(sparc64_kern_sec_context), %g2
  345. ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
  346. 661: stxa %g2, [%g3] ASI_DMMU
  347. .section .sun4v_1insn_patch, "ax"
  348. .word 661b
  349. stxa %g2, [%g3] ASI_MMU
  350. .previous
  351. membar #Sync
  352. add %g6, TI_FPREGS, %g2
  353. andcc %g1, FPRS_DL, %g0
  354. be,pn %icc, 4f
  355. mov 0x40, %g3
  356. stda %f0, [%g2] ASI_BLK_S
  357. stda %f16, [%g2 + %g3] ASI_BLK_S
  358. andcc %g1, FPRS_DU, %g0
  359. be,pn %icc, 5f
  360. 4: add %g2, 128, %g2
  361. stda %f32, [%g2] ASI_BLK_S
  362. stda %f48, [%g2 + %g3] ASI_BLK_S
  363. 5: mov SECONDARY_CONTEXT, %g1
  364. membar #Sync
  365. 661: stxa %g5, [%g1] ASI_DMMU
  366. .section .sun4v_1insn_patch, "ax"
  367. .word 661b
  368. stxa %g5, [%g1] ASI_MMU
  369. .previous
  370. membar #Sync
  371. ba,pt %xcc, etrap
  372. wr %g0, 0, %fprs
  373. /* The registers for cross calls will be:
  374. *
  375. * DATA 0: [low 32-bits] Address of function to call, jmp to this
  376. * [high 32-bits] MMU Context Argument 0, place in %g5
  377. * DATA 1: Address Argument 1, place in %g1
  378. * DATA 2: Address Argument 2, place in %g7
  379. *
  380. * With this method we can do most of the cross-call tlb/cache
  381. * flushing very quickly.
  382. */
  383. .text
  384. .align 32
  385. .globl do_ivec
  386. do_ivec:
  387. mov 0x40, %g3
  388. ldxa [%g3 + %g0] ASI_INTR_R, %g3
  389. sethi %hi(KERNBASE), %g4
  390. cmp %g3, %g4
  391. bgeu,pn %xcc, do_ivec_xcall
  392. srlx %g3, 32, %g5
  393. stxa %g0, [%g0] ASI_INTR_RECEIVE
  394. membar #Sync
  395. sethi %hi(ivector_table_pa), %g2
  396. ldx [%g2 + %lo(ivector_table_pa)], %g2
  397. sllx %g3, 4, %g3
  398. add %g2, %g3, %g3
  399. TRAP_LOAD_IRQ_WORK_PA(%g6, %g1)
  400. ldx [%g6], %g5
  401. stxa %g5, [%g3] ASI_PHYS_USE_EC
  402. stx %g3, [%g6]
  403. wr %g0, 1 << PIL_DEVICE_IRQ, %set_softint
  404. retry
  405. do_ivec_xcall:
  406. mov 0x50, %g1
  407. ldxa [%g1 + %g0] ASI_INTR_R, %g1
  408. srl %g3, 0, %g3
  409. mov 0x60, %g7
  410. ldxa [%g7 + %g0] ASI_INTR_R, %g7
  411. stxa %g0, [%g0] ASI_INTR_RECEIVE
  412. membar #Sync
  413. ba,pt %xcc, 1f
  414. nop
  415. .align 32
  416. 1: jmpl %g3, %g0
  417. nop
  418. .globl getcc, setcc
  419. getcc:
  420. ldx [%o0 + PT_V9_TSTATE], %o1
  421. srlx %o1, 32, %o1
  422. and %o1, 0xf, %o1
  423. retl
  424. stx %o1, [%o0 + PT_V9_G1]
  425. setcc:
  426. ldx [%o0 + PT_V9_TSTATE], %o1
  427. ldx [%o0 + PT_V9_G1], %o2
  428. or %g0, %ulo(TSTATE_ICC), %o3
  429. sllx %o3, 32, %o3
  430. andn %o1, %o3, %o1
  431. sllx %o2, 32, %o2
  432. and %o2, %o3, %o2
  433. or %o1, %o2, %o1
  434. retl
  435. stx %o1, [%o0 + PT_V9_TSTATE]
  436. .globl utrap_trap
  437. utrap_trap: /* %g3=handler,%g4=level */
  438. TRAP_LOAD_THREAD_REG(%g6, %g1)
  439. ldx [%g6 + TI_UTRAPS], %g1
  440. brnz,pt %g1, invoke_utrap
  441. nop
  442. ba,pt %xcc, etrap
  443. rd %pc, %g7
  444. mov %l4, %o1
  445. call bad_trap
  446. add %sp, PTREGS_OFF, %o0
  447. ba,pt %xcc, rtrap
  448. nop
  449. invoke_utrap:
  450. sllx %g3, 3, %g3
  451. ldx [%g1 + %g3], %g1
  452. save %sp, -128, %sp
  453. rdpr %tstate, %l6
  454. rdpr %cwp, %l7
  455. andn %l6, TSTATE_CWP, %l6
  456. wrpr %l6, %l7, %tstate
  457. rdpr %tpc, %l6
  458. rdpr %tnpc, %l7
  459. wrpr %g1, 0, %tnpc
  460. done
  461. /* We need to carefully read the error status, ACK
  462. * the errors, prevent recursive traps, and pass the
  463. * information on to C code for logging.
  464. *
  465. * We pass the AFAR in as-is, and we encode the status
  466. * information as described in asm-sparc64/sfafsr.h
  467. */
  468. .globl __spitfire_access_error
  469. __spitfire_access_error:
  470. /* Disable ESTATE error reporting so that we do not
  471. * take recursive traps and RED state the processor.
  472. */
  473. stxa %g0, [%g0] ASI_ESTATE_ERROR_EN
  474. membar #Sync
  475. mov UDBE_UE, %g1
  476. ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR
  477. /* __spitfire_cee_trap branches here with AFSR in %g4 and
  478. * UDBE_CE in %g1. It only clears ESTATE_ERR_CE in the
  479. * ESTATE Error Enable register.
  480. */
  481. __spitfire_cee_trap_continue:
  482. ldxa [%g0] ASI_AFAR, %g5 ! Get AFAR
  483. rdpr %tt, %g3
  484. and %g3, 0x1ff, %g3 ! Paranoia
  485. sllx %g3, SFSTAT_TRAP_TYPE_SHIFT, %g3
  486. or %g4, %g3, %g4
  487. rdpr %tl, %g3
  488. cmp %g3, 1
  489. mov 1, %g3
  490. bleu %xcc, 1f
  491. sllx %g3, SFSTAT_TL_GT_ONE_SHIFT, %g3
  492. or %g4, %g3, %g4
  493. /* Read in the UDB error register state, clearing the
  494. * sticky error bits as-needed. We only clear them if
  495. * the UE bit is set. Likewise, __spitfire_cee_trap
  496. * below will only do so if the CE bit is set.
  497. *
  498. * NOTE: UltraSparc-I/II have high and low UDB error
  499. * registers, corresponding to the two UDB units
  500. * present on those chips. UltraSparc-IIi only
  501. * has a single UDB, called "SDB" in the manual.
  502. * For IIi the upper UDB register always reads
  503. * as zero so for our purposes things will just
  504. * work with the checks below.
  505. */
  506. 1: ldxa [%g0] ASI_UDBH_ERROR_R, %g3
  507. and %g3, 0x3ff, %g7 ! Paranoia
  508. sllx %g7, SFSTAT_UDBH_SHIFT, %g7
  509. or %g4, %g7, %g4
  510. andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE
  511. be,pn %xcc, 1f
  512. nop
  513. stxa %g3, [%g0] ASI_UDB_ERROR_W
  514. membar #Sync
  515. 1: mov 0x18, %g3
  516. ldxa [%g3] ASI_UDBL_ERROR_R, %g3
  517. and %g3, 0x3ff, %g7 ! Paranoia
  518. sllx %g7, SFSTAT_UDBL_SHIFT, %g7
  519. or %g4, %g7, %g4
  520. andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE
  521. be,pn %xcc, 1f
  522. nop
  523. mov 0x18, %g7
  524. stxa %g3, [%g7] ASI_UDB_ERROR_W
  525. membar #Sync
  526. 1: /* Ok, now that we've latched the error state,
  527. * clear the sticky bits in the AFSR.
  528. */
  529. stxa %g4, [%g0] ASI_AFSR
  530. membar #Sync
  531. rdpr %tl, %g2
  532. cmp %g2, 1
  533. rdpr %pil, %g2
  534. bleu,pt %xcc, 1f
  535. wrpr %g0, 15, %pil
  536. ba,pt %xcc, etraptl1
  537. rd %pc, %g7
  538. ba,pt %xcc, 2f
  539. nop
  540. 1: ba,pt %xcc, etrap_irq
  541. rd %pc, %g7
  542. 2:
  543. #ifdef CONFIG_TRACE_IRQFLAGS
  544. call trace_hardirqs_off
  545. nop
  546. #endif
  547. mov %l4, %o1
  548. mov %l5, %o2
  549. call spitfire_access_error
  550. add %sp, PTREGS_OFF, %o0
  551. ba,pt %xcc, rtrap
  552. nop
  553. /* This is the trap handler entry point for ECC correctable
  554. * errors. They are corrected, but we listen for the trap
  555. * so that the event can be logged.
  556. *
  557. * Disrupting errors are either:
  558. * 1) single-bit ECC errors during UDB reads to system
  559. * memory
  560. * 2) data parity errors during write-back events
  561. *
  562. * As far as I can make out from the manual, the CEE trap
  563. * is only for correctable errors during memory read
  564. * accesses by the front-end of the processor.
  565. *
  566. * The code below is only for trap level 1 CEE events,
  567. * as it is the only situation where we can safely record
  568. * and log. For trap level >1 we just clear the CE bit
  569. * in the AFSR and return.
  570. *
  571. * This is just like __spiftire_access_error above, but it
  572. * specifically handles correctable errors. If an
  573. * uncorrectable error is indicated in the AFSR we
  574. * will branch directly above to __spitfire_access_error
  575. * to handle it instead. Uncorrectable therefore takes
  576. * priority over correctable, and the error logging
  577. * C code will notice this case by inspecting the
  578. * trap type.
  579. */
  580. .globl __spitfire_cee_trap
  581. __spitfire_cee_trap:
  582. ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR
  583. mov 1, %g3
  584. sllx %g3, SFAFSR_UE_SHIFT, %g3
  585. andcc %g4, %g3, %g0 ! Check for UE
  586. bne,pn %xcc, __spitfire_access_error
  587. nop
  588. /* Ok, in this case we only have a correctable error.
  589. * Indicate we only wish to capture that state in register
  590. * %g1, and we only disable CE error reporting unlike UE
  591. * handling which disables all errors.
  592. */
  593. ldxa [%g0] ASI_ESTATE_ERROR_EN, %g3
  594. andn %g3, ESTATE_ERR_CE, %g3
  595. stxa %g3, [%g0] ASI_ESTATE_ERROR_EN
  596. membar #Sync
  597. /* Preserve AFSR in %g4, indicate UDB state to capture in %g1 */
  598. ba,pt %xcc, __spitfire_cee_trap_continue
  599. mov UDBE_CE, %g1
  600. .globl __spitfire_data_access_exception
  601. .globl __spitfire_data_access_exception_tl1
  602. __spitfire_data_access_exception_tl1:
  603. rdpr %pstate, %g4
  604. wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
  605. mov TLB_SFSR, %g3
  606. mov DMMU_SFAR, %g5
  607. ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR
  608. ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR
  609. stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit
  610. membar #Sync
  611. rdpr %tt, %g3
  612. cmp %g3, 0x80 ! first win spill/fill trap
  613. blu,pn %xcc, 1f
  614. cmp %g3, 0xff ! last win spill/fill trap
  615. bgu,pn %xcc, 1f
  616. nop
  617. ba,pt %xcc, winfix_dax
  618. rdpr %tpc, %g3
  619. 1: sethi %hi(109f), %g7
  620. ba,pt %xcc, etraptl1
  621. 109: or %g7, %lo(109b), %g7
  622. mov %l4, %o1
  623. mov %l5, %o2
  624. call spitfire_data_access_exception_tl1
  625. add %sp, PTREGS_OFF, %o0
  626. ba,pt %xcc, rtrap
  627. nop
  628. __spitfire_data_access_exception:
  629. rdpr %pstate, %g4
  630. wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
  631. mov TLB_SFSR, %g3
  632. mov DMMU_SFAR, %g5
  633. ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR
  634. ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR
  635. stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit
  636. membar #Sync
  637. sethi %hi(109f), %g7
  638. ba,pt %xcc, etrap
  639. 109: or %g7, %lo(109b), %g7
  640. mov %l4, %o1
  641. mov %l5, %o2
  642. call spitfire_data_access_exception
  643. add %sp, PTREGS_OFF, %o0
  644. ba,pt %xcc, rtrap
  645. nop
  646. .globl __spitfire_insn_access_exception
  647. .globl __spitfire_insn_access_exception_tl1
  648. __spitfire_insn_access_exception_tl1:
  649. rdpr %pstate, %g4
  650. wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
  651. mov TLB_SFSR, %g3
  652. ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR
  653. rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC
  654. stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit
  655. membar #Sync
  656. sethi %hi(109f), %g7
  657. ba,pt %xcc, etraptl1
  658. 109: or %g7, %lo(109b), %g7
  659. mov %l4, %o1
  660. mov %l5, %o2
  661. call spitfire_insn_access_exception_tl1
  662. add %sp, PTREGS_OFF, %o0
  663. ba,pt %xcc, rtrap
  664. nop
  665. __spitfire_insn_access_exception:
  666. rdpr %pstate, %g4
  667. wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
  668. mov TLB_SFSR, %g3
  669. ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR
  670. rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC
  671. stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit
  672. membar #Sync
  673. sethi %hi(109f), %g7
  674. ba,pt %xcc, etrap
  675. 109: or %g7, %lo(109b), %g7
  676. mov %l4, %o1
  677. mov %l5, %o2
  678. call spitfire_insn_access_exception
  679. add %sp, PTREGS_OFF, %o0
  680. ba,pt %xcc, rtrap
  681. nop
  682. /* These get patched into the trap table at boot time
  683. * once we know we have a cheetah processor.
  684. */
  685. .globl cheetah_fecc_trap_vector, cheetah_fecc_trap_vector_tl1
  686. cheetah_fecc_trap_vector:
  687. membar #Sync
  688. ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
  689. andn %g1, DCU_DC | DCU_IC, %g1
  690. stxa %g1, [%g0] ASI_DCU_CONTROL_REG
  691. membar #Sync
  692. sethi %hi(cheetah_fast_ecc), %g2
  693. jmpl %g2 + %lo(cheetah_fast_ecc), %g0
  694. mov 0, %g1
  695. cheetah_fecc_trap_vector_tl1:
  696. membar #Sync
  697. ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
  698. andn %g1, DCU_DC | DCU_IC, %g1
  699. stxa %g1, [%g0] ASI_DCU_CONTROL_REG
  700. membar #Sync
  701. sethi %hi(cheetah_fast_ecc), %g2
  702. jmpl %g2 + %lo(cheetah_fast_ecc), %g0
  703. mov 1, %g1
  704. .globl cheetah_cee_trap_vector, cheetah_cee_trap_vector_tl1
  705. cheetah_cee_trap_vector:
  706. membar #Sync
  707. ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
  708. andn %g1, DCU_IC, %g1
  709. stxa %g1, [%g0] ASI_DCU_CONTROL_REG
  710. membar #Sync
  711. sethi %hi(cheetah_cee), %g2
  712. jmpl %g2 + %lo(cheetah_cee), %g0
  713. mov 0, %g1
  714. cheetah_cee_trap_vector_tl1:
  715. membar #Sync
  716. ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
  717. andn %g1, DCU_IC, %g1
  718. stxa %g1, [%g0] ASI_DCU_CONTROL_REG
  719. membar #Sync
  720. sethi %hi(cheetah_cee), %g2
  721. jmpl %g2 + %lo(cheetah_cee), %g0
  722. mov 1, %g1
  723. .globl cheetah_deferred_trap_vector, cheetah_deferred_trap_vector_tl1
  724. cheetah_deferred_trap_vector:
  725. membar #Sync
  726. ldxa [%g0] ASI_DCU_CONTROL_REG, %g1;
  727. andn %g1, DCU_DC | DCU_IC, %g1;
  728. stxa %g1, [%g0] ASI_DCU_CONTROL_REG;
  729. membar #Sync;
  730. sethi %hi(cheetah_deferred_trap), %g2
  731. jmpl %g2 + %lo(cheetah_deferred_trap), %g0
  732. mov 0, %g1
  733. cheetah_deferred_trap_vector_tl1:
  734. membar #Sync;
  735. ldxa [%g0] ASI_DCU_CONTROL_REG, %g1;
  736. andn %g1, DCU_DC | DCU_IC, %g1;
  737. stxa %g1, [%g0] ASI_DCU_CONTROL_REG;
  738. membar #Sync;
  739. sethi %hi(cheetah_deferred_trap), %g2
  740. jmpl %g2 + %lo(cheetah_deferred_trap), %g0
  741. mov 1, %g1
  742. /* Cheetah+ specific traps. These are for the new I/D cache parity
  743. * error traps. The first argument to cheetah_plus_parity_handler
  744. * is encoded as follows:
  745. *
  746. * Bit0: 0=dcache,1=icache
  747. * Bit1: 0=recoverable,1=unrecoverable
  748. */
  749. .globl cheetah_plus_dcpe_trap_vector, cheetah_plus_dcpe_trap_vector_tl1
  750. cheetah_plus_dcpe_trap_vector:
  751. membar #Sync
  752. sethi %hi(do_cheetah_plus_data_parity), %g7
  753. jmpl %g7 + %lo(do_cheetah_plus_data_parity), %g0
  754. nop
  755. nop
  756. nop
  757. nop
  758. nop
  759. do_cheetah_plus_data_parity:
  760. rdpr %pil, %g2
  761. wrpr %g0, 15, %pil
  762. ba,pt %xcc, etrap_irq
  763. rd %pc, %g7
  764. #ifdef CONFIG_TRACE_IRQFLAGS
  765. call trace_hardirqs_off
  766. nop
  767. #endif
  768. mov 0x0, %o0
  769. call cheetah_plus_parity_error
  770. add %sp, PTREGS_OFF, %o1
  771. ba,a,pt %xcc, rtrap_irq
  772. cheetah_plus_dcpe_trap_vector_tl1:
  773. membar #Sync
  774. wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate
  775. sethi %hi(do_dcpe_tl1), %g3
  776. jmpl %g3 + %lo(do_dcpe_tl1), %g0
  777. nop
  778. nop
  779. nop
  780. nop
  781. .globl cheetah_plus_icpe_trap_vector, cheetah_plus_icpe_trap_vector_tl1
  782. cheetah_plus_icpe_trap_vector:
  783. membar #Sync
  784. sethi %hi(do_cheetah_plus_insn_parity), %g7
  785. jmpl %g7 + %lo(do_cheetah_plus_insn_parity), %g0
  786. nop
  787. nop
  788. nop
  789. nop
  790. nop
  791. do_cheetah_plus_insn_parity:
  792. rdpr %pil, %g2
  793. wrpr %g0, 15, %pil
  794. ba,pt %xcc, etrap_irq
  795. rd %pc, %g7
  796. #ifdef CONFIG_TRACE_IRQFLAGS
  797. call trace_hardirqs_off
  798. nop
  799. #endif
  800. mov 0x1, %o0
  801. call cheetah_plus_parity_error
  802. add %sp, PTREGS_OFF, %o1
  803. ba,a,pt %xcc, rtrap_irq
  804. cheetah_plus_icpe_trap_vector_tl1:
  805. membar #Sync
  806. wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate
  807. sethi %hi(do_icpe_tl1), %g3
  808. jmpl %g3 + %lo(do_icpe_tl1), %g0
  809. nop
  810. nop
  811. nop
  812. nop
  813. /* If we take one of these traps when tl >= 1, then we
  814. * jump to interrupt globals. If some trap level above us
  815. * was also using interrupt globals, we cannot recover.
  816. * We may use all interrupt global registers except %g6.
  817. */
  818. .globl do_dcpe_tl1, do_icpe_tl1
  819. do_dcpe_tl1:
  820. rdpr %tl, %g1 ! Save original trap level
  821. mov 1, %g2 ! Setup TSTATE checking loop
  822. sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit
  823. 1: wrpr %g2, %tl ! Set trap level to check
  824. rdpr %tstate, %g4 ! Read TSTATE for this level
  825. andcc %g4, %g3, %g0 ! Interrupt globals in use?
  826. bne,a,pn %xcc, do_dcpe_tl1_fatal ! Yep, irrecoverable
  827. wrpr %g1, %tl ! Restore original trap level
  828. add %g2, 1, %g2 ! Next trap level
  829. cmp %g2, %g1 ! Hit them all yet?
  830. ble,pt %icc, 1b ! Not yet
  831. nop
  832. wrpr %g1, %tl ! Restore original trap level
  833. do_dcpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */
  834. sethi %hi(dcache_parity_tl1_occurred), %g2
  835. lduw [%g2 + %lo(dcache_parity_tl1_occurred)], %g1
  836. add %g1, 1, %g1
  837. stw %g1, [%g2 + %lo(dcache_parity_tl1_occurred)]
  838. /* Reset D-cache parity */
  839. sethi %hi(1 << 16), %g1 ! D-cache size
  840. mov (1 << 5), %g2 ! D-cache line size
  841. sub %g1, %g2, %g1 ! Move down 1 cacheline
  842. 1: srl %g1, 14, %g3 ! Compute UTAG
  843. membar #Sync
  844. stxa %g3, [%g1] ASI_DCACHE_UTAG
  845. membar #Sync
  846. sub %g2, 8, %g3 ! 64-bit data word within line
  847. 2: membar #Sync
  848. stxa %g0, [%g1 + %g3] ASI_DCACHE_DATA
  849. membar #Sync
  850. subcc %g3, 8, %g3 ! Next 64-bit data word
  851. bge,pt %icc, 2b
  852. nop
  853. subcc %g1, %g2, %g1 ! Next cacheline
  854. bge,pt %icc, 1b
  855. nop
  856. ba,pt %xcc, dcpe_icpe_tl1_common
  857. nop
  858. do_dcpe_tl1_fatal:
  859. sethi %hi(1f), %g7
  860. ba,pt %xcc, etraptl1
  861. 1: or %g7, %lo(1b), %g7
  862. mov 0x2, %o0
  863. call cheetah_plus_parity_error
  864. add %sp, PTREGS_OFF, %o1
  865. ba,pt %xcc, rtrap
  866. nop
  867. do_icpe_tl1:
  868. rdpr %tl, %g1 ! Save original trap level
  869. mov 1, %g2 ! Setup TSTATE checking loop
  870. sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit
  871. 1: wrpr %g2, %tl ! Set trap level to check
  872. rdpr %tstate, %g4 ! Read TSTATE for this level
  873. andcc %g4, %g3, %g0 ! Interrupt globals in use?
  874. bne,a,pn %xcc, do_icpe_tl1_fatal ! Yep, irrecoverable
  875. wrpr %g1, %tl ! Restore original trap level
  876. add %g2, 1, %g2 ! Next trap level
  877. cmp %g2, %g1 ! Hit them all yet?
  878. ble,pt %icc, 1b ! Not yet
  879. nop
  880. wrpr %g1, %tl ! Restore original trap level
  881. do_icpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */
  882. sethi %hi(icache_parity_tl1_occurred), %g2
  883. lduw [%g2 + %lo(icache_parity_tl1_occurred)], %g1
  884. add %g1, 1, %g1
  885. stw %g1, [%g2 + %lo(icache_parity_tl1_occurred)]
  886. /* Flush I-cache */
  887. sethi %hi(1 << 15), %g1 ! I-cache size
  888. mov (1 << 5), %g2 ! I-cache line size
  889. sub %g1, %g2, %g1
  890. 1: or %g1, (2 << 3), %g3
  891. stxa %g0, [%g3] ASI_IC_TAG
  892. membar #Sync
  893. subcc %g1, %g2, %g1
  894. bge,pt %icc, 1b
  895. nop
  896. ba,pt %xcc, dcpe_icpe_tl1_common
  897. nop
  898. do_icpe_tl1_fatal:
  899. sethi %hi(1f), %g7
  900. ba,pt %xcc, etraptl1
  901. 1: or %g7, %lo(1b), %g7
  902. mov 0x3, %o0
  903. call cheetah_plus_parity_error
  904. add %sp, PTREGS_OFF, %o1
  905. ba,pt %xcc, rtrap
  906. nop
  907. dcpe_icpe_tl1_common:
  908. /* Flush D-cache, re-enable D/I caches in DCU and finally
  909. * retry the trapping instruction.
  910. */
  911. sethi %hi(1 << 16), %g1 ! D-cache size
  912. mov (1 << 5), %g2 ! D-cache line size
  913. sub %g1, %g2, %g1
  914. 1: stxa %g0, [%g1] ASI_DCACHE_TAG
  915. membar #Sync
  916. subcc %g1, %g2, %g1
  917. bge,pt %icc, 1b
  918. nop
  919. ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
  920. or %g1, (DCU_DC | DCU_IC), %g1
  921. stxa %g1, [%g0] ASI_DCU_CONTROL_REG
  922. membar #Sync
  923. retry
  924. /* Capture I/D/E-cache state into per-cpu error scoreboard.
  925. *
  926. * %g1: (TL>=0) ? 1 : 0
  927. * %g2: scratch
  928. * %g3: scratch
  929. * %g4: AFSR
  930. * %g5: AFAR
  931. * %g6: unused, will have current thread ptr after etrap
  932. * %g7: scratch
  933. */
  934. __cheetah_log_error:
  935. /* Put "TL1" software bit into AFSR. */
  936. and %g1, 0x1, %g1
  937. sllx %g1, 63, %g2
  938. or %g4, %g2, %g4
  939. /* Get log entry pointer for this cpu at this trap level. */
  940. BRANCH_IF_JALAPENO(g2,g3,50f)
  941. ldxa [%g0] ASI_SAFARI_CONFIG, %g2
  942. srlx %g2, 17, %g2
  943. ba,pt %xcc, 60f
  944. and %g2, 0x3ff, %g2
  945. 50: ldxa [%g0] ASI_JBUS_CONFIG, %g2
  946. srlx %g2, 17, %g2
  947. and %g2, 0x1f, %g2
  948. 60: sllx %g2, 9, %g2
  949. sethi %hi(cheetah_error_log), %g3
  950. ldx [%g3 + %lo(cheetah_error_log)], %g3
  951. brz,pn %g3, 80f
  952. nop
  953. add %g3, %g2, %g3
  954. sllx %g1, 8, %g1
  955. add %g3, %g1, %g1
  956. /* %g1 holds pointer to the top of the logging scoreboard */
  957. ldx [%g1 + 0x0], %g7
  958. cmp %g7, -1
  959. bne,pn %xcc, 80f
  960. nop
  961. stx %g4, [%g1 + 0x0]
  962. stx %g5, [%g1 + 0x8]
  963. add %g1, 0x10, %g1
  964. /* %g1 now points to D-cache logging area */
  965. set 0x3ff8, %g2 /* DC_addr mask */
  966. and %g5, %g2, %g2 /* DC_addr bits of AFAR */
  967. srlx %g5, 12, %g3
  968. or %g3, 1, %g3 /* PHYS tag + valid */
  969. 10: ldxa [%g2] ASI_DCACHE_TAG, %g7
  970. cmp %g3, %g7 /* TAG match? */
  971. bne,pt %xcc, 13f
  972. nop
  973. /* Yep, what we want, capture state. */
  974. stx %g2, [%g1 + 0x20]
  975. stx %g7, [%g1 + 0x28]
  976. /* A membar Sync is required before and after utag access. */
  977. membar #Sync
  978. ldxa [%g2] ASI_DCACHE_UTAG, %g7
  979. membar #Sync
  980. stx %g7, [%g1 + 0x30]
  981. ldxa [%g2] ASI_DCACHE_SNOOP_TAG, %g7
  982. stx %g7, [%g1 + 0x38]
  983. clr %g3
  984. 12: ldxa [%g2 + %g3] ASI_DCACHE_DATA, %g7
  985. stx %g7, [%g1]
  986. add %g3, (1 << 5), %g3
  987. cmp %g3, (4 << 5)
  988. bl,pt %xcc, 12b
  989. add %g1, 0x8, %g1
  990. ba,pt %xcc, 20f
  991. add %g1, 0x20, %g1
  992. 13: sethi %hi(1 << 14), %g7
  993. add %g2, %g7, %g2
  994. srlx %g2, 14, %g7
  995. cmp %g7, 4
  996. bl,pt %xcc, 10b
  997. nop
  998. add %g1, 0x40, %g1
  999. /* %g1 now points to I-cache logging area */
  1000. 20: set 0x1fe0, %g2 /* IC_addr mask */
  1001. and %g5, %g2, %g2 /* IC_addr bits of AFAR */
  1002. sllx %g2, 1, %g2 /* IC_addr[13:6]==VA[12:5] */
  1003. srlx %g5, (13 - 8), %g3 /* Make PTAG */
  1004. andn %g3, 0xff, %g3 /* Mask off undefined bits */
  1005. 21: ldxa [%g2] ASI_IC_TAG, %g7
  1006. andn %g7, 0xff, %g7
  1007. cmp %g3, %g7
  1008. bne,pt %xcc, 23f
  1009. nop
  1010. /* Yep, what we want, capture state. */
  1011. stx %g2, [%g1 + 0x40]
  1012. stx %g7, [%g1 + 0x48]
  1013. add %g2, (1 << 3), %g2
  1014. ldxa [%g2] ASI_IC_TAG, %g7
  1015. add %g2, (1 << 3), %g2
  1016. stx %g7, [%g1 + 0x50]
  1017. ldxa [%g2] ASI_IC_TAG, %g7
  1018. add %g2, (1 << 3), %g2
  1019. stx %g7, [%g1 + 0x60]
  1020. ldxa [%g2] ASI_IC_TAG, %g7
  1021. stx %g7, [%g1 + 0x68]
  1022. sub %g2, (3 << 3), %g2
  1023. ldxa [%g2] ASI_IC_STAG, %g7
  1024. stx %g7, [%g1 + 0x58]
  1025. clr %g3
  1026. srlx %g2, 2, %g2
  1027. 22: ldxa [%g2 + %g3] ASI_IC_INSTR, %g7
  1028. stx %g7, [%g1]
  1029. add %g3, (1 << 3), %g3
  1030. cmp %g3, (8 << 3)
  1031. bl,pt %xcc, 22b
  1032. add %g1, 0x8, %g1
  1033. ba,pt %xcc, 30f
  1034. add %g1, 0x30, %g1
  1035. 23: sethi %hi(1 << 14), %g7
  1036. add %g2, %g7, %g2
  1037. srlx %g2, 14, %g7
  1038. cmp %g7, 4
  1039. bl,pt %xcc, 21b
  1040. nop
  1041. add %g1, 0x70, %g1
  1042. /* %g1 now points to E-cache logging area */
  1043. 30: andn %g5, (32 - 1), %g2
  1044. stx %g2, [%g1 + 0x20]
  1045. ldxa [%g2] ASI_EC_TAG_DATA, %g7
  1046. stx %g7, [%g1 + 0x28]
  1047. ldxa [%g2] ASI_EC_R, %g0
  1048. clr %g3
  1049. 31: ldxa [%g3] ASI_EC_DATA, %g7
  1050. stx %g7, [%g1 + %g3]
  1051. add %g3, 0x8, %g3
  1052. cmp %g3, 0x20
  1053. bl,pt %xcc, 31b
  1054. nop
  1055. 80:
  1056. rdpr %tt, %g2
  1057. cmp %g2, 0x70
  1058. be c_fast_ecc
  1059. cmp %g2, 0x63
  1060. be c_cee
  1061. nop
  1062. ba,pt %xcc, c_deferred
  1063. /* Cheetah FECC trap handling, we get here from tl{0,1}_fecc
  1064. * in the trap table. That code has done a memory barrier
  1065. * and has disabled both the I-cache and D-cache in the DCU
  1066. * control register. The I-cache is disabled so that we may
  1067. * capture the corrupted cache line, and the D-cache is disabled
  1068. * because corrupt data may have been placed there and we don't
  1069. * want to reference it.
  1070. *
  1071. * %g1 is one if this trap occurred at %tl >= 1.
  1072. *
  1073. * Next, we turn off error reporting so that we don't recurse.
  1074. */
  1075. .globl cheetah_fast_ecc
  1076. cheetah_fast_ecc:
  1077. ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2
  1078. andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2
  1079. stxa %g2, [%g0] ASI_ESTATE_ERROR_EN
  1080. membar #Sync
  1081. /* Fetch and clear AFSR/AFAR */
  1082. ldxa [%g0] ASI_AFSR, %g4
  1083. ldxa [%g0] ASI_AFAR, %g5
  1084. stxa %g4, [%g0] ASI_AFSR
  1085. membar #Sync
  1086. ba,pt %xcc, __cheetah_log_error
  1087. nop
  1088. c_fast_ecc:
  1089. rdpr %pil, %g2
  1090. wrpr %g0, 15, %pil
  1091. ba,pt %xcc, etrap_irq
  1092. rd %pc, %g7
  1093. #ifdef CONFIG_TRACE_IRQFLAGS
  1094. call trace_hardirqs_off
  1095. nop
  1096. #endif
  1097. mov %l4, %o1
  1098. mov %l5, %o2
  1099. call cheetah_fecc_handler
  1100. add %sp, PTREGS_OFF, %o0
  1101. ba,a,pt %xcc, rtrap_irq
  1102. /* Our caller has disabled I-cache and performed membar Sync. */
  1103. .globl cheetah_cee
  1104. cheetah_cee:
  1105. ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2
  1106. andn %g2, ESTATE_ERROR_CEEN, %g2
  1107. stxa %g2, [%g0] ASI_ESTATE_ERROR_EN
  1108. membar #Sync
  1109. /* Fetch and clear AFSR/AFAR */
  1110. ldxa [%g0] ASI_AFSR, %g4
  1111. ldxa [%g0] ASI_AFAR, %g5
  1112. stxa %g4, [%g0] ASI_AFSR
  1113. membar #Sync
  1114. ba,pt %xcc, __cheetah_log_error
  1115. nop
  1116. c_cee:
  1117. rdpr %pil, %g2
  1118. wrpr %g0, 15, %pil
  1119. ba,pt %xcc, etrap_irq
  1120. rd %pc, %g7
  1121. #ifdef CONFIG_TRACE_IRQFLAGS
  1122. call trace_hardirqs_off
  1123. nop
  1124. #endif
  1125. mov %l4, %o1
  1126. mov %l5, %o2
  1127. call cheetah_cee_handler
  1128. add %sp, PTREGS_OFF, %o0
  1129. ba,a,pt %xcc, rtrap_irq
  1130. /* Our caller has disabled I-cache+D-cache and performed membar Sync. */
  1131. .globl cheetah_deferred_trap
  1132. cheetah_deferred_trap:
  1133. ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2
  1134. andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2
  1135. stxa %g2, [%g0] ASI_ESTATE_ERROR_EN
  1136. membar #Sync
  1137. /* Fetch and clear AFSR/AFAR */
  1138. ldxa [%g0] ASI_AFSR, %g4
  1139. ldxa [%g0] ASI_AFAR, %g5
  1140. stxa %g4, [%g0] ASI_AFSR
  1141. membar #Sync
  1142. ba,pt %xcc, __cheetah_log_error
  1143. nop
  1144. c_deferred:
  1145. rdpr %pil, %g2
  1146. wrpr %g0, 15, %pil
  1147. ba,pt %xcc, etrap_irq
  1148. rd %pc, %g7
  1149. #ifdef CONFIG_TRACE_IRQFLAGS
  1150. call trace_hardirqs_off
  1151. nop
  1152. #endif
  1153. mov %l4, %o1
  1154. mov %l5, %o2
  1155. call cheetah_deferred_handler
  1156. add %sp, PTREGS_OFF, %o0
  1157. ba,a,pt %xcc, rtrap_irq
  1158. .globl __do_privact
  1159. __do_privact:
  1160. mov TLB_SFSR, %g3
  1161. stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit
  1162. membar #Sync
  1163. sethi %hi(109f), %g7
  1164. ba,pt %xcc, etrap
  1165. 109: or %g7, %lo(109b), %g7
  1166. call do_privact
  1167. add %sp, PTREGS_OFF, %o0
  1168. ba,pt %xcc, rtrap
  1169. nop
  1170. .globl do_mna
  1171. do_mna:
  1172. rdpr %tl, %g3
  1173. cmp %g3, 1
  1174. /* Setup %g4/%g5 now as they are used in the
  1175. * winfixup code.
  1176. */
  1177. mov TLB_SFSR, %g3
  1178. mov DMMU_SFAR, %g4
  1179. ldxa [%g4] ASI_DMMU, %g4
  1180. ldxa [%g3] ASI_DMMU, %g5
  1181. stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit
  1182. membar #Sync
  1183. bgu,pn %icc, winfix_mna
  1184. rdpr %tpc, %g3
  1185. 1: sethi %hi(109f), %g7
  1186. ba,pt %xcc, etrap
  1187. 109: or %g7, %lo(109b), %g7
  1188. mov %l4, %o1
  1189. mov %l5, %o2
  1190. call mem_address_unaligned
  1191. add %sp, PTREGS_OFF, %o0
  1192. ba,pt %xcc, rtrap
  1193. nop
  1194. .globl do_lddfmna
  1195. do_lddfmna:
  1196. sethi %hi(109f), %g7
  1197. mov TLB_SFSR, %g4
  1198. ldxa [%g4] ASI_DMMU, %g5
  1199. stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit
  1200. membar #Sync
  1201. mov DMMU_SFAR, %g4
  1202. ldxa [%g4] ASI_DMMU, %g4
  1203. ba,pt %xcc, etrap
  1204. 109: or %g7, %lo(109b), %g7
  1205. mov %l4, %o1
  1206. mov %l5, %o2
  1207. call handle_lddfmna
  1208. add %sp, PTREGS_OFF, %o0
  1209. ba,pt %xcc, rtrap
  1210. nop
  1211. .globl do_stdfmna
  1212. do_stdfmna:
  1213. sethi %hi(109f), %g7
  1214. mov TLB_SFSR, %g4
  1215. ldxa [%g4] ASI_DMMU, %g5
  1216. stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit
  1217. membar #Sync
  1218. mov DMMU_SFAR, %g4
  1219. ldxa [%g4] ASI_DMMU, %g4
  1220. ba,pt %xcc, etrap
  1221. 109: or %g7, %lo(109b), %g7
  1222. mov %l4, %o1
  1223. mov %l5, %o2
  1224. call handle_stdfmna
  1225. add %sp, PTREGS_OFF, %o0
  1226. ba,pt %xcc, rtrap
  1227. nop
  1228. .globl breakpoint_trap
  1229. breakpoint_trap:
  1230. call sparc_breakpoint
  1231. add %sp, PTREGS_OFF, %o0
  1232. ba,pt %xcc, rtrap
  1233. nop
  1234. /* SunOS's execv() call only specifies the argv argument, the
  1235. * environment settings are the same as the calling processes.
  1236. */
  1237. .globl sunos_execv
  1238. sys_execve:
  1239. sethi %hi(sparc_execve), %g1
  1240. ba,pt %xcc, execve_merge
  1241. or %g1, %lo(sparc_execve), %g1
  1242. #ifdef CONFIG_COMPAT
  1243. .globl sys_execve
  1244. sunos_execv:
  1245. stx %g0, [%sp + PTREGS_OFF + PT_V9_I2]
  1246. .globl sys32_execve
  1247. sys32_execve:
  1248. sethi %hi(sparc32_execve), %g1
  1249. or %g1, %lo(sparc32_execve), %g1
  1250. #endif
  1251. execve_merge:
  1252. flushw
  1253. jmpl %g1, %g0
  1254. add %sp, PTREGS_OFF, %o0
  1255. .globl sys_pipe, sys_sigpause, sys_nis_syscall
  1256. .globl sys_rt_sigreturn
  1257. .globl sys_ptrace
  1258. .globl sys_sigaltstack
  1259. .align 32
  1260. sys_pipe: ba,pt %xcc, sparc_pipe
  1261. add %sp, PTREGS_OFF, %o0
  1262. sys_nis_syscall:ba,pt %xcc, c_sys_nis_syscall
  1263. add %sp, PTREGS_OFF, %o0
  1264. sys_memory_ordering:
  1265. ba,pt %xcc, sparc_memory_ordering
  1266. add %sp, PTREGS_OFF, %o1
  1267. sys_sigaltstack:ba,pt %xcc, do_sigaltstack
  1268. add %i6, STACK_BIAS, %o2
  1269. #ifdef CONFIG_COMPAT
  1270. .globl sys32_sigstack
  1271. sys32_sigstack: ba,pt %xcc, do_sys32_sigstack
  1272. mov %i6, %o2
  1273. .globl sys32_sigaltstack
  1274. sys32_sigaltstack:
  1275. ba,pt %xcc, do_sys32_sigaltstack
  1276. mov %i6, %o2
  1277. #endif
  1278. .align 32
  1279. #ifdef CONFIG_COMPAT
  1280. .globl sys32_sigreturn
  1281. sys32_sigreturn:
  1282. add %sp, PTREGS_OFF, %o0
  1283. call do_sigreturn32
  1284. add %o7, 1f-.-4, %o7
  1285. nop
  1286. #endif
  1287. sys_rt_sigreturn:
  1288. add %sp, PTREGS_OFF, %o0
  1289. call do_rt_sigreturn
  1290. add %o7, 1f-.-4, %o7
  1291. nop
  1292. #ifdef CONFIG_COMPAT
  1293. .globl sys32_rt_sigreturn
  1294. sys32_rt_sigreturn:
  1295. add %sp, PTREGS_OFF, %o0
  1296. call do_rt_sigreturn32
  1297. add %o7, 1f-.-4, %o7
  1298. nop
  1299. #endif
  1300. .align 32
  1301. 1: ldx [%curptr + TI_FLAGS], %l5
  1302. andcc %l5, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0
  1303. be,pt %icc, rtrap
  1304. nop
  1305. add %sp, PTREGS_OFF, %o0
  1306. call syscall_trace
  1307. mov 1, %o1
  1308. ba,pt %xcc, rtrap
  1309. nop
  1310. /* This is how fork() was meant to be done, 8 instruction entry.
  1311. *
  1312. * I questioned the following code briefly, let me clear things
  1313. * up so you must not reason on it like I did.
  1314. *
  1315. * Know the fork_kpsr etc. we use in the sparc32 port? We don't
  1316. * need it here because the only piece of window state we copy to
  1317. * the child is the CWP register. Even if the parent sleeps,
  1318. * we are safe because we stuck it into pt_regs of the parent
  1319. * so it will not change.
  1320. *
  1321. * XXX This raises the question, whether we can do the same on
  1322. * XXX sparc32 to get rid of fork_kpsr _and_ fork_kwim. The
  1323. * XXX answer is yes. We stick fork_kpsr in UREG_G0 and
  1324. * XXX fork_kwim in UREG_G1 (global registers are considered
  1325. * XXX volatile across a system call in the sparc ABI I think
  1326. * XXX if it isn't we can use regs->y instead, anyone who depends
  1327. * XXX upon the Y register being preserved across a fork deserves
  1328. * XXX to lose).
  1329. *
  1330. * In fact we should take advantage of that fact for other things
  1331. * during system calls...
  1332. */
  1333. .globl sys_fork, sys_vfork, sys_clone, sparc_exit
  1334. .globl ret_from_syscall
  1335. .align 32
  1336. sys_vfork: /* Under Linux, vfork and fork are just special cases of clone. */
  1337. sethi %hi(0x4000 | 0x0100 | SIGCHLD), %o0
  1338. or %o0, %lo(0x4000 | 0x0100 | SIGCHLD), %o0
  1339. ba,pt %xcc, sys_clone
  1340. sys_fork: clr %o1
  1341. mov SIGCHLD, %o0
  1342. sys_clone: flushw
  1343. movrz %o1, %fp, %o1
  1344. mov 0, %o3
  1345. ba,pt %xcc, sparc_do_fork
  1346. add %sp, PTREGS_OFF, %o2
  1347. ret_from_syscall:
  1348. /* Clear current_thread_info()->new_child, and
  1349. * check performance counter stuff too.
  1350. */
  1351. stb %g0, [%g6 + TI_NEW_CHILD]
  1352. ldx [%g6 + TI_FLAGS], %l0
  1353. call schedule_tail
  1354. mov %g7, %o0
  1355. andcc %l0, _TIF_PERFCTR, %g0
  1356. be,pt %icc, 1f
  1357. nop
  1358. ldx [%g6 + TI_PCR], %o7
  1359. wr %g0, %o7, %pcr
  1360. /* Blackbird errata workaround. See commentary in
  1361. * smp.c:smp_percpu_timer_interrupt() for more
  1362. * information.
  1363. */
  1364. ba,pt %xcc, 99f
  1365. nop
  1366. .align 64
  1367. 99: wr %g0, %g0, %pic
  1368. rd %pic, %g0
  1369. 1: b,pt %xcc, ret_sys_call
  1370. ldx [%sp + PTREGS_OFF + PT_V9_I0], %o0
  1371. sparc_exit: rdpr %pstate, %g2
  1372. wrpr %g2, PSTATE_IE, %pstate
  1373. rdpr %otherwin, %g1
  1374. rdpr %cansave, %g3
  1375. add %g3, %g1, %g3
  1376. wrpr %g3, 0x0, %cansave
  1377. wrpr %g0, 0x0, %otherwin
  1378. wrpr %g2, 0x0, %pstate
  1379. ba,pt %xcc, sys_exit
  1380. stb %g0, [%g6 + TI_WSAVED]
  1381. linux_sparc_ni_syscall:
  1382. sethi %hi(sys_ni_syscall), %l7
  1383. b,pt %xcc, 4f
  1384. or %l7, %lo(sys_ni_syscall), %l7
  1385. linux_syscall_trace32:
  1386. add %sp, PTREGS_OFF, %o0
  1387. call syscall_trace
  1388. clr %o1
  1389. srl %i0, 0, %o0
  1390. srl %i4, 0, %o4
  1391. srl %i1, 0, %o1
  1392. srl %i2, 0, %o2
  1393. b,pt %xcc, 2f
  1394. srl %i3, 0, %o3
  1395. linux_syscall_trace:
  1396. add %sp, PTREGS_OFF, %o0
  1397. call syscall_trace
  1398. clr %o1
  1399. mov %i0, %o0
  1400. mov %i1, %o1
  1401. mov %i2, %o2
  1402. mov %i3, %o3
  1403. b,pt %xcc, 2f
  1404. mov %i4, %o4
  1405. /* Linux 32-bit system calls enter here... */
  1406. .align 32
  1407. .globl linux_sparc_syscall32
  1408. linux_sparc_syscall32:
  1409. /* Direct access to user regs, much faster. */
  1410. cmp %g1, NR_SYSCALLS ! IEU1 Group
  1411. bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI
  1412. srl %i0, 0, %o0 ! IEU0
  1413. sll %g1, 2, %l4 ! IEU0 Group
  1414. srl %i4, 0, %o4 ! IEU1
  1415. lduw [%l7 + %l4], %l7 ! Load
  1416. srl %i1, 0, %o1 ! IEU0 Group
  1417. ldx [%curptr + TI_FLAGS], %l0 ! Load
  1418. srl %i5, 0, %o5 ! IEU1
  1419. srl %i2, 0, %o2 ! IEU0 Group
  1420. andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0
  1421. bne,pn %icc, linux_syscall_trace32 ! CTI
  1422. mov %i0, %l5 ! IEU1
  1423. call %l7 ! CTI Group brk forced
  1424. srl %i3, 0, %o3 ! IEU0
  1425. ba,a,pt %xcc, 3f
  1426. /* Linux native system calls enter here... */
  1427. .align 32
  1428. .globl linux_sparc_syscall
  1429. linux_sparc_syscall:
  1430. /* Direct access to user regs, much faster. */
  1431. cmp %g1, NR_SYSCALLS ! IEU1 Group
  1432. bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI
  1433. mov %i0, %o0 ! IEU0
  1434. sll %g1, 2, %l4 ! IEU0 Group
  1435. mov %i1, %o1 ! IEU1
  1436. lduw [%l7 + %l4], %l7 ! Load
  1437. 4: mov %i2, %o2 ! IEU0 Group
  1438. ldx [%curptr + TI_FLAGS], %l0 ! Load
  1439. mov %i3, %o3 ! IEU1
  1440. mov %i4, %o4 ! IEU0 Group
  1441. andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0
  1442. bne,pn %icc, linux_syscall_trace ! CTI Group
  1443. mov %i0, %l5 ! IEU0
  1444. 2: call %l7 ! CTI Group brk forced
  1445. mov %i5, %o5 ! IEU0
  1446. nop
  1447. 3: stx %o0, [%sp + PTREGS_OFF + PT_V9_I0]
  1448. ret_sys_call:
  1449. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %g3
  1450. ldx [%sp + PTREGS_OFF + PT_V9_TNPC], %l1 ! pc = npc
  1451. sra %o0, 0, %o0
  1452. mov %ulo(TSTATE_XCARRY | TSTATE_ICARRY), %g2
  1453. sllx %g2, 32, %g2
  1454. /* Check if force_successful_syscall_return()
  1455. * was invoked.
  1456. */
  1457. ldub [%curptr + TI_SYS_NOERROR], %l2
  1458. brnz,a,pn %l2, 80f
  1459. stb %g0, [%curptr + TI_SYS_NOERROR]
  1460. cmp %o0, -ERESTART_RESTARTBLOCK
  1461. bgeu,pn %xcc, 1f
  1462. andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6
  1463. 80:
  1464. /* System call success, clear Carry condition code. */
  1465. andn %g3, %g2, %g3
  1466. stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE]
  1467. bne,pn %icc, linux_syscall_trace2
  1468. add %l1, 0x4, %l2 ! npc = npc+4
  1469. stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC]
  1470. ba,pt %xcc, rtrap
  1471. stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC]
  1472. 1:
  1473. /* System call failure, set Carry condition code.
  1474. * Also, get abs(errno) to return to the process.
  1475. */
  1476. andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6
  1477. sub %g0, %o0, %o0
  1478. or %g3, %g2, %g3
  1479. stx %o0, [%sp + PTREGS_OFF + PT_V9_I0]
  1480. stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE]
  1481. bne,pn %icc, linux_syscall_trace2
  1482. add %l1, 0x4, %l2 ! npc = npc+4
  1483. stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC]
  1484. b,pt %xcc, rtrap
  1485. stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC]
  1486. linux_syscall_trace2:
  1487. add %sp, PTREGS_OFF, %o0
  1488. call syscall_trace
  1489. mov 1, %o1
  1490. stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC]
  1491. ba,pt %xcc, rtrap
  1492. stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC]
  1493. .align 32
  1494. .globl __flushw_user
  1495. __flushw_user:
  1496. rdpr %otherwin, %g1
  1497. brz,pn %g1, 2f
  1498. clr %g2
  1499. 1: save %sp, -128, %sp
  1500. rdpr %otherwin, %g1
  1501. brnz,pt %g1, 1b
  1502. add %g2, 1, %g2
  1503. 1: sub %g2, 1, %g2
  1504. brnz,pt %g2, 1b
  1505. restore %g0, %g0, %g0
  1506. 2: retl
  1507. nop
  1508. /* Flush %fp and %i7 to the stack for all register
  1509. * windows active inside of the cpu. This allows
  1510. * show_stack_trace() to avoid using an expensive
  1511. * 'flushw'.
  1512. */
  1513. .globl stack_trace_flush
  1514. .type stack_trace_flush,#function
  1515. stack_trace_flush:
  1516. rdpr %pstate, %o0
  1517. wrpr %o0, PSTATE_IE, %pstate
  1518. rdpr %cwp, %g1
  1519. rdpr %canrestore, %g2
  1520. sub %g1, 1, %g3
  1521. 1: brz,pn %g2, 2f
  1522. sub %g2, 1, %g2
  1523. wrpr %g3, %cwp
  1524. stx %fp, [%sp + STACK_BIAS + RW_V9_I6]
  1525. stx %i7, [%sp + STACK_BIAS + RW_V9_I7]
  1526. ba,pt %xcc, 1b
  1527. sub %g3, 1, %g3
  1528. 2: wrpr %g1, %cwp
  1529. wrpr %o0, %pstate
  1530. retl
  1531. nop
  1532. .size stack_trace_flush,.-stack_trace_flush
  1533. #ifdef CONFIG_SMP
  1534. .globl hard_smp_processor_id
  1535. hard_smp_processor_id:
  1536. #endif
  1537. .globl real_hard_smp_processor_id
  1538. real_hard_smp_processor_id:
  1539. __GET_CPUID(%o0)
  1540. retl
  1541. nop
  1542. /* %o0: devhandle
  1543. * %o1: devino
  1544. *
  1545. * returns %o0: sysino
  1546. */
  1547. .globl sun4v_devino_to_sysino
  1548. .type sun4v_devino_to_sysino,#function
  1549. sun4v_devino_to_sysino:
  1550. mov HV_FAST_INTR_DEVINO2SYSINO, %o5
  1551. ta HV_FAST_TRAP
  1552. retl
  1553. mov %o1, %o0
  1554. .size sun4v_devino_to_sysino, .-sun4v_devino_to_sysino
  1555. /* %o0: sysino
  1556. *
  1557. * returns %o0: intr_enabled (HV_INTR_{DISABLED,ENABLED})
  1558. */
  1559. .globl sun4v_intr_getenabled
  1560. .type sun4v_intr_getenabled,#function
  1561. sun4v_intr_getenabled:
  1562. mov HV_FAST_INTR_GETENABLED, %o5
  1563. ta HV_FAST_TRAP
  1564. retl
  1565. mov %o1, %o0
  1566. .size sun4v_intr_getenabled, .-sun4v_intr_getenabled
  1567. /* %o0: sysino
  1568. * %o1: intr_enabled (HV_INTR_{DISABLED,ENABLED})
  1569. */
  1570. .globl sun4v_intr_setenabled
  1571. .type sun4v_intr_setenabled,#function
  1572. sun4v_intr_setenabled:
  1573. mov HV_FAST_INTR_SETENABLED, %o5
  1574. ta HV_FAST_TRAP
  1575. retl
  1576. nop
  1577. .size sun4v_intr_setenabled, .-sun4v_intr_setenabled
  1578. /* %o0: sysino
  1579. *
  1580. * returns %o0: intr_state (HV_INTR_STATE_*)
  1581. */
  1582. .globl sun4v_intr_getstate
  1583. .type sun4v_intr_getstate,#function
  1584. sun4v_intr_getstate:
  1585. mov HV_FAST_INTR_GETSTATE, %o5
  1586. ta HV_FAST_TRAP
  1587. retl
  1588. mov %o1, %o0
  1589. .size sun4v_intr_getstate, .-sun4v_intr_getstate
  1590. /* %o0: sysino
  1591. * %o1: intr_state (HV_INTR_STATE_*)
  1592. */
  1593. .globl sun4v_intr_setstate
  1594. .type sun4v_intr_setstate,#function
  1595. sun4v_intr_setstate:
  1596. mov HV_FAST_INTR_SETSTATE, %o5
  1597. ta HV_FAST_TRAP
  1598. retl
  1599. nop
  1600. .size sun4v_intr_setstate, .-sun4v_intr_setstate
  1601. /* %o0: sysino
  1602. *
  1603. * returns %o0: cpuid
  1604. */
  1605. .globl sun4v_intr_gettarget
  1606. .type sun4v_intr_gettarget,#function
  1607. sun4v_intr_gettarget:
  1608. mov HV_FAST_INTR_GETTARGET, %o5
  1609. ta HV_FAST_TRAP
  1610. retl
  1611. mov %o1, %o0
  1612. .size sun4v_intr_gettarget, .-sun4v_intr_gettarget
  1613. /* %o0: sysino
  1614. * %o1: cpuid
  1615. */
  1616. .globl sun4v_intr_settarget
  1617. .type sun4v_intr_settarget,#function
  1618. sun4v_intr_settarget:
  1619. mov HV_FAST_INTR_SETTARGET, %o5
  1620. ta HV_FAST_TRAP
  1621. retl
  1622. nop
  1623. .size sun4v_intr_settarget, .-sun4v_intr_settarget
  1624. /* %o0: cpuid
  1625. * %o1: pc
  1626. * %o2: rtba
  1627. * %o3: arg0
  1628. *
  1629. * returns %o0: status
  1630. */
  1631. .globl sun4v_cpu_start
  1632. .type sun4v_cpu_start,#function
  1633. sun4v_cpu_start:
  1634. mov HV_FAST_CPU_START, %o5
  1635. ta HV_FAST_TRAP
  1636. retl
  1637. nop
  1638. .size sun4v_cpu_start, .-sun4v_cpu_start
  1639. /* %o0: cpuid
  1640. *
  1641. * returns %o0: status
  1642. */
  1643. .globl sun4v_cpu_stop
  1644. .type sun4v_cpu_stop,#function
  1645. sun4v_cpu_stop:
  1646. mov HV_FAST_CPU_STOP, %o5
  1647. ta HV_FAST_TRAP
  1648. retl
  1649. nop
  1650. .size sun4v_cpu_stop, .-sun4v_cpu_stop
  1651. /* returns %o0: status */
  1652. .globl sun4v_cpu_yield
  1653. .type sun4v_cpu_yield, #function
  1654. sun4v_cpu_yield:
  1655. mov HV_FAST_CPU_YIELD, %o5
  1656. ta HV_FAST_TRAP
  1657. retl
  1658. nop
  1659. .size sun4v_cpu_yield, .-sun4v_cpu_yield
  1660. /* %o0: type
  1661. * %o1: queue paddr
  1662. * %o2: num queue entries
  1663. *
  1664. * returns %o0: status
  1665. */
  1666. .globl sun4v_cpu_qconf
  1667. .type sun4v_cpu_qconf,#function
  1668. sun4v_cpu_qconf:
  1669. mov HV_FAST_CPU_QCONF, %o5
  1670. ta HV_FAST_TRAP
  1671. retl
  1672. nop
  1673. .size sun4v_cpu_qconf, .-sun4v_cpu_qconf
  1674. /* %o0: num cpus in cpu list
  1675. * %o1: cpu list paddr
  1676. * %o2: mondo block paddr
  1677. *
  1678. * returns %o0: status
  1679. */
  1680. .globl sun4v_cpu_mondo_send
  1681. .type sun4v_cpu_mondo_send,#function
  1682. sun4v_cpu_mondo_send:
  1683. mov HV_FAST_CPU_MONDO_SEND, %o5
  1684. ta HV_FAST_TRAP
  1685. retl
  1686. nop
  1687. .size sun4v_cpu_mondo_send, .-sun4v_cpu_mondo_send
  1688. /* %o0: CPU ID
  1689. *
  1690. * returns %o0: -status if status non-zero, else
  1691. * %o0: cpu state as HV_CPU_STATE_*
  1692. */
  1693. .globl sun4v_cpu_state
  1694. .type sun4v_cpu_state,#function
  1695. sun4v_cpu_state:
  1696. mov HV_FAST_CPU_STATE, %o5
  1697. ta HV_FAST_TRAP
  1698. brnz,pn %o0, 1f
  1699. sub %g0, %o0, %o0
  1700. mov %o1, %o0
  1701. 1: retl
  1702. nop
  1703. .size sun4v_cpu_state, .-sun4v_cpu_state
  1704. /* %o0: virtual address
  1705. * %o1: must be zero
  1706. * %o2: TTE
  1707. * %o3: HV_MMU_* flags
  1708. *
  1709. * returns %o0: status
  1710. */
  1711. .globl sun4v_mmu_map_perm_addr
  1712. .type sun4v_mmu_map_perm_addr,#function
  1713. sun4v_mmu_map_perm_addr:
  1714. mov HV_FAST_MMU_MAP_PERM_ADDR, %o5
  1715. ta HV_FAST_TRAP
  1716. retl
  1717. nop
  1718. .size sun4v_mmu_map_perm_addr, .-sun4v_mmu_map_perm_addr
  1719. /* %o0: number of TSB descriptions
  1720. * %o1: TSB descriptions real address
  1721. *
  1722. * returns %o0: status
  1723. */
  1724. .globl sun4v_mmu_tsb_ctx0
  1725. .type sun4v_mmu_tsb_ctx0,#function
  1726. sun4v_mmu_tsb_ctx0:
  1727. mov HV_FAST_MMU_TSB_CTX0, %o5
  1728. ta HV_FAST_TRAP
  1729. retl
  1730. nop
  1731. .size sun4v_mmu_tsb_ctx0, .-sun4v_mmu_tsb_ctx0
  1732. /* %o0: API group number
  1733. * %o1: pointer to unsigned long major number storage
  1734. * %o2: pointer to unsigned long minor number storage
  1735. *
  1736. * returns %o0: status
  1737. */
  1738. .globl sun4v_get_version
  1739. .type sun4v_get_version,#function
  1740. sun4v_get_version:
  1741. mov HV_CORE_GET_VER, %o5
  1742. mov %o1, %o3
  1743. mov %o2, %o4
  1744. ta HV_CORE_TRAP
  1745. stx %o1, [%o3]
  1746. retl
  1747. stx %o2, [%o4]
  1748. .size sun4v_get_version, .-sun4v_get_version
  1749. /* %o0: API group number
  1750. * %o1: desired major number
  1751. * %o2: desired minor number
  1752. * %o3: pointer to unsigned long actual minor number storage
  1753. *
  1754. * returns %o0: status
  1755. */
  1756. .globl sun4v_set_version
  1757. .type sun4v_set_version,#function
  1758. sun4v_set_version:
  1759. mov HV_CORE_SET_VER, %o5
  1760. mov %o3, %o4
  1761. ta HV_CORE_TRAP
  1762. retl
  1763. stx %o1, [%o4]
  1764. .size sun4v_set_version, .-sun4v_set_version
  1765. /* %o0: pointer to unsigned long time
  1766. *
  1767. * returns %o0: status
  1768. */
  1769. .globl sun4v_tod_get
  1770. .type sun4v_tod_get,#function
  1771. sun4v_tod_get:
  1772. mov %o0, %o4
  1773. mov HV_FAST_TOD_GET, %o5
  1774. ta HV_FAST_TRAP
  1775. stx %o1, [%o4]
  1776. retl
  1777. nop
  1778. .size sun4v_tod_get, .-sun4v_tod_get
  1779. /* %o0: time
  1780. *
  1781. * returns %o0: status
  1782. */
  1783. .globl sun4v_tod_set
  1784. .type sun4v_tod_set,#function
  1785. sun4v_tod_set:
  1786. mov HV_FAST_TOD_SET, %o5
  1787. ta HV_FAST_TRAP
  1788. retl
  1789. nop
  1790. .size sun4v_tod_set, .-sun4v_tod_set
  1791. /* %o0: pointer to unsigned long status
  1792. *
  1793. * returns %o0: signed character
  1794. */
  1795. .globl sun4v_con_getchar
  1796. .type sun4v_con_getchar,#function
  1797. sun4v_con_getchar:
  1798. mov %o0, %o4
  1799. mov HV_FAST_CONS_GETCHAR, %o5
  1800. clr %o0
  1801. clr %o1
  1802. ta HV_FAST_TRAP
  1803. stx %o0, [%o4]
  1804. retl
  1805. sra %o1, 0, %o0
  1806. .size sun4v_con_getchar, .-sun4v_con_getchar
  1807. /* %o0: signed long character
  1808. *
  1809. * returns %o0: status
  1810. */
  1811. .globl sun4v_con_putchar
  1812. .type sun4v_con_putchar,#function
  1813. sun4v_con_putchar:
  1814. mov HV_FAST_CONS_PUTCHAR, %o5
  1815. ta HV_FAST_TRAP
  1816. retl
  1817. sra %o0, 0, %o0
  1818. .size sun4v_con_putchar, .-sun4v_con_putchar
  1819. /* %o0: buffer real address
  1820. * %o1: buffer size
  1821. * %o2: pointer to unsigned long bytes_read
  1822. *
  1823. * returns %o0: status
  1824. */
  1825. .globl sun4v_con_read
  1826. .type sun4v_con_read,#function
  1827. sun4v_con_read:
  1828. mov %o2, %o4
  1829. mov HV_FAST_CONS_READ, %o5
  1830. ta HV_FAST_TRAP
  1831. brnz %o0, 1f
  1832. cmp %o1, -1 /* break */
  1833. be,a,pn %icc, 1f
  1834. mov %o1, %o0
  1835. cmp %o1, -2 /* hup */
  1836. be,a,pn %icc, 1f
  1837. mov %o1, %o0
  1838. stx %o1, [%o4]
  1839. 1: retl
  1840. nop
  1841. .size sun4v_con_read, .-sun4v_con_read
  1842. /* %o0: buffer real address
  1843. * %o1: buffer size
  1844. * %o2: pointer to unsigned long bytes_written
  1845. *
  1846. * returns %o0: status
  1847. */
  1848. .globl sun4v_con_write
  1849. .type sun4v_con_write,#function
  1850. sun4v_con_write:
  1851. mov %o2, %o4
  1852. mov HV_FAST_CONS_WRITE, %o5
  1853. ta HV_FAST_TRAP
  1854. stx %o1, [%o4]
  1855. retl
  1856. nop
  1857. .size sun4v_con_write, .-sun4v_con_write
  1858. /* %o0: soft state
  1859. * %o1: address of description string
  1860. *
  1861. * returns %o0: status
  1862. */
  1863. .globl sun4v_mach_set_soft_state
  1864. .type sun4v_mach_set_soft_state,#function
  1865. sun4v_mach_set_soft_state:
  1866. mov HV_FAST_MACH_SET_SOFT_STATE, %o5
  1867. ta HV_FAST_TRAP
  1868. retl
  1869. nop
  1870. .size sun4v_mach_set_soft_state, .-sun4v_mach_set_soft_state
  1871. /* %o0: exit code
  1872. *
  1873. * Does not return.
  1874. */
  1875. .globl sun4v_mach_exit
  1876. .type sun4v_mach_exit,#function
  1877. sun4v_mach_exit:
  1878. mov HV_FAST_MACH_EXIT, %o5
  1879. ta HV_FAST_TRAP
  1880. retl
  1881. nop
  1882. .size sun4v_mach_exit, .-sun4v_mach_exit
  1883. /* %o0: buffer real address
  1884. * %o1: buffer length
  1885. * %o2: pointer to unsigned long real_buf_len
  1886. *
  1887. * returns %o0: status
  1888. */
  1889. .globl sun4v_mach_desc
  1890. .type sun4v_mach_desc,#function
  1891. sun4v_mach_desc:
  1892. mov %o2, %o4
  1893. mov HV_FAST_MACH_DESC, %o5
  1894. ta HV_FAST_TRAP
  1895. stx %o1, [%o4]
  1896. retl
  1897. nop
  1898. .size sun4v_mach_desc, .-sun4v_mach_desc
  1899. /* %o0: new timeout in milliseconds
  1900. * %o1: pointer to unsigned long orig_timeout
  1901. *
  1902. * returns %o0: status
  1903. */
  1904. .globl sun4v_mach_set_watchdog
  1905. .type sun4v_mach_set_watchdog,#function
  1906. sun4v_mach_set_watchdog:
  1907. mov %o1, %o4
  1908. mov HV_FAST_MACH_SET_WATCHDOG, %o5
  1909. ta HV_FAST_TRAP
  1910. stx %o1, [%o4]
  1911. retl
  1912. nop
  1913. .size sun4v_mach_set_watchdog, .-sun4v_mach_set_watchdog
  1914. /* No inputs and does not return. */
  1915. .globl sun4v_mach_sir
  1916. .type sun4v_mach_sir,#function
  1917. sun4v_mach_sir:
  1918. mov %o1, %o4
  1919. mov HV_FAST_MACH_SIR, %o5
  1920. ta HV_FAST_TRAP
  1921. stx %o1, [%o4]
  1922. retl
  1923. nop
  1924. .size sun4v_mach_sir, .-sun4v_mach_sir
  1925. /* %o0: channel
  1926. * %o1: ra
  1927. * %o2: num_entries
  1928. *
  1929. * returns %o0: status
  1930. */
  1931. .globl sun4v_ldc_tx_qconf
  1932. .type sun4v_ldc_tx_qconf,#function
  1933. sun4v_ldc_tx_qconf:
  1934. mov HV_FAST_LDC_TX_QCONF, %o5
  1935. ta HV_FAST_TRAP
  1936. retl
  1937. nop
  1938. .size sun4v_ldc_tx_qconf, .-sun4v_ldc_tx_qconf
  1939. /* %o0: channel
  1940. * %o1: pointer to unsigned long ra
  1941. * %o2: pointer to unsigned long num_entries
  1942. *
  1943. * returns %o0: status
  1944. */
  1945. .globl sun4v_ldc_tx_qinfo
  1946. .type sun4v_ldc_tx_qinfo,#function
  1947. sun4v_ldc_tx_qinfo:
  1948. mov %o1, %g1
  1949. mov %o2, %g2
  1950. mov HV_FAST_LDC_TX_QINFO, %o5
  1951. ta HV_FAST_TRAP
  1952. stx %o1, [%g1]
  1953. stx %o2, [%g2]
  1954. retl
  1955. nop
  1956. .size sun4v_ldc_tx_qinfo, .-sun4v_ldc_tx_qinfo
  1957. /* %o0: channel
  1958. * %o1: pointer to unsigned long head_off
  1959. * %o2: pointer to unsigned long tail_off
  1960. * %o2: pointer to unsigned long chan_state
  1961. *
  1962. * returns %o0: status
  1963. */
  1964. .globl sun4v_ldc_tx_get_state
  1965. .type sun4v_ldc_tx_get_state,#function
  1966. sun4v_ldc_tx_get_state:
  1967. mov %o1, %g1
  1968. mov %o2, %g2
  1969. mov %o3, %g3
  1970. mov HV_FAST_LDC_TX_GET_STATE, %o5
  1971. ta HV_FAST_TRAP
  1972. stx %o1, [%g1]
  1973. stx %o2, [%g2]
  1974. stx %o3, [%g3]
  1975. retl
  1976. nop
  1977. .size sun4v_ldc_tx_get_state, .-sun4v_ldc_tx_get_state
  1978. /* %o0: channel
  1979. * %o1: tail_off
  1980. *
  1981. * returns %o0: status
  1982. */
  1983. .globl sun4v_ldc_tx_set_qtail
  1984. .type sun4v_ldc_tx_set_qtail,#function
  1985. sun4v_ldc_tx_set_qtail:
  1986. mov HV_FAST_LDC_TX_SET_QTAIL, %o5
  1987. ta HV_FAST_TRAP
  1988. retl
  1989. nop
  1990. .size sun4v_ldc_tx_set_qtail, .-sun4v_ldc_tx_set_qtail
  1991. /* %o0: channel
  1992. * %o1: ra
  1993. * %o2: num_entries
  1994. *
  1995. * returns %o0: status
  1996. */
  1997. .globl sun4v_ldc_rx_qconf
  1998. .type sun4v_ldc_rx_qconf,#function
  1999. sun4v_ldc_rx_qconf:
  2000. mov HV_FAST_LDC_RX_QCONF, %o5
  2001. ta HV_FAST_TRAP
  2002. retl
  2003. nop
  2004. .size sun4v_ldc_rx_qconf, .-sun4v_ldc_rx_qconf
  2005. /* %o0: channel
  2006. * %o1: pointer to unsigned long ra
  2007. * %o2: pointer to unsigned long num_entries
  2008. *
  2009. * returns %o0: status
  2010. */
  2011. .globl sun4v_ldc_rx_qinfo
  2012. .type sun4v_ldc_rx_qinfo,#function
  2013. sun4v_ldc_rx_qinfo:
  2014. mov %o1, %g1
  2015. mov %o2, %g2
  2016. mov HV_FAST_LDC_RX_QINFO, %o5
  2017. ta HV_FAST_TRAP
  2018. stx %o1, [%g1]
  2019. stx %o2, [%g2]
  2020. retl
  2021. nop
  2022. .size sun4v_ldc_rx_qinfo, .-sun4v_ldc_rx_qinfo
  2023. /* %o0: channel
  2024. * %o1: pointer to unsigned long head_off
  2025. * %o2: pointer to unsigned long tail_off
  2026. * %o2: pointer to unsigned long chan_state
  2027. *
  2028. * returns %o0: status
  2029. */
  2030. .globl sun4v_ldc_rx_get_state
  2031. .type sun4v_ldc_rx_get_state,#function
  2032. sun4v_ldc_rx_get_state:
  2033. mov %o1, %g1
  2034. mov %o2, %g2
  2035. mov %o3, %g3
  2036. mov HV_FAST_LDC_RX_GET_STATE, %o5
  2037. ta HV_FAST_TRAP
  2038. stx %o1, [%g1]
  2039. stx %o2, [%g2]
  2040. stx %o3, [%g3]
  2041. retl
  2042. nop
  2043. .size sun4v_ldc_rx_get_state, .-sun4v_ldc_rx_get_state
  2044. /* %o0: channel
  2045. * %o1: head_off
  2046. *
  2047. * returns %o0: status
  2048. */
  2049. .globl sun4v_ldc_rx_set_qhead
  2050. .type sun4v_ldc_rx_set_qhead,#function
  2051. sun4v_ldc_rx_set_qhead:
  2052. mov HV_FAST_LDC_RX_SET_QHEAD, %o5
  2053. ta HV_FAST_TRAP
  2054. retl
  2055. nop
  2056. .size sun4v_ldc_rx_set_qhead, .-sun4v_ldc_rx_set_qhead
  2057. /* %o0: channel
  2058. * %o1: ra
  2059. * %o2: num_entries
  2060. *
  2061. * returns %o0: status
  2062. */
  2063. .globl sun4v_ldc_set_map_table
  2064. .type sun4v_ldc_set_map_table,#function
  2065. sun4v_ldc_set_map_table:
  2066. mov HV_FAST_LDC_SET_MAP_TABLE, %o5
  2067. ta HV_FAST_TRAP
  2068. retl
  2069. nop
  2070. .size sun4v_ldc_set_map_table, .-sun4v_ldc_set_map_table
  2071. /* %o0: channel
  2072. * %o1: pointer to unsigned long ra
  2073. * %o2: pointer to unsigned long num_entries
  2074. *
  2075. * returns %o0: status
  2076. */
  2077. .globl sun4v_ldc_get_map_table
  2078. .type sun4v_ldc_get_map_table,#function
  2079. sun4v_ldc_get_map_table:
  2080. mov %o1, %g1
  2081. mov %o2, %g2
  2082. mov HV_FAST_LDC_GET_MAP_TABLE, %o5
  2083. ta HV_FAST_TRAP
  2084. stx %o1, [%g1]
  2085. stx %o2, [%g2]
  2086. retl
  2087. nop
  2088. .size sun4v_ldc_get_map_table, .-sun4v_ldc_get_map_table
  2089. /* %o0: channel
  2090. * %o1: dir_code
  2091. * %o2: tgt_raddr
  2092. * %o3: lcl_raddr
  2093. * %o4: len
  2094. * %o5: pointer to unsigned long actual_len
  2095. *
  2096. * returns %o0: status
  2097. */
  2098. .globl sun4v_ldc_copy
  2099. .type sun4v_ldc_copy,#function
  2100. sun4v_ldc_copy:
  2101. mov %o5, %g1
  2102. mov HV_FAST_LDC_COPY, %o5
  2103. ta HV_FAST_TRAP
  2104. stx %o1, [%g1]
  2105. retl
  2106. nop
  2107. .size sun4v_ldc_copy, .-sun4v_ldc_copy
  2108. /* %o0: channel
  2109. * %o1: cookie
  2110. * %o2: pointer to unsigned long ra
  2111. * %o3: pointer to unsigned long perm
  2112. *
  2113. * returns %o0: status
  2114. */
  2115. .globl sun4v_ldc_mapin
  2116. .type sun4v_ldc_mapin,#function
  2117. sun4v_ldc_mapin:
  2118. mov %o2, %g1
  2119. mov %o3, %g2
  2120. mov HV_FAST_LDC_MAPIN, %o5
  2121. ta HV_FAST_TRAP
  2122. stx %o1, [%g1]
  2123. stx %o2, [%g2]
  2124. retl
  2125. nop
  2126. .size sun4v_ldc_mapin, .-sun4v_ldc_mapin
  2127. /* %o0: ra
  2128. *
  2129. * returns %o0: status
  2130. */
  2131. .globl sun4v_ldc_unmap
  2132. .type sun4v_ldc_unmap,#function
  2133. sun4v_ldc_unmap:
  2134. mov HV_FAST_LDC_UNMAP, %o5
  2135. ta HV_FAST_TRAP
  2136. retl
  2137. nop
  2138. .size sun4v_ldc_unmap, .-sun4v_ldc_unmap
  2139. /* %o0: channel
  2140. * %o1: cookie
  2141. * %o2: mte_cookie
  2142. *
  2143. * returns %o0: status
  2144. */
  2145. .globl sun4v_ldc_revoke
  2146. .type sun4v_ldc_revoke,#function
  2147. sun4v_ldc_revoke:
  2148. mov HV_FAST_LDC_REVOKE, %o5
  2149. ta HV_FAST_TRAP
  2150. retl
  2151. nop
  2152. .size sun4v_ldc_revoke, .-sun4v_ldc_revoke
  2153. /* %o0: device handle
  2154. * %o1: device INO
  2155. * %o2: pointer to unsigned long cookie
  2156. *
  2157. * returns %o0: status
  2158. */
  2159. .globl sun4v_vintr_get_cookie
  2160. .type sun4v_vintr_get_cookie,#function
  2161. sun4v_vintr_get_cookie:
  2162. mov %o2, %g1
  2163. mov HV_FAST_VINTR_GET_COOKIE, %o5
  2164. ta HV_FAST_TRAP
  2165. stx %o1, [%g1]
  2166. retl
  2167. nop
  2168. .size sun4v_vintr_get_cookie, .-sun4v_vintr_get_cookie
  2169. /* %o0: device handle
  2170. * %o1: device INO
  2171. * %o2: cookie
  2172. *
  2173. * returns %o0: status
  2174. */
  2175. .globl sun4v_vintr_set_cookie
  2176. .type sun4v_vintr_set_cookie,#function
  2177. sun4v_vintr_set_cookie:
  2178. mov HV_FAST_VINTR_SET_COOKIE, %o5
  2179. ta HV_FAST_TRAP
  2180. retl
  2181. nop
  2182. .size sun4v_vintr_set_cookie, .-sun4v_vintr_set_cookie
  2183. /* %o0: device handle
  2184. * %o1: device INO
  2185. * %o2: pointer to unsigned long valid_state
  2186. *
  2187. * returns %o0: status
  2188. */
  2189. .globl sun4v_vintr_get_valid
  2190. .type sun4v_vintr_get_valid,#function
  2191. sun4v_vintr_get_valid:
  2192. mov %o2, %g1
  2193. mov HV_FAST_VINTR_GET_VALID, %o5
  2194. ta HV_FAST_TRAP
  2195. stx %o1, [%g1]
  2196. retl
  2197. nop
  2198. .size sun4v_vintr_get_valid, .-sun4v_vintr_get_valid
  2199. /* %o0: device handle
  2200. * %o1: device INO
  2201. * %o2: valid_state
  2202. *
  2203. * returns %o0: status
  2204. */
  2205. .globl sun4v_vintr_set_valid
  2206. .type sun4v_vintr_set_valid,#function
  2207. sun4v_vintr_set_valid:
  2208. mov HV_FAST_VINTR_SET_VALID, %o5
  2209. ta HV_FAST_TRAP
  2210. retl
  2211. nop
  2212. .size sun4v_vintr_set_valid, .-sun4v_vintr_set_valid
  2213. /* %o0: device handle
  2214. * %o1: device INO
  2215. * %o2: pointer to unsigned long state
  2216. *
  2217. * returns %o0: status
  2218. */
  2219. .globl sun4v_vintr_get_state
  2220. .type sun4v_vintr_get_state,#function
  2221. sun4v_vintr_get_state:
  2222. mov %o2, %g1
  2223. mov HV_FAST_VINTR_GET_STATE, %o5
  2224. ta HV_FAST_TRAP
  2225. stx %o1, [%g1]
  2226. retl
  2227. nop
  2228. .size sun4v_vintr_get_state, .-sun4v_vintr_get_state
  2229. /* %o0: device handle
  2230. * %o1: device INO
  2231. * %o2: state
  2232. *
  2233. * returns %o0: status
  2234. */
  2235. .globl sun4v_vintr_set_state
  2236. .type sun4v_vintr_set_state,#function
  2237. sun4v_vintr_set_state:
  2238. mov HV_FAST_VINTR_SET_STATE, %o5
  2239. ta HV_FAST_TRAP
  2240. retl
  2241. nop
  2242. .size sun4v_vintr_set_state, .-sun4v_vintr_set_state
  2243. /* %o0: device handle
  2244. * %o1: device INO
  2245. * %o2: pointer to unsigned long cpuid
  2246. *
  2247. * returns %o0: status
  2248. */
  2249. .globl sun4v_vintr_get_target
  2250. .type sun4v_vintr_get_target,#function
  2251. sun4v_vintr_get_target:
  2252. mov %o2, %g1
  2253. mov HV_FAST_VINTR_GET_TARGET, %o5
  2254. ta HV_FAST_TRAP
  2255. stx %o1, [%g1]
  2256. retl
  2257. nop
  2258. .size sun4v_vintr_get_target, .-sun4v_vintr_get_target
  2259. /* %o0: device handle
  2260. * %o1: device INO
  2261. * %o2: cpuid
  2262. *
  2263. * returns %o0: status
  2264. */
  2265. .globl sun4v_vintr_set_target
  2266. .type sun4v_vintr_set_target,#function
  2267. sun4v_vintr_set_target:
  2268. mov HV_FAST_VINTR_SET_TARGET, %o5
  2269. ta HV_FAST_TRAP
  2270. retl
  2271. nop
  2272. .size sun4v_vintr_set_target, .-sun4v_vintr_set_target
  2273. /* %o0: NCS sub-function
  2274. * %o1: sub-function arg real-address
  2275. * %o2: sub-function arg size
  2276. *
  2277. * returns %o0: status
  2278. */
  2279. .globl sun4v_ncs_request
  2280. .type sun4v_ncs_request,#function
  2281. sun4v_ncs_request:
  2282. mov HV_FAST_NCS_REQUEST, %o5
  2283. ta HV_FAST_TRAP
  2284. retl
  2285. nop
  2286. .size sun4v_ncs_request, .-sun4v_ncs_request
  2287. .globl sun4v_svc_send
  2288. .type sun4v_svc_send,#function
  2289. sun4v_svc_send:
  2290. save %sp, -192, %sp
  2291. mov %i0, %o0
  2292. mov %i1, %o1
  2293. mov %i2, %o2
  2294. mov HV_FAST_SVC_SEND, %o5
  2295. ta HV_FAST_TRAP
  2296. stx %o1, [%i3]
  2297. ret
  2298. restore
  2299. .size sun4v_svc_send, .-sun4v_svc_send
  2300. .globl sun4v_svc_recv
  2301. .type sun4v_svc_recv,#function
  2302. sun4v_svc_recv:
  2303. save %sp, -192, %sp
  2304. mov %i0, %o0
  2305. mov %i1, %o1
  2306. mov %i2, %o2
  2307. mov HV_FAST_SVC_RECV, %o5
  2308. ta HV_FAST_TRAP
  2309. stx %o1, [%i3]
  2310. ret
  2311. restore
  2312. .size sun4v_svc_recv, .-sun4v_svc_recv
  2313. .globl sun4v_svc_getstatus
  2314. .type sun4v_svc_getstatus,#function
  2315. sun4v_svc_getstatus:
  2316. mov HV_FAST_SVC_GETSTATUS, %o5
  2317. mov %o1, %o4
  2318. ta HV_FAST_TRAP
  2319. stx %o1, [%o4]
  2320. retl
  2321. nop
  2322. .size sun4v_svc_getstatus, .-sun4v_svc_getstatus
  2323. .globl sun4v_svc_setstatus
  2324. .type sun4v_svc_setstatus,#function
  2325. sun4v_svc_setstatus:
  2326. mov HV_FAST_SVC_SETSTATUS, %o5
  2327. ta HV_FAST_TRAP
  2328. retl
  2329. nop
  2330. .size sun4v_svc_setstatus, .-sun4v_svc_setstatus
  2331. .globl sun4v_svc_clrstatus
  2332. .type sun4v_svc_clrstatus,#function
  2333. sun4v_svc_clrstatus:
  2334. mov HV_FAST_SVC_CLRSTATUS, %o5
  2335. ta HV_FAST_TRAP
  2336. retl
  2337. nop
  2338. .size sun4v_svc_clrstatus, .-sun4v_svc_clrstatus
  2339. .globl sun4v_mmustat_conf
  2340. .type sun4v_mmustat_conf,#function
  2341. sun4v_mmustat_conf:
  2342. mov %o1, %o4
  2343. mov HV_FAST_MMUSTAT_CONF, %o5
  2344. ta HV_FAST_TRAP
  2345. stx %o1, [%o4]
  2346. retl
  2347. nop
  2348. .size sun4v_mmustat_conf, .-sun4v_mmustat_conf
  2349. .globl sun4v_mmustat_info
  2350. .type sun4v_mmustat_info,#function
  2351. sun4v_mmustat_info:
  2352. mov %o0, %o4
  2353. mov HV_FAST_MMUSTAT_INFO, %o5
  2354. ta HV_FAST_TRAP
  2355. stx %o1, [%o4]
  2356. retl
  2357. nop
  2358. .size sun4v_mmustat_info, .-sun4v_mmustat_info
  2359. .globl sun4v_mmu_demap_all
  2360. .type sun4v_mmu_demap_all,#function
  2361. sun4v_mmu_demap_all:
  2362. clr %o0
  2363. clr %o1
  2364. mov HV_MMU_ALL, %o2
  2365. mov HV_FAST_MMU_DEMAP_ALL, %o5
  2366. ta HV_FAST_TRAP
  2367. retl
  2368. nop
  2369. .size sun4v_mmu_demap_all, .-sun4v_mmu_demap_all