m8xx_setup.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. * Adapted from 'alpha' version by Gary Thomas
  4. * Modified by Cort Dougan (cort@cs.nmt.edu)
  5. * Modified for MBX using prep/chrp/pmac functions by Dan (dmalek@jlc.net)
  6. * Further modified for generic 8xx by Dan.
  7. */
  8. /*
  9. * bootup setup stuff..
  10. */
  11. #include <linux/errno.h>
  12. #include <linux/sched.h>
  13. #include <linux/kernel.h>
  14. #include <linux/mm.h>
  15. #include <linux/stddef.h>
  16. #include <linux/unistd.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/slab.h>
  19. #include <linux/user.h>
  20. #include <linux/a.out.h>
  21. #include <linux/tty.h>
  22. #include <linux/major.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/reboot.h>
  25. #include <linux/init.h>
  26. #include <linux/initrd.h>
  27. #include <linux/ioport.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/root_dev.h>
  31. #if defined(CONFIG_MTD) && defined(CONFIG_MTD_PHYSMAP)
  32. #include <linux/mtd/partitions.h>
  33. #include <linux/mtd/physmap.h>
  34. #include <linux/mtd/mtd.h>
  35. #include <linux/mtd/map.h>
  36. #endif
  37. #include <asm/mmu.h>
  38. #include <asm/reg.h>
  39. #include <asm/residual.h>
  40. #include <asm/io.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/mpc8xx.h>
  43. #include <asm/8xx_immap.h>
  44. #include <asm/machdep.h>
  45. #include <asm/bootinfo.h>
  46. #include <asm/time.h>
  47. #include <asm/xmon.h>
  48. #include <asm/ppc_sys.h>
  49. #include "ppc8xx_pic.h"
  50. #ifdef CONFIG_MTD_PHYSMAP
  51. #define MPC8xxADS_BANK_WIDTH 4
  52. #endif
  53. #define MPC8xxADS_U_BOOT_SIZE 0x80000
  54. #define MPC8xxADS_FREE_AREA_OFFSET MPC8xxADS_U_BOOT_SIZE
  55. #if defined(CONFIG_MTD_PARTITIONS)
  56. /*
  57. NOTE: bank width and interleave relative to the installed flash
  58. should have been chosen within MTD_CFI_GEOMETRY options.
  59. */
  60. static struct mtd_partition mpc8xxads_partitions[] = {
  61. {
  62. .name = "bootloader",
  63. .size = MPC8xxADS_U_BOOT_SIZE,
  64. .offset = 0,
  65. .mask_flags = MTD_WRITEABLE, /* force read-only */
  66. }, {
  67. .name = "User FS",
  68. .offset = MPC8xxADS_FREE_AREA_OFFSET
  69. }
  70. };
  71. #define mpc8xxads_part_num ARRAY_SIZE(mpc8xxads_partitions)
  72. #endif
  73. static int m8xx_set_rtc_time(unsigned long time);
  74. static unsigned long m8xx_get_rtc_time(void);
  75. void m8xx_calibrate_decr(void);
  76. unsigned char __res[sizeof(bd_t)];
  77. extern unsigned long find_available_memory(void);
  78. extern void m8xx_cpm_reset(void);
  79. extern void m8xx_wdt_handler_install(bd_t *bp);
  80. extern void rpxfb_alloc_pages(void);
  81. extern void cpm_interrupt_init(void);
  82. void __attribute__ ((weak))
  83. board_init(void)
  84. {
  85. }
  86. void __init
  87. m8xx_setup_arch(void)
  88. {
  89. #if defined(CONFIG_MTD) && defined(CONFIG_MTD_PHYSMAP)
  90. bd_t *binfo = (bd_t *)__res;
  91. #endif
  92. /* Reset the Communication Processor Module.
  93. */
  94. m8xx_cpm_reset();
  95. #ifdef CONFIG_FB_RPX
  96. rpxfb_alloc_pages();
  97. #endif
  98. #ifdef notdef
  99. ROOT_DEV = Root_HDA1; /* hda1 */
  100. #endif
  101. #ifdef CONFIG_BLK_DEV_INITRD
  102. #if 0
  103. ROOT_DEV = Root_FD0; /* floppy */
  104. rd_prompt = 1;
  105. rd_doload = 1;
  106. rd_image_start = 0;
  107. #endif
  108. #if 0 /* XXX this may need to be updated for the new bootmem stuff,
  109. or possibly just deleted (see set_phys_avail() in init.c).
  110. - paulus. */
  111. /* initrd_start and size are setup by boot/head.S and kernel/head.S */
  112. if ( initrd_start )
  113. {
  114. if (initrd_end > *memory_end_p)
  115. {
  116. printk("initrd extends beyond end of memory "
  117. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  118. initrd_end,*memory_end_p);
  119. initrd_start = 0;
  120. }
  121. }
  122. #endif
  123. #endif
  124. board_init();
  125. }
  126. void
  127. abort(void)
  128. {
  129. #ifdef CONFIG_XMON
  130. xmon(0);
  131. #endif
  132. machine_restart(NULL);
  133. /* not reached */
  134. for (;;);
  135. }
  136. /* A place holder for time base interrupts, if they are ever enabled. */
  137. irqreturn_t timebase_interrupt(int irq, void * dev)
  138. {
  139. printk ("timebase_interrupt()\n");
  140. return IRQ_HANDLED;
  141. }
  142. static struct irqaction tbint_irqaction = {
  143. .handler = timebase_interrupt,
  144. .mask = CPU_MASK_NONE,
  145. .name = "tbint",
  146. };
  147. /* per-board overridable init_internal_rtc() function. */
  148. void __init __attribute__ ((weak))
  149. init_internal_rtc(void)
  150. {
  151. /* Disable the RTC one second and alarm interrupts. */
  152. clrbits16(&((immap_t *)IMAP_ADDR)->im_sit.sit_rtcsc, (RTCSC_SIE | RTCSC_ALE));
  153. /* Enable the RTC */
  154. setbits16(&((immap_t *)IMAP_ADDR)->im_sit.sit_rtcsc, (RTCSC_RTF | RTCSC_RTE));
  155. }
  156. /* The decrementer counts at the system (internal) clock frequency divided by
  157. * sixteen, or external oscillator divided by four. We force the processor
  158. * to use system clock divided by sixteen.
  159. */
  160. void __init m8xx_calibrate_decr(void)
  161. {
  162. bd_t *binfo = (bd_t *)__res;
  163. int freq, fp, divisor;
  164. /* Unlock the SCCR. */
  165. out_be32(&((immap_t *)IMAP_ADDR)->im_clkrstk.cark_sccrk, ~KAPWR_KEY);
  166. out_be32(&((immap_t *)IMAP_ADDR)->im_clkrstk.cark_sccrk, KAPWR_KEY);
  167. /* Force all 8xx processors to use divide by 16 processor clock. */
  168. setbits32(&((immap_t *)IMAP_ADDR)->im_clkrst.car_sccr, 0x02000000);
  169. /* Processor frequency is MHz.
  170. * The value 'fp' is the number of decrementer ticks per second.
  171. */
  172. fp = binfo->bi_intfreq / 16;
  173. freq = fp*60; /* try to make freq/1e6 an integer */
  174. divisor = 60;
  175. printk("Decrementer Frequency = %d/%d\n", freq, divisor);
  176. tb_ticks_per_jiffy = freq / HZ / divisor;
  177. tb_to_us = mulhwu_scale_factor(freq / divisor, 1000000);
  178. /* Perform some more timer/timebase initialization. This used
  179. * to be done elsewhere, but other changes caused it to get
  180. * called more than once....that is a bad thing.
  181. *
  182. * First, unlock all of the registers we are going to modify.
  183. * To protect them from corruption during power down, registers
  184. * that are maintained by keep alive power are "locked". To
  185. * modify these registers we have to write the key value to
  186. * the key location associated with the register.
  187. * Some boards power up with these unlocked, while others
  188. * are locked. Writing anything (including the unlock code?)
  189. * to the unlocked registers will lock them again. So, here
  190. * we guarantee the registers are locked, then we unlock them
  191. * for our use.
  192. */
  193. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_tbscrk, ~KAPWR_KEY);
  194. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_rtcsck, ~KAPWR_KEY);
  195. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_tbk, ~KAPWR_KEY);
  196. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_tbscrk, KAPWR_KEY);
  197. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_rtcsck, KAPWR_KEY);
  198. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_tbk, KAPWR_KEY);
  199. init_internal_rtc();
  200. /* Enabling the decrementer also enables the timebase interrupts
  201. * (or from the other point of view, to get decrementer interrupts
  202. * we have to enable the timebase). The decrementer interrupt
  203. * is wired into the vector table, nothing to do here for that.
  204. */
  205. out_be16(&((immap_t *)IMAP_ADDR)->im_sit.sit_tbscr, (mk_int_int_mask(DEC_INTERRUPT) << 8) | (TBSCR_TBF | TBSCR_TBE));
  206. if (setup_irq(DEC_INTERRUPT, &tbint_irqaction))
  207. panic("Could not allocate timer IRQ!");
  208. #ifdef CONFIG_8xx_WDT
  209. /* Install watchdog timer handler early because it might be
  210. * already enabled by the bootloader
  211. */
  212. m8xx_wdt_handler_install(binfo);
  213. #endif
  214. }
  215. /* The RTC on the MPC8xx is an internal register.
  216. * We want to protect this during power down, so we need to unlock,
  217. * modify, and re-lock.
  218. */
  219. static int
  220. m8xx_set_rtc_time(unsigned long time)
  221. {
  222. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_rtck, KAPWR_KEY);
  223. out_be32(&((immap_t *)IMAP_ADDR)->im_sit.sit_rtc, time);
  224. out_be32(&((immap_t *)IMAP_ADDR)->im_sitk.sitk_rtck, ~KAPWR_KEY);
  225. return(0);
  226. }
  227. static unsigned long
  228. m8xx_get_rtc_time(void)
  229. {
  230. /* Get time from the RTC. */
  231. return (unsigned long) in_be32(&((immap_t *)IMAP_ADDR)->im_sit.sit_rtc);
  232. }
  233. static void
  234. m8xx_restart(char *cmd)
  235. {
  236. __volatile__ unsigned char dummy;
  237. local_irq_disable();
  238. setbits32(&((immap_t *)IMAP_ADDR)->im_clkrst.car_plprcr, 0x00000080);
  239. /* Clear the ME bit in MSR to cause checkstop on machine check
  240. */
  241. mtmsr(mfmsr() & ~0x1000);
  242. dummy = in_8(&((immap_t *)IMAP_ADDR)->im_clkrst.res[0]);
  243. printk("Restart failed\n");
  244. while(1);
  245. }
  246. static void
  247. m8xx_power_off(void)
  248. {
  249. m8xx_restart(NULL);
  250. }
  251. static void
  252. m8xx_halt(void)
  253. {
  254. m8xx_restart(NULL);
  255. }
  256. static int
  257. m8xx_show_percpuinfo(struct seq_file *m, int i)
  258. {
  259. bd_t *bp;
  260. bp = (bd_t *)__res;
  261. seq_printf(m, "clock\t\t: %uMHz\n"
  262. "bus clock\t: %uMHz\n",
  263. bp->bi_intfreq / 1000000,
  264. bp->bi_busfreq / 1000000);
  265. return 0;
  266. }
  267. #ifdef CONFIG_PCI
  268. static struct irqaction mbx_i8259_irqaction = {
  269. .handler = mbx_i8259_action,
  270. .mask = CPU_MASK_NONE,
  271. .name = "i8259 cascade",
  272. };
  273. #endif
  274. /* Initialize the internal interrupt controller. The number of
  275. * interrupts supported can vary with the processor type, and the
  276. * 82xx family can have up to 64.
  277. * External interrupts can be either edge or level triggered, and
  278. * need to be initialized by the appropriate driver.
  279. */
  280. static void __init
  281. m8xx_init_IRQ(void)
  282. {
  283. int i;
  284. for (i = SIU_IRQ_OFFSET ; i < SIU_IRQ_OFFSET + NR_SIU_INTS ; i++)
  285. irq_desc[i].chip = &ppc8xx_pic;
  286. cpm_interrupt_init();
  287. #if defined(CONFIG_PCI)
  288. for (i = I8259_IRQ_OFFSET ; i < I8259_IRQ_OFFSET + NR_8259_INTS ; i++)
  289. irq_desc[i].chip = &i8259_pic;
  290. i8259_pic_irq_offset = I8259_IRQ_OFFSET;
  291. i8259_init(0);
  292. /* The i8259 cascade interrupt must be level sensitive. */
  293. clrbits32(&((immap_t *)IMAP_ADDR)->im_siu_conf.sc_siel, (0x80000000 >> ISA_BRIDGE_INT));
  294. if (setup_irq(ISA_BRIDGE_INT, &mbx_i8259_irqaction))
  295. enable_irq(ISA_BRIDGE_INT);
  296. #endif /* CONFIG_PCI */
  297. }
  298. /* -------------------------------------------------------------------- */
  299. /*
  300. * This is a big hack right now, but it may turn into something real
  301. * someday.
  302. *
  303. * For the 8xx boards (at this time anyway), there is nothing to initialize
  304. * associated the PROM. Rather than include all of the prom.c
  305. * functions in the image just to get prom_init, all we really need right
  306. * now is the initialization of the physical memory region.
  307. */
  308. static unsigned long __init
  309. m8xx_find_end_of_memory(void)
  310. {
  311. bd_t *binfo;
  312. extern unsigned char __res[];
  313. binfo = (bd_t *)__res;
  314. return binfo->bi_memsize;
  315. }
  316. /*
  317. * Now map in some of the I/O space that is generically needed
  318. * or shared with multiple devices.
  319. * All of this fits into the same 4Mbyte region, so it only
  320. * requires one page table page. (or at least it used to -- paulus)
  321. */
  322. static void __init
  323. m8xx_map_io(void)
  324. {
  325. io_block_mapping(IMAP_ADDR, IMAP_ADDR, IMAP_SIZE, _PAGE_IO);
  326. #ifdef CONFIG_MBX
  327. io_block_mapping(NVRAM_ADDR, NVRAM_ADDR, NVRAM_SIZE, _PAGE_IO);
  328. io_block_mapping(MBX_CSR_ADDR, MBX_CSR_ADDR, MBX_CSR_SIZE, _PAGE_IO);
  329. io_block_mapping(PCI_CSR_ADDR, PCI_CSR_ADDR, PCI_CSR_SIZE, _PAGE_IO);
  330. /* Map some of the PCI/ISA I/O space to get the IDE interface.
  331. */
  332. io_block_mapping(PCI_ISA_IO_ADDR, PCI_ISA_IO_ADDR, 0x4000, _PAGE_IO);
  333. io_block_mapping(PCI_IDE_ADDR, PCI_IDE_ADDR, 0x4000, _PAGE_IO);
  334. #endif
  335. #if defined(CONFIG_RPXLITE) || defined(CONFIG_RPXCLASSIC)
  336. io_block_mapping(RPX_CSR_ADDR, RPX_CSR_ADDR, RPX_CSR_SIZE, _PAGE_IO);
  337. #if !defined(CONFIG_PCI)
  338. io_block_mapping(_IO_BASE,_IO_BASE,_IO_BASE_SIZE, _PAGE_IO);
  339. #endif
  340. #endif
  341. #if defined(CONFIG_RPXTOUCH) || defined(CONFIG_FB_RPX)
  342. io_block_mapping(HIOX_CSR_ADDR, HIOX_CSR_ADDR, HIOX_CSR_SIZE, _PAGE_IO);
  343. #endif
  344. #ifdef CONFIG_FADS
  345. io_block_mapping(BCSR_ADDR, BCSR_ADDR, BCSR_SIZE, _PAGE_IO);
  346. #endif
  347. #ifdef CONFIG_PCI
  348. io_block_mapping(PCI_CSR_ADDR, PCI_CSR_ADDR, PCI_CSR_SIZE, _PAGE_IO);
  349. #endif
  350. #if defined(CONFIG_NETTA)
  351. io_block_mapping(_IO_BASE,_IO_BASE,_IO_BASE_SIZE, _PAGE_IO);
  352. #endif
  353. }
  354. void __init
  355. platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
  356. unsigned long r6, unsigned long r7)
  357. {
  358. parse_bootinfo(find_bootinfo());
  359. if ( r3 )
  360. memcpy( (void *)__res,(void *)(r3+KERNELBASE), sizeof(bd_t) );
  361. #ifdef CONFIG_PCI
  362. m8xx_setup_pci_ptrs();
  363. #endif
  364. #ifdef CONFIG_BLK_DEV_INITRD
  365. /* take care of initrd if we have one */
  366. if ( r4 )
  367. {
  368. initrd_start = r4 + KERNELBASE;
  369. initrd_end = r5 + KERNELBASE;
  370. }
  371. #endif /* CONFIG_BLK_DEV_INITRD */
  372. /* take care of cmd line */
  373. if ( r6 )
  374. {
  375. *(char *)(r7+KERNELBASE) = 0;
  376. strcpy(cmd_line, (char *)(r6+KERNELBASE));
  377. }
  378. identify_ppc_sys_by_name(BOARD_CHIP_NAME);
  379. ppc_md.setup_arch = m8xx_setup_arch;
  380. ppc_md.show_percpuinfo = m8xx_show_percpuinfo;
  381. ppc_md.init_IRQ = m8xx_init_IRQ;
  382. ppc_md.get_irq = m8xx_get_irq;
  383. ppc_md.init = NULL;
  384. ppc_md.restart = m8xx_restart;
  385. ppc_md.power_off = m8xx_power_off;
  386. ppc_md.halt = m8xx_halt;
  387. ppc_md.time_init = NULL;
  388. ppc_md.set_rtc_time = m8xx_set_rtc_time;
  389. ppc_md.get_rtc_time = m8xx_get_rtc_time;
  390. ppc_md.calibrate_decr = m8xx_calibrate_decr;
  391. ppc_md.find_end_of_memory = m8xx_find_end_of_memory;
  392. ppc_md.setup_io_mappings = m8xx_map_io;
  393. }