head_8xx.S 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <asm/processor.h>
  22. #include <asm/page.h>
  23. #include <asm/mmu.h>
  24. #include <asm/cache.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/cputable.h>
  27. #include <asm/thread_info.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/asm-offsets.h>
  30. /* Macro to make the code more readable. */
  31. #ifdef CONFIG_8xx_CPU6
  32. #define DO_8xx_CPU6(val, reg) \
  33. li reg, val; \
  34. stw reg, 12(r0); \
  35. lwz reg, 12(r0);
  36. #else
  37. #define DO_8xx_CPU6(val, reg)
  38. #endif
  39. .text
  40. .globl _stext
  41. _stext:
  42. .text
  43. .globl _start
  44. _start:
  45. /* MPC8xx
  46. * This port was done on an MBX board with an 860. Right now I only
  47. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  48. * code there loads up some registers before calling us:
  49. * r3: ptr to board info data
  50. * r4: initrd_start or if no initrd then 0
  51. * r5: initrd_end - unused if r4 is 0
  52. * r6: Start of command line string
  53. * r7: End of command line string
  54. *
  55. * I decided to use conditional compilation instead of checking PVR and
  56. * adding more processor specific branches around code I don't need.
  57. * Since this is an embedded processor, I also appreciate any memory
  58. * savings I can get.
  59. *
  60. * The MPC8xx does not have any BATs, but it supports large page sizes.
  61. * We first initialize the MMU to support 8M byte pages, then load one
  62. * entry into each of the instruction and data TLBs to map the first
  63. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  64. * the "internal" processor registers before MMU_init is called.
  65. *
  66. * The TLB code currently contains a major hack. Since I use the condition
  67. * code register, I have to save and restore it. I am out of registers, so
  68. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  69. * To avoid making any decisions, I need to use the "segment" valid bit
  70. * in the first level table, but that would require many changes to the
  71. * Linux page directory/table functions that I don't want to do right now.
  72. *
  73. * I used to use SPRG2 for a temporary register in the TLB handler, but it
  74. * has since been put to other uses. I now use a hack to save a register
  75. * and the CCR at memory location 0.....Someday I'll fix this.....
  76. * -- Dan
  77. */
  78. .globl __start
  79. __start:
  80. mr r31,r3 /* save parameters */
  81. mr r30,r4
  82. mr r29,r5
  83. mr r28,r6
  84. mr r27,r7
  85. /* We have to turn on the MMU right away so we get cache modes
  86. * set correctly.
  87. */
  88. bl initial_mmu
  89. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  90. * ready to work.
  91. */
  92. turn_on_mmu:
  93. mfmsr r0
  94. ori r0,r0,MSR_DR|MSR_IR
  95. mtspr SPRN_SRR1,r0
  96. lis r0,start_here@h
  97. ori r0,r0,start_here@l
  98. mtspr SPRN_SRR0,r0
  99. SYNC
  100. rfi /* enables MMU */
  101. /*
  102. * Exception entry code. This code runs with address translation
  103. * turned off, i.e. using physical addresses.
  104. * We assume sprg3 has the physical address of the current
  105. * task's thread_struct.
  106. */
  107. #define EXCEPTION_PROLOG \
  108. mtspr SPRN_SPRG0,r10; \
  109. mtspr SPRN_SPRG1,r11; \
  110. mfcr r10; \
  111. EXCEPTION_PROLOG_1; \
  112. EXCEPTION_PROLOG_2
  113. #define EXCEPTION_PROLOG_1 \
  114. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  115. andi. r11,r11,MSR_PR; \
  116. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  117. beq 1f; \
  118. mfspr r11,SPRN_SPRG3; \
  119. lwz r11,THREAD_INFO-THREAD(r11); \
  120. addi r11,r11,THREAD_SIZE; \
  121. tophys(r11,r11); \
  122. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  123. #define EXCEPTION_PROLOG_2 \
  124. CLR_TOP32(r11); \
  125. stw r10,_CCR(r11); /* save registers */ \
  126. stw r12,GPR12(r11); \
  127. stw r9,GPR9(r11); \
  128. mfspr r10,SPRN_SPRG0; \
  129. stw r10,GPR10(r11); \
  130. mfspr r12,SPRN_SPRG1; \
  131. stw r12,GPR11(r11); \
  132. mflr r10; \
  133. stw r10,_LINK(r11); \
  134. mfspr r12,SPRN_SRR0; \
  135. mfspr r9,SPRN_SRR1; \
  136. stw r1,GPR1(r11); \
  137. stw r1,0(r11); \
  138. tovirt(r1,r11); /* set new kernel sp */ \
  139. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  140. MTMSRD(r10); /* (except for mach check in rtas) */ \
  141. stw r0,GPR0(r11); \
  142. SAVE_4GPRS(3, r11); \
  143. SAVE_2GPRS(7, r11)
  144. /*
  145. * Note: code which follows this uses cr0.eq (set if from kernel),
  146. * r11, r12 (SRR0), and r9 (SRR1).
  147. *
  148. * Note2: once we have set r1 we are in a position to take exceptions
  149. * again, and we could thus set MSR:RI at that point.
  150. */
  151. /*
  152. * Exception vectors.
  153. */
  154. #define EXCEPTION(n, label, hdlr, xfer) \
  155. . = n; \
  156. label: \
  157. EXCEPTION_PROLOG; \
  158. addi r3,r1,STACK_FRAME_OVERHEAD; \
  159. xfer(n, hdlr)
  160. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  161. li r10,trap; \
  162. stw r10,TRAP(r11); \
  163. li r10,MSR_KERNEL; \
  164. copyee(r10, r9); \
  165. bl tfer; \
  166. i##n: \
  167. .long hdlr; \
  168. .long ret
  169. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  170. #define NOCOPY(d, s)
  171. #define EXC_XFER_STD(n, hdlr) \
  172. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  173. ret_from_except_full)
  174. #define EXC_XFER_LITE(n, hdlr) \
  175. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  176. ret_from_except)
  177. #define EXC_XFER_EE(n, hdlr) \
  178. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  179. ret_from_except_full)
  180. #define EXC_XFER_EE_LITE(n, hdlr) \
  181. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  182. ret_from_except)
  183. /* System reset */
  184. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  185. /* Machine check */
  186. . = 0x200
  187. MachineCheck:
  188. EXCEPTION_PROLOG
  189. mfspr r4,SPRN_DAR
  190. stw r4,_DAR(r11)
  191. mfspr r5,SPRN_DSISR
  192. stw r5,_DSISR(r11)
  193. addi r3,r1,STACK_FRAME_OVERHEAD
  194. EXC_XFER_STD(0x200, machine_check_exception)
  195. /* Data access exception.
  196. * This is "never generated" by the MPC8xx. We jump to it for other
  197. * translation errors.
  198. */
  199. . = 0x300
  200. DataAccess:
  201. EXCEPTION_PROLOG
  202. mfspr r10,SPRN_DSISR
  203. stw r10,_DSISR(r11)
  204. mr r5,r10
  205. mfspr r4,SPRN_DAR
  206. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  207. /* Instruction access exception.
  208. * This is "never generated" by the MPC8xx. We jump to it for other
  209. * translation errors.
  210. */
  211. . = 0x400
  212. InstructionAccess:
  213. EXCEPTION_PROLOG
  214. mr r4,r12
  215. mr r5,r9
  216. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  217. /* External interrupt */
  218. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  219. /* Alignment exception */
  220. . = 0x600
  221. Alignment:
  222. EXCEPTION_PROLOG
  223. mfspr r4,SPRN_DAR
  224. stw r4,_DAR(r11)
  225. mfspr r5,SPRN_DSISR
  226. stw r5,_DSISR(r11)
  227. addi r3,r1,STACK_FRAME_OVERHEAD
  228. EXC_XFER_EE(0x600, alignment_exception)
  229. /* Program check exception */
  230. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  231. /* No FPU on MPC8xx. This exception is not supposed to happen.
  232. */
  233. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  234. /* Decrementer */
  235. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  236. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  237. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  238. /* System call */
  239. . = 0xc00
  240. SystemCall:
  241. EXCEPTION_PROLOG
  242. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  243. /* Single step - not used on 601 */
  244. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  245. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  246. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  247. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  248. * for all unimplemented and illegal instructions.
  249. */
  250. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  251. . = 0x1100
  252. /*
  253. * For the MPC8xx, this is a software tablewalk to load the instruction
  254. * TLB. It is modelled after the example in the Motorola manual. The task
  255. * switch loads the M_TWB register with the pointer to the first level table.
  256. * If we discover there is no second level table (value is zero) or if there
  257. * is an invalid pte, we load that into the TLB, which causes another fault
  258. * into the TLB Error interrupt where we can handle such problems.
  259. * We have to use the MD_xxx registers for the tablewalk because the
  260. * equivalent MI_xxx registers only perform the attribute functions.
  261. */
  262. InstructionTLBMiss:
  263. #ifdef CONFIG_8xx_CPU6
  264. stw r3, 8(r0)
  265. #endif
  266. DO_8xx_CPU6(0x3f80, r3)
  267. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  268. mfcr r10
  269. stw r10, 0(r0)
  270. stw r11, 4(r0)
  271. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  272. DO_8xx_CPU6(0x3780, r3)
  273. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  274. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  275. /* If we are faulting a kernel address, we have to use the
  276. * kernel page tables.
  277. */
  278. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  279. beq 3f
  280. lis r11, swapper_pg_dir@h
  281. ori r11, r11, swapper_pg_dir@l
  282. rlwimi r10, r11, 0, 2, 19
  283. 3:
  284. lwz r11, 0(r10) /* Get the level 1 entry */
  285. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  286. beq 2f /* If zero, don't try to find a pte */
  287. /* We have a pte table, so load the MI_TWC with the attributes
  288. * for this "segment."
  289. */
  290. ori r11,r11,1 /* Set valid bit */
  291. DO_8xx_CPU6(0x2b80, r3)
  292. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  293. DO_8xx_CPU6(0x3b80, r3)
  294. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  295. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  296. lwz r10, 0(r11) /* Get the pte */
  297. #ifdef CONFIG_SWAP
  298. /* do not set the _PAGE_ACCESSED bit of a non-present page */
  299. andi. r11, r10, _PAGE_PRESENT
  300. beq 4f
  301. ori r10, r10, _PAGE_ACCESSED
  302. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  303. stw r10, 0(r11)
  304. 4:
  305. #else
  306. ori r10, r10, _PAGE_ACCESSED
  307. stw r10, 0(r11)
  308. #endif
  309. /* The Linux PTE won't go exactly into the MMU TLB.
  310. * Software indicator bits 21, 22 and 28 must be clear.
  311. * Software indicator bits 24, 25, 26, and 27 must be
  312. * set. All other Linux PTE bits control the behavior
  313. * of the MMU.
  314. */
  315. 2: li r11, 0x00f0
  316. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  317. DO_8xx_CPU6(0x2d80, r3)
  318. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  319. mfspr r10, SPRN_M_TW /* Restore registers */
  320. lwz r11, 0(r0)
  321. mtcr r11
  322. lwz r11, 4(r0)
  323. #ifdef CONFIG_8xx_CPU6
  324. lwz r3, 8(r0)
  325. #endif
  326. rfi
  327. . = 0x1200
  328. DataStoreTLBMiss:
  329. stw r3, 8(r0)
  330. DO_8xx_CPU6(0x3f80, r3)
  331. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  332. mfcr r10
  333. stw r10, 0(r0)
  334. stw r11, 4(r0)
  335. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  336. /* If we are faulting a kernel address, we have to use the
  337. * kernel page tables.
  338. */
  339. andi. r11, r10, 0x0800
  340. beq 3f
  341. lis r11, swapper_pg_dir@h
  342. ori r11, r11, swapper_pg_dir@l
  343. rlwimi r10, r11, 0, 2, 19
  344. stw r12, 16(r0)
  345. b LoadLargeDTLB
  346. 3:
  347. lwz r11, 0(r10) /* Get the level 1 entry */
  348. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  349. beq 2f /* If zero, don't try to find a pte */
  350. /* We have a pte table, so load fetch the pte from the table.
  351. */
  352. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  353. DO_8xx_CPU6(0x3b80, r3)
  354. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  355. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  356. lwz r10, 0(r10) /* Get the pte */
  357. /* Insert the Guarded flag into the TWC from the Linux PTE.
  358. * It is bit 27 of both the Linux PTE and the TWC (at least
  359. * I got that right :-). It will be better when we can put
  360. * this into the Linux pgd/pmd and load it in the operation
  361. * above.
  362. */
  363. rlwimi r11, r10, 0, 27, 27
  364. DO_8xx_CPU6(0x3b80, r3)
  365. mtspr SPRN_MD_TWC, r11
  366. #ifdef CONFIG_SWAP
  367. /* do not set the _PAGE_ACCESSED bit of a non-present page */
  368. andi. r11, r10, _PAGE_PRESENT
  369. beq 4f
  370. ori r10, r10, _PAGE_ACCESSED
  371. 4:
  372. /* and update pte in table */
  373. #else
  374. ori r10, r10, _PAGE_ACCESSED
  375. #endif
  376. mfspr r11, SPRN_MD_TWC /* get the pte address again */
  377. stw r10, 0(r11)
  378. /* The Linux PTE won't go exactly into the MMU TLB.
  379. * Software indicator bits 21, 22 and 28 must be clear.
  380. * Software indicator bits 24, 25, 26, and 27 must be
  381. * set. All other Linux PTE bits control the behavior
  382. * of the MMU.
  383. */
  384. 2: li r11, 0x00f0
  385. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  386. DO_8xx_CPU6(0x3d80, r3)
  387. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  388. mfspr r10, SPRN_M_TW /* Restore registers */
  389. lwz r11, 0(r0)
  390. mtcr r11
  391. lwz r11, 4(r0)
  392. lwz r3, 8(r0)
  393. rfi
  394. /* This is an instruction TLB error on the MPC8xx. This could be due
  395. * to many reasons, such as executing guarded memory or illegal instruction
  396. * addresses. There is nothing to do but handle a big time error fault.
  397. */
  398. . = 0x1300
  399. InstructionTLBError:
  400. b InstructionAccess
  401. LoadLargeDTLB:
  402. li r12, 0
  403. lwz r11, 0(r10) /* Get the level 1 entry */
  404. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  405. beq 3f /* If zero, don't try to find a pte */
  406. /* We have a pte table, so load fetch the pte from the table.
  407. */
  408. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  409. DO_8xx_CPU6(0x3b80, r3)
  410. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  411. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  412. lwz r10, 0(r10) /* Get the pte */
  413. /* Insert the Guarded flag into the TWC from the Linux PTE.
  414. * It is bit 27 of both the Linux PTE and the TWC (at least
  415. * I got that right :-). It will be better when we can put
  416. * this into the Linux pgd/pmd and load it in the operation
  417. * above.
  418. */
  419. rlwimi r11, r10, 0, 27, 27
  420. rlwimi r12, r10, 0, 0, 9 /* extract phys. addr */
  421. mfspr r3, SPRN_MD_EPN
  422. rlwinm r3, r3, 0, 0, 9 /* extract virtual address */
  423. tophys(r3, r3)
  424. cmpw r3, r12 /* only use 8M page if it is a direct
  425. kernel mapping */
  426. bne 1f
  427. ori r11, r11, MD_PS8MEG
  428. li r12, 1
  429. b 2f
  430. 1:
  431. li r12, 0 /* can't use 8MB TLB, so zero r12. */
  432. 2:
  433. DO_8xx_CPU6(0x3b80, r3)
  434. mtspr SPRN_MD_TWC, r11
  435. /* The Linux PTE won't go exactly into the MMU TLB.
  436. * Software indicator bits 21, 22 and 28 must be clear.
  437. * Software indicator bits 24, 25, 26, and 27 must be
  438. * set. All other Linux PTE bits control the behavior
  439. * of the MMU.
  440. */
  441. 3: li r11, 0x00f0
  442. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  443. cmpwi r12, 1
  444. bne 4f
  445. ori r10, r10, 0x8
  446. mfspr r12, SPRN_MD_EPN
  447. lis r3, 0xff80 /* 10-19 must be clear for 8MB TLB */
  448. ori r3, r3, 0x0fff
  449. and r12, r3, r12
  450. DO_8xx_CPU6(0x3780, r3)
  451. mtspr SPRN_MD_EPN, r12
  452. lis r3, 0xff80 /* 10-19 must be clear for 8MB TLB */
  453. ori r3, r3, 0x0fff
  454. and r10, r3, r10
  455. 4:
  456. DO_8xx_CPU6(0x3d80, r3)
  457. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  458. mfspr r10, SPRN_M_TW /* Restore registers */
  459. lwz r11, 0(r0)
  460. mtcr r11
  461. lwz r11, 4(r0)
  462. lwz r12, 16(r0)
  463. lwz r3, 8(r0)
  464. rfi
  465. /* This is the data TLB error on the MPC8xx. This could be due to
  466. * many reasons, including a dirty update to a pte. We can catch that
  467. * one here, but anything else is an error. First, we track down the
  468. * Linux pte. If it is valid, write access is allowed, but the
  469. * page dirty bit is not set, we will set it and reload the TLB. For
  470. * any other case, we bail out to a higher level function that can
  471. * handle it.
  472. */
  473. . = 0x1400
  474. DataTLBError:
  475. #ifdef CONFIG_8xx_CPU6
  476. stw r3, 8(r0)
  477. #endif
  478. DO_8xx_CPU6(0x3f80, r3)
  479. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  480. mfcr r10
  481. stw r10, 0(r0)
  482. stw r11, 4(r0)
  483. /* First, make sure this was a store operation.
  484. */
  485. mfspr r10, SPRN_DSISR
  486. andis. r11, r10, 0x0200 /* If set, indicates store op */
  487. beq 2f
  488. /* The EA of a data TLB miss is automatically stored in the MD_EPN
  489. * register. The EA of a data TLB error is automatically stored in
  490. * the DAR, but not the MD_EPN register. We must copy the 20 most
  491. * significant bits of the EA from the DAR to MD_EPN before we
  492. * start walking the page tables. We also need to copy the CASID
  493. * value from the M_CASID register.
  494. * Addendum: The EA of a data TLB error is _supposed_ to be stored
  495. * in DAR, but it seems that this doesn't happen in some cases, such
  496. * as when the error is due to a dcbi instruction to a page with a
  497. * TLB that doesn't have the changed bit set. In such cases, there
  498. * does not appear to be any way to recover the EA of the error
  499. * since it is neither in DAR nor MD_EPN. As a workaround, the
  500. * _PAGE_HWWRITE bit is set for all kernel data pages when the PTEs
  501. * are initialized in mapin_ram(). This will avoid the problem,
  502. * assuming we only use the dcbi instruction on kernel addresses.
  503. */
  504. mfspr r10, SPRN_DAR
  505. rlwinm r11, r10, 0, 0, 19
  506. ori r11, r11, MD_EVALID
  507. mfspr r10, SPRN_M_CASID
  508. rlwimi r11, r10, 0, 28, 31
  509. DO_8xx_CPU6(0x3780, r3)
  510. mtspr SPRN_MD_EPN, r11
  511. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  512. /* If we are faulting a kernel address, we have to use the
  513. * kernel page tables.
  514. */
  515. andi. r11, r10, 0x0800
  516. beq 3f
  517. lis r11, swapper_pg_dir@h
  518. ori r11, r11, swapper_pg_dir@l
  519. rlwimi r10, r11, 0, 2, 19
  520. 3:
  521. lwz r11, 0(r10) /* Get the level 1 entry */
  522. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  523. beq 2f /* If zero, bail */
  524. /* We have a pte table, so fetch the pte from the table.
  525. */
  526. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  527. DO_8xx_CPU6(0x3b80, r3)
  528. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  529. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  530. lwz r10, 0(r11) /* Get the pte */
  531. andi. r11, r10, _PAGE_RW /* Is it writeable? */
  532. beq 2f /* Bail out if not */
  533. /* Update 'changed', among others.
  534. */
  535. #ifdef CONFIG_SWAP
  536. ori r10, r10, _PAGE_DIRTY|_PAGE_HWWRITE
  537. /* do not set the _PAGE_ACCESSED bit of a non-present page */
  538. andi. r11, r10, _PAGE_PRESENT
  539. beq 4f
  540. ori r10, r10, _PAGE_ACCESSED
  541. 4:
  542. #else
  543. ori r10, r10, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  544. #endif
  545. mfspr r11, SPRN_MD_TWC /* Get pte address again */
  546. stw r10, 0(r11) /* and update pte in table */
  547. /* The Linux PTE won't go exactly into the MMU TLB.
  548. * Software indicator bits 21, 22 and 28 must be clear.
  549. * Software indicator bits 24, 25, 26, and 27 must be
  550. * set. All other Linux PTE bits control the behavior
  551. * of the MMU.
  552. */
  553. li r11, 0x00f0
  554. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  555. DO_8xx_CPU6(0x3d80, r3)
  556. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  557. mfspr r10, SPRN_M_TW /* Restore registers */
  558. lwz r11, 0(r0)
  559. mtcr r11
  560. lwz r11, 4(r0)
  561. #ifdef CONFIG_8xx_CPU6
  562. lwz r3, 8(r0)
  563. #endif
  564. rfi
  565. 2:
  566. mfspr r10, SPRN_M_TW /* Restore registers */
  567. lwz r11, 0(r0)
  568. mtcr r11
  569. lwz r11, 4(r0)
  570. #ifdef CONFIG_8xx_CPU6
  571. lwz r3, 8(r0)
  572. #endif
  573. b DataAccess
  574. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  575. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  576. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  577. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  578. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  579. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  580. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  581. /* On the MPC8xx, these next four traps are used for development
  582. * support of breakpoints and such. Someday I will get around to
  583. * using them.
  584. */
  585. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  586. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  587. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  588. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  589. . = 0x2000
  590. .globl giveup_fpu
  591. giveup_fpu:
  592. blr
  593. /*
  594. * This is where the main kernel code starts.
  595. */
  596. start_here:
  597. /* ptr to current */
  598. lis r2,init_task@h
  599. ori r2,r2,init_task@l
  600. /* ptr to phys current thread */
  601. tophys(r4,r2)
  602. addi r4,r4,THREAD /* init task's THREAD */
  603. mtspr SPRN_SPRG3,r4
  604. li r3,0
  605. mtspr SPRN_SPRG2,r3 /* 0 => r1 has kernel sp */
  606. /* stack */
  607. lis r1,init_thread_union@ha
  608. addi r1,r1,init_thread_union@l
  609. li r0,0
  610. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  611. bl early_init /* We have to do this with MMU on */
  612. /*
  613. * Decide what sort of machine this is and initialize the MMU.
  614. */
  615. mr r3,r31
  616. mr r4,r30
  617. mr r5,r29
  618. mr r6,r28
  619. mr r7,r27
  620. bl machine_init
  621. bl MMU_init
  622. /*
  623. * Go back to running unmapped so we can load up new values
  624. * and change to using our exception vectors.
  625. * On the 8xx, all we have to do is invalidate the TLB to clear
  626. * the old 8M byte TLB mappings and load the page table base register.
  627. */
  628. /* The right way to do this would be to track it down through
  629. * init's THREAD like the context switch code does, but this is
  630. * easier......until someone changes init's static structures.
  631. */
  632. lis r6, swapper_pg_dir@h
  633. ori r6, r6, swapper_pg_dir@l
  634. tophys(r6,r6)
  635. #ifdef CONFIG_8xx_CPU6
  636. lis r4, cpu6_errata_word@h
  637. ori r4, r4, cpu6_errata_word@l
  638. li r3, 0x3980
  639. stw r3, 12(r4)
  640. lwz r3, 12(r4)
  641. #endif
  642. mtspr SPRN_M_TWB, r6
  643. lis r4,2f@h
  644. ori r4,r4,2f@l
  645. tophys(r4,r4)
  646. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  647. mtspr SPRN_SRR0,r4
  648. mtspr SPRN_SRR1,r3
  649. rfi
  650. /* Load up the kernel context */
  651. 2:
  652. SYNC /* Force all PTE updates to finish */
  653. tlbia /* Clear all TLB entries */
  654. sync /* wait for tlbia/tlbie to finish */
  655. TLBSYNC /* ... on all CPUs */
  656. /* set up the PTE pointers for the Abatron bdiGDB.
  657. */
  658. tovirt(r6,r6)
  659. lis r5, abatron_pteptrs@h
  660. ori r5, r5, abatron_pteptrs@l
  661. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  662. tophys(r5,r5)
  663. stw r6, 0(r5)
  664. /* Now turn on the MMU for real! */
  665. li r4,MSR_KERNEL
  666. lis r3,start_kernel@h
  667. ori r3,r3,start_kernel@l
  668. mtspr SPRN_SRR0,r3
  669. mtspr SPRN_SRR1,r4
  670. rfi /* enable MMU and jump to start_kernel */
  671. /* Set up the initial MMU state so we can do the first level of
  672. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  673. * virtual to physical. Also, set the cache mode since that is defined
  674. * by TLB entries and perform any additional mapping (like of the IMMR).
  675. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  676. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  677. * these mappings is mapped by page tables.
  678. */
  679. initial_mmu:
  680. tlbia /* Invalidate all TLB entries */
  681. #ifdef CONFIG_PIN_TLB
  682. lis r8, MI_RSV4I@h
  683. ori r8, r8, 0x1c00
  684. #else
  685. li r8, 0
  686. #endif
  687. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  688. #ifdef CONFIG_PIN_TLB
  689. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  690. ori r10, r10, 0x1c00
  691. mr r8, r10
  692. #else
  693. lis r10, MD_RESETVAL@h
  694. #endif
  695. #ifndef CONFIG_8xx_COPYBACK
  696. oris r10, r10, MD_WTDEF@h
  697. #endif
  698. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  699. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  700. * we can load the instruction and data TLB registers with the
  701. * same values.
  702. */
  703. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  704. ori r8, r8, MI_EVALID /* Mark it valid */
  705. mtspr SPRN_MI_EPN, r8
  706. mtspr SPRN_MD_EPN, r8
  707. li r8, MI_PS8MEG /* Set 8M byte page */
  708. ori r8, r8, MI_SVALID /* Make it valid */
  709. mtspr SPRN_MI_TWC, r8
  710. mtspr SPRN_MD_TWC, r8
  711. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  712. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  713. mtspr SPRN_MD_RPN, r8
  714. lis r8, MI_Kp@h /* Set the protection mode */
  715. mtspr SPRN_MI_AP, r8
  716. mtspr SPRN_MD_AP, r8
  717. /* Map another 8 MByte at the IMMR to get the processor
  718. * internal registers (among other things).
  719. */
  720. #ifdef CONFIG_PIN_TLB
  721. addi r10, r10, 0x0100
  722. mtspr SPRN_MD_CTR, r10
  723. #endif
  724. mfspr r9, 638 /* Get current IMMR */
  725. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  726. mr r8, r9 /* Create vaddr for TLB */
  727. ori r8, r8, MD_EVALID /* Mark it valid */
  728. mtspr SPRN_MD_EPN, r8
  729. li r8, MD_PS8MEG /* Set 8M byte page */
  730. ori r8, r8, MD_SVALID /* Make it valid */
  731. mtspr SPRN_MD_TWC, r8
  732. mr r8, r9 /* Create paddr for TLB */
  733. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  734. mtspr SPRN_MD_RPN, r8
  735. #ifdef CONFIG_PIN_TLB
  736. /* Map two more 8M kernel data pages.
  737. */
  738. addi r10, r10, 0x0100
  739. mtspr SPRN_MD_CTR, r10
  740. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  741. addis r8, r8, 0x0080 /* Add 8M */
  742. ori r8, r8, MI_EVALID /* Mark it valid */
  743. mtspr SPRN_MD_EPN, r8
  744. li r9, MI_PS8MEG /* Set 8M byte page */
  745. ori r9, r9, MI_SVALID /* Make it valid */
  746. mtspr SPRN_MD_TWC, r9
  747. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  748. addis r11, r11, 0x0080 /* Add 8M */
  749. mtspr SPRN_MD_RPN, r11
  750. addi r10, r10, 0x0100
  751. mtspr SPRN_MD_CTR, r10
  752. addis r8, r8, 0x0080 /* Add 8M */
  753. mtspr SPRN_MD_EPN, r8
  754. mtspr SPRN_MD_TWC, r9
  755. addis r11, r11, 0x0080 /* Add 8M */
  756. mtspr SPRN_MD_RPN, r11
  757. #endif
  758. /* Since the cache is enabled according to the information we
  759. * just loaded into the TLB, invalidate and enable the caches here.
  760. * We should probably check/set other modes....later.
  761. */
  762. lis r8, IDC_INVALL@h
  763. mtspr SPRN_IC_CST, r8
  764. mtspr SPRN_DC_CST, r8
  765. lis r8, IDC_ENABLE@h
  766. mtspr SPRN_IC_CST, r8
  767. #ifdef CONFIG_8xx_COPYBACK
  768. mtspr SPRN_DC_CST, r8
  769. #else
  770. /* For a debug option, I left this here to easily enable
  771. * the write through cache mode
  772. */
  773. lis r8, DC_SFWT@h
  774. mtspr SPRN_DC_CST, r8
  775. lis r8, IDC_ENABLE@h
  776. mtspr SPRN_DC_CST, r8
  777. #endif
  778. blr
  779. /*
  780. * Set up to use a given MMU context.
  781. * r3 is context number, r4 is PGD pointer.
  782. *
  783. * We place the physical address of the new task page directory loaded
  784. * into the MMU base register, and set the ASID compare register with
  785. * the new "context."
  786. */
  787. _GLOBAL(set_context)
  788. #ifdef CONFIG_BDI_SWITCH
  789. /* Context switch the PTE pointer for the Abatron BDI2000.
  790. * The PGDIR is passed as second argument.
  791. */
  792. lis r5, KERNELBASE@h
  793. lwz r5, 0xf0(r5)
  794. stw r4, 0x4(r5)
  795. #endif
  796. #ifdef CONFIG_8xx_CPU6
  797. lis r6, cpu6_errata_word@h
  798. ori r6, r6, cpu6_errata_word@l
  799. tophys (r4, r4)
  800. li r7, 0x3980
  801. stw r7, 12(r6)
  802. lwz r7, 12(r6)
  803. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  804. li r7, 0x3380
  805. stw r7, 12(r6)
  806. lwz r7, 12(r6)
  807. mtspr SPRN_M_CASID, r3 /* Update context */
  808. #else
  809. mtspr SPRN_M_CASID,r3 /* Update context */
  810. tophys (r4, r4)
  811. mtspr SPRN_M_TWB, r4 /* and pgd */
  812. #endif
  813. SYNC
  814. blr
  815. #ifdef CONFIG_8xx_CPU6
  816. /* It's here because it is unique to the 8xx.
  817. * It is important we get called with interrupts disabled. I used to
  818. * do that, but it appears that all code that calls this already had
  819. * interrupt disabled.
  820. */
  821. .globl set_dec_cpu6
  822. set_dec_cpu6:
  823. lis r7, cpu6_errata_word@h
  824. ori r7, r7, cpu6_errata_word@l
  825. li r4, 0x2c00
  826. stw r4, 8(r7)
  827. lwz r4, 8(r7)
  828. mtspr 22, r3 /* Update Decrementer */
  829. SYNC
  830. blr
  831. #endif
  832. /*
  833. * We put a few things here that have to be page-aligned.
  834. * This stuff goes at the beginning of the data segment,
  835. * which is page-aligned.
  836. */
  837. .data
  838. .globl sdata
  839. sdata:
  840. .globl empty_zero_page
  841. empty_zero_page:
  842. .space 4096
  843. .globl swapper_pg_dir
  844. swapper_pg_dir:
  845. .space 4096
  846. /*
  847. * This space gets a copy of optional info passed to us by the bootstrap
  848. * Used to pass parameters into the kernel like root=/dev/sda1, etc.
  849. */
  850. .globl cmd_line
  851. cmd_line:
  852. .space 512
  853. /* Room for two PTE table poiners, usually the kernel and current user
  854. * pointer to their respective root page table (pgdir).
  855. */
  856. abatron_pteptrs:
  857. .space 8
  858. #ifdef CONFIG_8xx_CPU6
  859. .globl cpu6_errata_word
  860. cpu6_errata_word:
  861. .space 16
  862. #endif