mpc832x_rdb.dts 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * MPC832x RDB Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8323ERDB";
  14. compatible = "MPC8323ERDB", "MPC832xRDB", "MPC83xxRDB";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. };
  24. cpus {
  25. #address-cells = <1>;
  26. #size-cells = <0>;
  27. PowerPC,8323@0 {
  28. device_type = "cpu";
  29. reg = <0x0>;
  30. d-cache-line-size = <0x20>; // 32 bytes
  31. i-cache-line-size = <0x20>; // 32 bytes
  32. d-cache-size = <16384>; // L1, 16K
  33. i-cache-size = <16384>; // L1, 16K
  34. timebase-frequency = <0>;
  35. bus-frequency = <0>;
  36. clock-frequency = <0>;
  37. };
  38. };
  39. memory {
  40. device_type = "memory";
  41. reg = <0x00000000 0x04000000>;
  42. };
  43. soc8323@e0000000 {
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. device_type = "soc";
  47. ranges = <0x0 0xe0000000 0x00100000>;
  48. reg = <0xe0000000 0x00000200>;
  49. bus-frequency = <0>;
  50. wdt@200 {
  51. device_type = "watchdog";
  52. compatible = "mpc83xx_wdt";
  53. reg = <0x200 0x100>;
  54. };
  55. i2c@3000 {
  56. #address-cells = <1>;
  57. #size-cells = <0>;
  58. cell-index = <0>;
  59. compatible = "fsl-i2c";
  60. reg = <0x3000 0x100>;
  61. interrupts = <14 0x8>;
  62. interrupt-parent = <&pic>;
  63. dfsrr;
  64. };
  65. serial0: serial@4500 {
  66. cell-index = <0>;
  67. device_type = "serial";
  68. compatible = "ns16550";
  69. reg = <0x4500 0x100>;
  70. clock-frequency = <0>;
  71. interrupts = <9 0x8>;
  72. interrupt-parent = <&pic>;
  73. };
  74. serial1: serial@4600 {
  75. cell-index = <1>;
  76. device_type = "serial";
  77. compatible = "ns16550";
  78. reg = <0x4600 0x100>;
  79. clock-frequency = <0>;
  80. interrupts = <10 0x8>;
  81. interrupt-parent = <&pic>;
  82. };
  83. crypto@30000 {
  84. device_type = "crypto";
  85. model = "SEC2";
  86. compatible = "talitos";
  87. reg = <0x30000 0x7000>;
  88. interrupts = <11 0x8>;
  89. interrupt-parent = <&pic>;
  90. /* Rev. 2.2 */
  91. num-channels = <1>;
  92. channel-fifo-len = <24>;
  93. exec-units-mask = <0x0000004c>;
  94. descriptor-types-mask = <0x0122003f>;
  95. };
  96. pic:pic@700 {
  97. interrupt-controller;
  98. #address-cells = <0>;
  99. #interrupt-cells = <2>;
  100. reg = <0x700 0x100>;
  101. device_type = "ipic";
  102. };
  103. par_io@1400 {
  104. reg = <0x1400 0x100>;
  105. device_type = "par_io";
  106. num-ports = <7>;
  107. ucc2pio:ucc_pin@02 {
  108. pio-map = <
  109. /* port pin dir open_drain assignment has_irq */
  110. 3 4 3 0 2 0 /* MDIO */
  111. 3 5 1 0 2 0 /* MDC */
  112. 3 21 2 0 1 0 /* RX_CLK (CLK16) */
  113. 3 23 2 0 1 0 /* TX_CLK (CLK3) */
  114. 0 18 1 0 1 0 /* TxD0 */
  115. 0 19 1 0 1 0 /* TxD1 */
  116. 0 20 1 0 1 0 /* TxD2 */
  117. 0 21 1 0 1 0 /* TxD3 */
  118. 0 22 2 0 1 0 /* RxD0 */
  119. 0 23 2 0 1 0 /* RxD1 */
  120. 0 24 2 0 1 0 /* RxD2 */
  121. 0 25 2 0 1 0 /* RxD3 */
  122. 0 26 2 0 1 0 /* RX_ER */
  123. 0 27 1 0 1 0 /* TX_ER */
  124. 0 28 2 0 1 0 /* RX_DV */
  125. 0 29 2 0 1 0 /* COL */
  126. 0 30 1 0 1 0 /* TX_EN */
  127. 0 31 2 0 1 0>; /* CRS */
  128. };
  129. ucc3pio:ucc_pin@03 {
  130. pio-map = <
  131. /* port pin dir open_drain assignment has_irq */
  132. 0 13 2 0 1 0 /* RX_CLK (CLK9) */
  133. 3 24 2 0 1 0 /* TX_CLK (CLK10) */
  134. 1 0 1 0 1 0 /* TxD0 */
  135. 1 1 1 0 1 0 /* TxD1 */
  136. 1 2 1 0 1 0 /* TxD2 */
  137. 1 3 1 0 1 0 /* TxD3 */
  138. 1 4 2 0 1 0 /* RxD0 */
  139. 1 5 2 0 1 0 /* RxD1 */
  140. 1 6 2 0 1 0 /* RxD2 */
  141. 1 7 2 0 1 0 /* RxD3 */
  142. 1 8 2 0 1 0 /* RX_ER */
  143. 1 9 1 0 1 0 /* TX_ER */
  144. 1 10 2 0 1 0 /* RX_DV */
  145. 1 11 2 0 1 0 /* COL */
  146. 1 12 1 0 1 0 /* TX_EN */
  147. 1 13 2 0 1 0>; /* CRS */
  148. };
  149. };
  150. };
  151. qe@e0100000 {
  152. #address-cells = <1>;
  153. #size-cells = <1>;
  154. device_type = "qe";
  155. compatible = "fsl,qe";
  156. ranges = <0x0 0xe0100000 0x00100000>;
  157. reg = <0xe0100000 0x480>;
  158. brg-frequency = <0>;
  159. bus-frequency = <198000000>;
  160. muram@10000 {
  161. #address-cells = <1>;
  162. #size-cells = <1>;
  163. compatible = "fsl,qe-muram", "fsl,cpm-muram";
  164. ranges = <0x0 0x00010000 0x00004000>;
  165. data-only@0 {
  166. compatible = "fsl,qe-muram-data",
  167. "fsl,cpm-muram-data";
  168. reg = <0x0 0x4000>;
  169. };
  170. };
  171. spi@4c0 {
  172. cell-index = <0>;
  173. compatible = "fsl,spi";
  174. reg = <0x4c0 0x40>;
  175. interrupts = <2>;
  176. interrupt-parent = <&qeic>;
  177. mode = "cpu-qe";
  178. };
  179. spi@500 {
  180. cell-index = <1>;
  181. compatible = "fsl,spi";
  182. reg = <0x500 0x40>;
  183. interrupts = <1>;
  184. interrupt-parent = <&qeic>;
  185. mode = "cpu";
  186. };
  187. enet0: ucc@3000 {
  188. device_type = "network";
  189. compatible = "ucc_geth";
  190. cell-index = <2>;
  191. reg = <0x3000 0x200>;
  192. interrupts = <33>;
  193. interrupt-parent = <&qeic>;
  194. local-mac-address = [ 00 00 00 00 00 00 ];
  195. rx-clock-name = "clk16";
  196. tx-clock-name = "clk3";
  197. phy-handle = <&phy00>;
  198. pio-handle = <&ucc2pio>;
  199. };
  200. enet1: ucc@2200 {
  201. device_type = "network";
  202. compatible = "ucc_geth";
  203. cell-index = <3>;
  204. reg = <0x2200 0x200>;
  205. interrupts = <34>;
  206. interrupt-parent = <&qeic>;
  207. local-mac-address = [ 00 00 00 00 00 00 ];
  208. rx-clock-name = "clk9";
  209. tx-clock-name = "clk10";
  210. phy-handle = <&phy04>;
  211. pio-handle = <&ucc3pio>;
  212. };
  213. mdio@3120 {
  214. #address-cells = <1>;
  215. #size-cells = <0>;
  216. reg = <0x3120 0x18>;
  217. compatible = "fsl,ucc-mdio";
  218. phy00:ethernet-phy@00 {
  219. interrupt-parent = <&pic>;
  220. interrupts = <0>;
  221. reg = <0x0>;
  222. device_type = "ethernet-phy";
  223. };
  224. phy04:ethernet-phy@04 {
  225. interrupt-parent = <&pic>;
  226. interrupts = <0>;
  227. reg = <0x4>;
  228. device_type = "ethernet-phy";
  229. };
  230. };
  231. qeic:interrupt-controller@80 {
  232. interrupt-controller;
  233. compatible = "fsl,qe-ic";
  234. #address-cells = <0>;
  235. #interrupt-cells = <1>;
  236. reg = <0x80 0x80>;
  237. big-endian;
  238. interrupts = <32 0x8 33 0x8>; //high:32 low:33
  239. interrupt-parent = <&pic>;
  240. };
  241. };
  242. pci0: pci@e0008500 {
  243. cell-index = <1>;
  244. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  245. interrupt-map = <
  246. /* IDSEL 0x10 AD16 (USB) */
  247. 0x8000 0x0 0x0 0x1 &pic 17 0x8
  248. /* IDSEL 0x11 AD17 (Mini1)*/
  249. 0x8800 0x0 0x0 0x1 &pic 18 0x8
  250. 0x8800 0x0 0x0 0x2 &pic 19 0x8
  251. 0x8800 0x0 0x0 0x3 &pic 20 0x8
  252. 0x8800 0x0 0x0 0x4 &pic 48 0x8
  253. /* IDSEL 0x12 AD18 (PCI/Mini2) */
  254. 0x9000 0x0 0x0 0x1 &pic 19 0x8
  255. 0x9000 0x0 0x0 0x2 &pic 20 0x8
  256. 0x9000 0x0 0x0 0x3 &pic 48 0x8
  257. 0x9000 0x0 0x0 0x4 &pic 17 0x8>;
  258. interrupt-parent = <&pic>;
  259. interrupts = <66 0x8>;
  260. bus-range = <0x0 0x0>;
  261. ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  262. 0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  263. 0x01000000 0x0 0xd0000000 0xd0000000 0x0 0x04000000>;
  264. clock-frequency = <0>;
  265. #interrupt-cells = <1>;
  266. #size-cells = <2>;
  267. #address-cells = <3>;
  268. reg = <0xe0008500 0x100>;
  269. compatible = "fsl,mpc8349-pci";
  270. device_type = "pci";
  271. };
  272. };