setup.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  8. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  10. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  11. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  12. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  13. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  14. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  15. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  16. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, write to the Free Software Foundation, Inc.,
  20. * 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Copyright 2001 MontaVista Software Inc.
  23. * Author: MontaVista Software, Inc.
  24. * ahennessy@mvista.com
  25. *
  26. * Copyright (C) 2000-2001 Toshiba Corporation
  27. * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
  28. */
  29. #include <linux/init.h>
  30. #include <linux/kernel.h>
  31. #include <linux/types.h>
  32. #include <linux/pci.h>
  33. #include <linux/ioport.h>
  34. #include <linux/delay.h>
  35. #include <linux/pm.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #ifdef CONFIG_SERIAL_TXX9
  39. #include <linux/serial_core.h>
  40. #endif
  41. #include <asm/txx9tmr.h>
  42. #include <asm/reboot.h>
  43. #include <asm/jmr3927/jmr3927.h>
  44. #include <asm/mipsregs.h>
  45. extern void puts(const char *cp);
  46. /* don't enable - see errata */
  47. static int jmr3927_ccfg_toeon;
  48. static inline void do_reset(void)
  49. {
  50. #if 1 /* Resetting PCI bus */
  51. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  52. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  53. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  54. mdelay(1);
  55. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  56. #endif
  57. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  58. }
  59. static void jmr3927_machine_restart(char *command)
  60. {
  61. local_irq_disable();
  62. puts("Rebooting...");
  63. do_reset();
  64. }
  65. static void jmr3927_machine_halt(void)
  66. {
  67. puts("JMR-TX3927 halted.\n");
  68. while (1);
  69. }
  70. static void jmr3927_machine_power_off(void)
  71. {
  72. puts("JMR-TX3927 halted. Please turn off the power.\n");
  73. while (1);
  74. }
  75. void __init plat_time_init(void)
  76. {
  77. txx9_clockevent_init(TX3927_TMR_REG(0),
  78. TXX9_IRQ_BASE + JMR3927_IRQ_IRC_TMR(0),
  79. JMR3927_IMCLK);
  80. txx9_clocksource_init(TX3927_TMR_REG(1), JMR3927_IMCLK);
  81. }
  82. #define DO_WRITE_THROUGH
  83. #define DO_ENABLE_CACHE
  84. extern char * __init prom_getcmdline(void);
  85. static void jmr3927_board_init(void);
  86. extern struct resource pci_io_resource;
  87. extern struct resource pci_mem_resource;
  88. void __init plat_mem_setup(void)
  89. {
  90. char *argptr;
  91. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  92. _machine_restart = jmr3927_machine_restart;
  93. _machine_halt = jmr3927_machine_halt;
  94. pm_power_off = jmr3927_machine_power_off;
  95. /*
  96. * IO/MEM resources.
  97. */
  98. ioport_resource.start = pci_io_resource.start;
  99. ioport_resource.end = pci_io_resource.end;
  100. iomem_resource.start = 0;
  101. iomem_resource.end = 0xffffffff;
  102. /* Reboot on panic */
  103. panic_timeout = 180;
  104. /* cache setup */
  105. {
  106. unsigned int conf;
  107. #ifdef DO_ENABLE_CACHE
  108. int mips_ic_disable = 0, mips_dc_disable = 0;
  109. #else
  110. int mips_ic_disable = 1, mips_dc_disable = 1;
  111. #endif
  112. #ifdef DO_WRITE_THROUGH
  113. int mips_config_cwfon = 0;
  114. int mips_config_wbon = 0;
  115. #else
  116. int mips_config_cwfon = 1;
  117. int mips_config_wbon = 1;
  118. #endif
  119. conf = read_c0_conf();
  120. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  121. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  122. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  123. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  124. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  125. write_c0_conf(conf);
  126. write_c0_cache(0);
  127. }
  128. /* initialize board */
  129. jmr3927_board_init();
  130. argptr = prom_getcmdline();
  131. if ((argptr = strstr(argptr, "toeon")) != NULL)
  132. jmr3927_ccfg_toeon = 1;
  133. argptr = prom_getcmdline();
  134. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  135. argptr = prom_getcmdline();
  136. strcat(argptr, " ip=bootp");
  137. }
  138. #ifdef CONFIG_SERIAL_TXX9
  139. {
  140. extern int early_serial_txx9_setup(struct uart_port *port);
  141. int i;
  142. struct uart_port req;
  143. for(i = 0; i < 2; i++) {
  144. memset(&req, 0, sizeof(req));
  145. req.line = i;
  146. req.iotype = UPIO_MEM;
  147. req.membase = (unsigned char __iomem *)TX3927_SIO_REG(i);
  148. req.mapbase = TX3927_SIO_REG(i);
  149. req.irq = i == 0 ?
  150. JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
  151. if (i == 0)
  152. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  153. req.uartclk = JMR3927_IMCLK;
  154. early_serial_txx9_setup(&req);
  155. }
  156. }
  157. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  158. argptr = prom_getcmdline();
  159. if ((argptr = strstr(argptr, "console=")) == NULL) {
  160. argptr = prom_getcmdline();
  161. strcat(argptr, " console=ttyS1,115200");
  162. }
  163. #endif
  164. #endif
  165. }
  166. static void tx3927_setup(void);
  167. static void __init jmr3927_board_init(void)
  168. {
  169. tx3927_setup();
  170. /* SIO0 DTR on */
  171. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  172. jmr3927_led_set(0);
  173. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  174. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  175. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  176. jmr3927_dipsw1(), jmr3927_dipsw2(),
  177. jmr3927_dipsw3(), jmr3927_dipsw4());
  178. }
  179. static void __init tx3927_setup(void)
  180. {
  181. int i;
  182. #ifdef CONFIG_PCI
  183. unsigned long mips_pci_io_base = JMR3927_PCIIO;
  184. unsigned long mips_pci_io_size = JMR3927_PCIIO_SIZE;
  185. unsigned long mips_pci_mem_base = JMR3927_PCIMEM;
  186. unsigned long mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
  187. /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
  188. unsigned long mips_pci_io_pciaddr = 0;
  189. #endif
  190. /* SDRAMC are configured by PROM */
  191. /* ROMC */
  192. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  193. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  194. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  195. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  196. /* CCFG */
  197. /* enable Timeout BusError */
  198. if (jmr3927_ccfg_toeon)
  199. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  200. /* clear BusErrorOnWrite flag */
  201. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  202. /* Disable PCI snoop */
  203. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  204. /* do reset on watchdog */
  205. tx3927_ccfgptr->ccfg |= TX3927_CCFG_WR;
  206. #ifdef DO_WRITE_THROUGH
  207. /* Enable PCI SNOOP - with write through only */
  208. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  209. #endif
  210. /* Pin selection */
  211. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  212. tx3927_ccfgptr->pcfg |=
  213. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  214. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  215. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  216. tx3927_ccfgptr->crir,
  217. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  218. /* TMR */
  219. for (i = 0; i < TX3927_NR_TMR; i++)
  220. txx9_tmr_init(TX3927_TMR_REG(i));
  221. /* DMA */
  222. tx3927_dmaptr->mcr = 0;
  223. for (i = 0; i < ARRAY_SIZE(tx3927_dmaptr->ch); i++) {
  224. /* reset channel */
  225. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  226. tx3927_dmaptr->ch[i].ccr = 0;
  227. }
  228. /* enable DMA */
  229. #ifdef __BIG_ENDIAN
  230. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  231. #else
  232. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  233. #endif
  234. #ifdef CONFIG_PCI
  235. /* PCIC */
  236. printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
  237. tx3927_pcicptr->did, tx3927_pcicptr->vid,
  238. tx3927_pcicptr->rid);
  239. if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
  240. printk("External\n");
  241. /* XXX */
  242. } else {
  243. printk("Internal\n");
  244. /* Reset PCI Bus */
  245. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  246. udelay(100);
  247. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  248. JMR3927_IOC_RESET_ADDR);
  249. udelay(100);
  250. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  251. /* Disable External PCI Config. Access */
  252. tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
  253. #ifdef __BIG_ENDIAN
  254. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
  255. TX3927_PCIC_LBC_TIBSE |
  256. TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
  257. #endif
  258. /* LB->PCI mappings */
  259. tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
  260. tx3927_pcicptr->ilbioma = mips_pci_io_base;
  261. tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
  262. tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
  263. tx3927_pcicptr->ilbmma = mips_pci_mem_base;
  264. tx3927_pcicptr->ipbmma = mips_pci_mem_base;
  265. /* PCI->LB mappings */
  266. tx3927_pcicptr->iobas = 0xffffffff;
  267. tx3927_pcicptr->ioba = 0;
  268. tx3927_pcicptr->tlbioma = 0;
  269. tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
  270. tx3927_pcicptr->mba = 0;
  271. tx3927_pcicptr->tlbmma = 0;
  272. /* Enable Direct mapping Address Space Decoder */
  273. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
  274. /* Clear All Local Bus Status */
  275. tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
  276. /* Enable All Local Bus Interrupts */
  277. tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
  278. /* Clear All PCI Status Error */
  279. tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
  280. /* Enable All PCI Status Error Interrupts */
  281. tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
  282. /* PCIC Int => IRC IRQ10 */
  283. tx3927_pcicptr->il = TX3927_IR_PCI;
  284. /* Target Control (per errata) */
  285. tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
  286. /* Enable Bus Arbiter */
  287. tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
  288. tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
  289. PCI_COMMAND_MEMORY |
  290. PCI_COMMAND_IO |
  291. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  292. }
  293. #endif /* CONFIG_PCI */
  294. /* PIO */
  295. /* PIO[15:12] connected to LEDs */
  296. tx3927_pioptr->dir = 0x0000f000;
  297. tx3927_pioptr->maskcpu = 0;
  298. tx3927_pioptr->maskext = 0;
  299. {
  300. unsigned int conf;
  301. conf = read_c0_conf();
  302. if (!(conf & TX39_CONF_ICE))
  303. printk("TX3927 I-Cache disabled.\n");
  304. if (!(conf & TX39_CONF_DCE))
  305. printk("TX3927 D-Cache disabled.\n");
  306. else if (!(conf & TX39_CONF_WBON))
  307. printk("TX3927 D-Cache WriteThrough.\n");
  308. else if (!(conf & TX39_CONF_CWFON))
  309. printk("TX3927 D-Cache WriteBack.\n");
  310. else
  311. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  312. }
  313. }
  314. /* This trick makes rtc-ds1742 driver usable as is. */
  315. unsigned long __swizzle_addr_b(unsigned long port)
  316. {
  317. if ((port & 0xffff0000) != JMR3927_IOC_NVRAMB_ADDR)
  318. return port;
  319. port = (port & 0xffff0000) | (port & 0x7fff << 1);
  320. #ifdef __BIG_ENDIAN
  321. return port;
  322. #else
  323. return port | 1;
  324. #endif
  325. }
  326. EXPORT_SYMBOL(__swizzle_addr_b);
  327. static int __init jmr3927_rtc_init(void)
  328. {
  329. static struct resource __initdata res = {
  330. .start = JMR3927_IOC_NVRAMB_ADDR - IO_BASE,
  331. .end = JMR3927_IOC_NVRAMB_ADDR - IO_BASE + 0x800 - 1,
  332. .flags = IORESOURCE_MEM,
  333. };
  334. struct platform_device *dev;
  335. dev = platform_device_register_simple("rtc-ds1742", -1, &res, 1);
  336. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  337. }
  338. device_initcall(jmr3927_rtc_init);
  339. /* Watchdog support */
  340. static int __init txx9_wdt_init(unsigned long base)
  341. {
  342. struct resource res = {
  343. .start = base,
  344. .end = base + 0x100 - 1,
  345. .flags = IORESOURCE_MEM,
  346. };
  347. struct platform_device *dev =
  348. platform_device_register_simple("txx9wdt", -1, &res, 1);
  349. return IS_ERR(dev) ? PTR_ERR(dev) : 0;
  350. }
  351. static int __init jmr3927_wdt_init(void)
  352. {
  353. return txx9_wdt_init(TX3927_TMR_REG(2));
  354. }
  355. device_initcall(jmr3927_wdt_init);
  356. /* Minimum CLK support */
  357. struct clk *clk_get(struct device *dev, const char *id)
  358. {
  359. if (!strcmp(id, "imbus_clk"))
  360. return (struct clk *)JMR3927_IMCLK;
  361. return ERR_PTR(-ENOENT);
  362. }
  363. EXPORT_SYMBOL(clk_get);
  364. int clk_enable(struct clk *clk)
  365. {
  366. return 0;
  367. }
  368. EXPORT_SYMBOL(clk_enable);
  369. void clk_disable(struct clk *clk)
  370. {
  371. }
  372. EXPORT_SYMBOL(clk_disable);
  373. unsigned long clk_get_rate(struct clk *clk)
  374. {
  375. return (unsigned long)clk;
  376. }
  377. EXPORT_SYMBOL(clk_get_rate);
  378. void clk_put(struct clk *clk)
  379. {
  380. }
  381. EXPORT_SYMBOL(clk_put);