smpboot.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/genapic.h>
  62. #include <asm/setup.h>
  63. #include <asm/uv/uv.h>
  64. #include <linux/mc146818rtc.h>
  65. #include <mach_apic.h>
  66. #include <mach_wakecpu.h>
  67. #include <smpboot_hooks.h>
  68. #ifdef CONFIG_X86_32
  69. u8 apicid_2_node[MAX_APICID];
  70. static int low_mappings;
  71. #endif
  72. /* State of each CPU */
  73. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  74. /* Store all idle threads, this can be reused instead of creating
  75. * a new thread. Also avoids complicated thread destroy functionality
  76. * for idle threads.
  77. */
  78. #ifdef CONFIG_HOTPLUG_CPU
  79. /*
  80. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  81. * removed after init for !CONFIG_HOTPLUG_CPU.
  82. */
  83. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  84. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  85. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  86. #else
  87. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  88. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  89. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  90. #endif
  91. /* Number of siblings per CPU package */
  92. int smp_num_siblings = 1;
  93. EXPORT_SYMBOL(smp_num_siblings);
  94. /* Last level cache ID of each logical CPU */
  95. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  96. /* representing HT siblings of each logical CPU */
  97. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  98. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  99. /* representing HT and core siblings of each logical CPU */
  100. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  101. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  102. /* Per CPU bogomips and other parameters */
  103. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  104. EXPORT_PER_CPU_SYMBOL(cpu_info);
  105. static atomic_t init_deasserted;
  106. /* Set if we find a B stepping CPU */
  107. static int __cpuinitdata smp_b_stepping;
  108. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  109. /* which logical CPUs are on which nodes */
  110. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  111. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  112. EXPORT_SYMBOL(node_to_cpumask_map);
  113. /* which node each logical CPU is on */
  114. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  115. EXPORT_SYMBOL(cpu_to_node_map);
  116. /* set up a mapping between cpu and node. */
  117. static void map_cpu_to_node(int cpu, int node)
  118. {
  119. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  120. cpumask_set_cpu(cpu, &node_to_cpumask_map[node]);
  121. cpu_to_node_map[cpu] = node;
  122. }
  123. /* undo a mapping between cpu and node. */
  124. static void unmap_cpu_to_node(int cpu)
  125. {
  126. int node;
  127. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  128. for (node = 0; node < MAX_NUMNODES; node++)
  129. cpumask_clear_cpu(cpu, &node_to_cpumask_map[node]);
  130. cpu_to_node_map[cpu] = 0;
  131. }
  132. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  133. #define map_cpu_to_node(cpu, node) ({})
  134. #define unmap_cpu_to_node(cpu) ({})
  135. #endif
  136. #ifdef CONFIG_X86_32
  137. static int boot_cpu_logical_apicid;
  138. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  139. { [0 ... NR_CPUS-1] = BAD_APICID };
  140. static void map_cpu_to_logical_apicid(void)
  141. {
  142. int cpu = smp_processor_id();
  143. int apicid = logical_smp_processor_id();
  144. int node = apic->apicid_to_node(apicid);
  145. if (!node_online(node))
  146. node = first_online_node;
  147. cpu_2_logical_apicid[cpu] = apicid;
  148. map_cpu_to_node(cpu, node);
  149. }
  150. void numa_remove_cpu(int cpu)
  151. {
  152. cpu_2_logical_apicid[cpu] = BAD_APICID;
  153. unmap_cpu_to_node(cpu);
  154. }
  155. #else
  156. #define map_cpu_to_logical_apicid() do {} while (0)
  157. #endif
  158. /*
  159. * Report back to the Boot Processor.
  160. * Running on AP.
  161. */
  162. static void __cpuinit smp_callin(void)
  163. {
  164. int cpuid, phys_id;
  165. unsigned long timeout;
  166. /*
  167. * If waken up by an INIT in an 82489DX configuration
  168. * we may get here before an INIT-deassert IPI reaches
  169. * our local APIC. We have to wait for the IPI or we'll
  170. * lock up on an APIC access.
  171. */
  172. wait_for_init_deassert(&init_deasserted);
  173. /*
  174. * (This works even if the APIC is not enabled.)
  175. */
  176. phys_id = read_apic_id();
  177. cpuid = smp_processor_id();
  178. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  179. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  180. phys_id, cpuid);
  181. }
  182. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  183. /*
  184. * STARTUP IPIs are fragile beasts as they might sometimes
  185. * trigger some glue motherboard logic. Complete APIC bus
  186. * silence for 1 second, this overestimates the time the
  187. * boot CPU is spending to send the up to 2 STARTUP IPIs
  188. * by a factor of two. This should be enough.
  189. */
  190. /*
  191. * Waiting 2s total for startup (udelay is not yet working)
  192. */
  193. timeout = jiffies + 2*HZ;
  194. while (time_before(jiffies, timeout)) {
  195. /*
  196. * Has the boot CPU finished it's STARTUP sequence?
  197. */
  198. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  199. break;
  200. cpu_relax();
  201. }
  202. if (!time_before(jiffies, timeout)) {
  203. panic("%s: CPU%d started up but did not get a callout!\n",
  204. __func__, cpuid);
  205. }
  206. /*
  207. * the boot CPU has finished the init stage and is spinning
  208. * on callin_map until we finish. We are free to set up this
  209. * CPU, first the APIC. (this is probably redundant on most
  210. * boards)
  211. */
  212. pr_debug("CALLIN, before setup_local_APIC().\n");
  213. smp_callin_clear_local_apic();
  214. setup_local_APIC();
  215. end_local_APIC_setup();
  216. map_cpu_to_logical_apicid();
  217. notify_cpu_starting(cpuid);
  218. /*
  219. * Get our bogomips.
  220. *
  221. * Need to enable IRQs because it can take longer and then
  222. * the NMI watchdog might kill us.
  223. */
  224. local_irq_enable();
  225. calibrate_delay();
  226. local_irq_disable();
  227. pr_debug("Stack at about %p\n", &cpuid);
  228. /*
  229. * Save our processor parameters
  230. */
  231. smp_store_cpu_info(cpuid);
  232. /*
  233. * Allow the master to continue.
  234. */
  235. cpumask_set_cpu(cpuid, cpu_callin_mask);
  236. }
  237. static int __cpuinitdata unsafe_smp;
  238. /*
  239. * Activate a secondary processor.
  240. */
  241. notrace static void __cpuinit start_secondary(void *unused)
  242. {
  243. /*
  244. * Don't put *anything* before cpu_init(), SMP booting is too
  245. * fragile that we want to limit the things done here to the
  246. * most necessary things.
  247. */
  248. vmi_bringup();
  249. cpu_init();
  250. preempt_disable();
  251. smp_callin();
  252. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  253. barrier();
  254. /*
  255. * Check TSC synchronization with the BP:
  256. */
  257. check_tsc_sync_target();
  258. if (nmi_watchdog == NMI_IO_APIC) {
  259. disable_8259A_irq(0);
  260. enable_NMI_through_LVT0();
  261. enable_8259A_irq(0);
  262. }
  263. #ifdef CONFIG_X86_32
  264. while (low_mappings)
  265. cpu_relax();
  266. __flush_tlb_all();
  267. #endif
  268. /* This must be done before setting cpu_online_map */
  269. set_cpu_sibling_map(raw_smp_processor_id());
  270. wmb();
  271. /*
  272. * We need to hold call_lock, so there is no inconsistency
  273. * between the time smp_call_function() determines number of
  274. * IPI recipients, and the time when the determination is made
  275. * for which cpus receive the IPI. Holding this
  276. * lock helps us to not include this cpu in a currently in progress
  277. * smp_call_function().
  278. *
  279. * We need to hold vector_lock so there the set of online cpus
  280. * does not change while we are assigning vectors to cpus. Holding
  281. * this lock ensures we don't half assign or remove an irq from a cpu.
  282. */
  283. ipi_call_lock();
  284. lock_vector_lock();
  285. __setup_vector_irq(smp_processor_id());
  286. set_cpu_online(smp_processor_id(), true);
  287. unlock_vector_lock();
  288. ipi_call_unlock();
  289. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  290. /* enable local interrupts */
  291. local_irq_enable();
  292. setup_secondary_clock();
  293. wmb();
  294. cpu_idle();
  295. }
  296. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  297. {
  298. /*
  299. * Mask B, Pentium, but not Pentium MMX
  300. */
  301. if (c->x86_vendor == X86_VENDOR_INTEL &&
  302. c->x86 == 5 &&
  303. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  304. c->x86_model <= 3)
  305. /*
  306. * Remember we have B step Pentia with bugs
  307. */
  308. smp_b_stepping = 1;
  309. /*
  310. * Certain Athlons might work (for various values of 'work') in SMP
  311. * but they are not certified as MP capable.
  312. */
  313. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  314. if (num_possible_cpus() == 1)
  315. goto valid_k7;
  316. /* Athlon 660/661 is valid. */
  317. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  318. (c->x86_mask == 1)))
  319. goto valid_k7;
  320. /* Duron 670 is valid */
  321. if ((c->x86_model == 7) && (c->x86_mask == 0))
  322. goto valid_k7;
  323. /*
  324. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  325. * bit. It's worth noting that the A5 stepping (662) of some
  326. * Athlon XP's have the MP bit set.
  327. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  328. * more.
  329. */
  330. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  331. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  332. (c->x86_model > 7))
  333. if (cpu_has_mp)
  334. goto valid_k7;
  335. /* If we get here, not a certified SMP capable AMD system. */
  336. unsafe_smp = 1;
  337. }
  338. valid_k7:
  339. ;
  340. }
  341. static void __cpuinit smp_checks(void)
  342. {
  343. if (smp_b_stepping)
  344. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  345. "with B stepping processors.\n");
  346. /*
  347. * Don't taint if we are running SMP kernel on a single non-MP
  348. * approved Athlon
  349. */
  350. if (unsafe_smp && num_online_cpus() > 1) {
  351. printk(KERN_INFO "WARNING: This combination of AMD"
  352. "processors is not suitable for SMP.\n");
  353. add_taint(TAINT_UNSAFE_SMP);
  354. }
  355. }
  356. /*
  357. * The bootstrap kernel entry code has set these up. Save them for
  358. * a given CPU
  359. */
  360. void __cpuinit smp_store_cpu_info(int id)
  361. {
  362. struct cpuinfo_x86 *c = &cpu_data(id);
  363. *c = boot_cpu_data;
  364. c->cpu_index = id;
  365. if (id != 0)
  366. identify_secondary_cpu(c);
  367. smp_apply_quirks(c);
  368. }
  369. void __cpuinit set_cpu_sibling_map(int cpu)
  370. {
  371. int i;
  372. struct cpuinfo_x86 *c = &cpu_data(cpu);
  373. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  374. if (smp_num_siblings > 1) {
  375. for_each_cpu(i, cpu_sibling_setup_mask) {
  376. struct cpuinfo_x86 *o = &cpu_data(i);
  377. if (c->phys_proc_id == o->phys_proc_id &&
  378. c->cpu_core_id == o->cpu_core_id) {
  379. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  380. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  381. cpumask_set_cpu(i, cpu_core_mask(cpu));
  382. cpumask_set_cpu(cpu, cpu_core_mask(i));
  383. cpumask_set_cpu(i, &c->llc_shared_map);
  384. cpumask_set_cpu(cpu, &o->llc_shared_map);
  385. }
  386. }
  387. } else {
  388. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  389. }
  390. cpumask_set_cpu(cpu, &c->llc_shared_map);
  391. if (current_cpu_data.x86_max_cores == 1) {
  392. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  393. c->booted_cores = 1;
  394. return;
  395. }
  396. for_each_cpu(i, cpu_sibling_setup_mask) {
  397. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  398. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  399. cpumask_set_cpu(i, &c->llc_shared_map);
  400. cpumask_set_cpu(cpu, &cpu_data(i).llc_shared_map);
  401. }
  402. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  403. cpumask_set_cpu(i, cpu_core_mask(cpu));
  404. cpumask_set_cpu(cpu, cpu_core_mask(i));
  405. /*
  406. * Does this new cpu bringup a new core?
  407. */
  408. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  409. /*
  410. * for each core in package, increment
  411. * the booted_cores for this new cpu
  412. */
  413. if (cpumask_first(cpu_sibling_mask(i)) == i)
  414. c->booted_cores++;
  415. /*
  416. * increment the core count for all
  417. * the other cpus in this package
  418. */
  419. if (i != cpu)
  420. cpu_data(i).booted_cores++;
  421. } else if (i != cpu && !c->booted_cores)
  422. c->booted_cores = cpu_data(i).booted_cores;
  423. }
  424. }
  425. }
  426. /* maps the cpu to the sched domain representing multi-core */
  427. const struct cpumask *cpu_coregroup_mask(int cpu)
  428. {
  429. struct cpuinfo_x86 *c = &cpu_data(cpu);
  430. /*
  431. * For perf, we return last level cache shared map.
  432. * And for power savings, we return cpu_core_map
  433. */
  434. if (sched_mc_power_savings || sched_smt_power_savings)
  435. return cpu_core_mask(cpu);
  436. else
  437. return &c->llc_shared_map;
  438. }
  439. cpumask_t cpu_coregroup_map(int cpu)
  440. {
  441. return *cpu_coregroup_mask(cpu);
  442. }
  443. static void impress_friends(void)
  444. {
  445. int cpu;
  446. unsigned long bogosum = 0;
  447. /*
  448. * Allow the user to impress friends.
  449. */
  450. pr_debug("Before bogomips.\n");
  451. for_each_possible_cpu(cpu)
  452. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  453. bogosum += cpu_data(cpu).loops_per_jiffy;
  454. printk(KERN_INFO
  455. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  456. num_online_cpus(),
  457. bogosum/(500000/HZ),
  458. (bogosum/(5000/HZ))%100);
  459. pr_debug("Before bogocount - setting activated=1.\n");
  460. }
  461. void __inquire_remote_apic(int apicid)
  462. {
  463. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  464. char *names[] = { "ID", "VERSION", "SPIV" };
  465. int timeout;
  466. u32 status;
  467. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  468. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  469. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  470. /*
  471. * Wait for idle.
  472. */
  473. status = safe_apic_wait_icr_idle();
  474. if (status)
  475. printk(KERN_CONT
  476. "a previous APIC delivery may have failed\n");
  477. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  478. timeout = 0;
  479. do {
  480. udelay(100);
  481. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  482. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  483. switch (status) {
  484. case APIC_ICR_RR_VALID:
  485. status = apic_read(APIC_RRR);
  486. printk(KERN_CONT "%08x\n", status);
  487. break;
  488. default:
  489. printk(KERN_CONT "failed\n");
  490. }
  491. }
  492. }
  493. /*
  494. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  495. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  496. * won't ... remember to clear down the APIC, etc later.
  497. */
  498. int __devinit
  499. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  500. {
  501. unsigned long send_status, accept_status = 0;
  502. int maxlvt;
  503. /* Target chip */
  504. /* Boot on the stack */
  505. /* Kick the second */
  506. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  507. pr_debug("Waiting for send to finish...\n");
  508. send_status = safe_apic_wait_icr_idle();
  509. /*
  510. * Give the other CPU some time to accept the IPI.
  511. */
  512. udelay(200);
  513. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  514. maxlvt = lapic_get_maxlvt();
  515. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  516. apic_write(APIC_ESR, 0);
  517. accept_status = (apic_read(APIC_ESR) & 0xEF);
  518. }
  519. pr_debug("NMI sent.\n");
  520. if (send_status)
  521. printk(KERN_ERR "APIC never delivered???\n");
  522. if (accept_status)
  523. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  524. return (send_status | accept_status);
  525. }
  526. int __devinit
  527. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  528. {
  529. unsigned long send_status, accept_status = 0;
  530. int maxlvt, num_starts, j;
  531. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  532. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  533. atomic_set(&init_deasserted, 1);
  534. return send_status;
  535. }
  536. maxlvt = lapic_get_maxlvt();
  537. /*
  538. * Be paranoid about clearing APIC errors.
  539. */
  540. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  541. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  542. apic_write(APIC_ESR, 0);
  543. apic_read(APIC_ESR);
  544. }
  545. pr_debug("Asserting INIT.\n");
  546. /*
  547. * Turn INIT on target chip
  548. */
  549. /*
  550. * Send IPI
  551. */
  552. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  553. phys_apicid);
  554. pr_debug("Waiting for send to finish...\n");
  555. send_status = safe_apic_wait_icr_idle();
  556. mdelay(10);
  557. pr_debug("Deasserting INIT.\n");
  558. /* Target chip */
  559. /* Send IPI */
  560. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  561. pr_debug("Waiting for send to finish...\n");
  562. send_status = safe_apic_wait_icr_idle();
  563. mb();
  564. atomic_set(&init_deasserted, 1);
  565. /*
  566. * Should we send STARTUP IPIs ?
  567. *
  568. * Determine this based on the APIC version.
  569. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  570. */
  571. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  572. num_starts = 2;
  573. else
  574. num_starts = 0;
  575. /*
  576. * Paravirt / VMI wants a startup IPI hook here to set up the
  577. * target processor state.
  578. */
  579. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  580. (unsigned long)stack_start.sp);
  581. /*
  582. * Run STARTUP IPI loop.
  583. */
  584. pr_debug("#startup loops: %d.\n", num_starts);
  585. for (j = 1; j <= num_starts; j++) {
  586. pr_debug("Sending STARTUP #%d.\n", j);
  587. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  588. apic_write(APIC_ESR, 0);
  589. apic_read(APIC_ESR);
  590. pr_debug("After apic_write.\n");
  591. /*
  592. * STARTUP IPI
  593. */
  594. /* Target chip */
  595. /* Boot on the stack */
  596. /* Kick the second */
  597. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  598. phys_apicid);
  599. /*
  600. * Give the other CPU some time to accept the IPI.
  601. */
  602. udelay(300);
  603. pr_debug("Startup point 1.\n");
  604. pr_debug("Waiting for send to finish...\n");
  605. send_status = safe_apic_wait_icr_idle();
  606. /*
  607. * Give the other CPU some time to accept the IPI.
  608. */
  609. udelay(200);
  610. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  611. apic_write(APIC_ESR, 0);
  612. accept_status = (apic_read(APIC_ESR) & 0xEF);
  613. if (send_status || accept_status)
  614. break;
  615. }
  616. pr_debug("After Startup.\n");
  617. if (send_status)
  618. printk(KERN_ERR "APIC never delivered???\n");
  619. if (accept_status)
  620. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  621. return (send_status | accept_status);
  622. }
  623. struct create_idle {
  624. struct work_struct work;
  625. struct task_struct *idle;
  626. struct completion done;
  627. int cpu;
  628. };
  629. static void __cpuinit do_fork_idle(struct work_struct *work)
  630. {
  631. struct create_idle *c_idle =
  632. container_of(work, struct create_idle, work);
  633. c_idle->idle = fork_idle(c_idle->cpu);
  634. complete(&c_idle->done);
  635. }
  636. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  637. /*
  638. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  639. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  640. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  641. */
  642. {
  643. unsigned long boot_error = 0;
  644. int timeout;
  645. unsigned long start_ip;
  646. unsigned short nmi_high = 0, nmi_low = 0;
  647. struct create_idle c_idle = {
  648. .cpu = cpu,
  649. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  650. };
  651. INIT_WORK(&c_idle.work, do_fork_idle);
  652. alternatives_smp_switch(1);
  653. c_idle.idle = get_idle_for_cpu(cpu);
  654. /*
  655. * We can't use kernel_thread since we must avoid to
  656. * reschedule the child.
  657. */
  658. if (c_idle.idle) {
  659. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  660. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  661. init_idle(c_idle.idle, cpu);
  662. goto do_rest;
  663. }
  664. if (!keventd_up() || current_is_keventd())
  665. c_idle.work.func(&c_idle.work);
  666. else {
  667. schedule_work(&c_idle.work);
  668. wait_for_completion(&c_idle.done);
  669. }
  670. if (IS_ERR(c_idle.idle)) {
  671. printk("failed fork for CPU %d\n", cpu);
  672. return PTR_ERR(c_idle.idle);
  673. }
  674. set_idle_for_cpu(cpu, c_idle.idle);
  675. do_rest:
  676. per_cpu(current_task, cpu) = c_idle.idle;
  677. #ifdef CONFIG_X86_32
  678. /* Stack for startup_32 can be just as for start_secondary onwards */
  679. irq_ctx_init(cpu);
  680. #else
  681. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  682. initial_gs = per_cpu_offset(cpu);
  683. per_cpu(kernel_stack, cpu) =
  684. (unsigned long)task_stack_page(c_idle.idle) -
  685. KERNEL_STACK_OFFSET + THREAD_SIZE;
  686. #endif
  687. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  688. initial_code = (unsigned long)start_secondary;
  689. stack_start.sp = (void *) c_idle.idle->thread.sp;
  690. /* start_ip had better be page-aligned! */
  691. start_ip = setup_trampoline();
  692. /* So we see what's up */
  693. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  694. cpu, apicid, start_ip);
  695. /*
  696. * This grunge runs the startup process for
  697. * the targeted processor.
  698. */
  699. atomic_set(&init_deasserted, 0);
  700. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  701. pr_debug("Setting warm reset code and vector.\n");
  702. store_NMI_vector(&nmi_high, &nmi_low);
  703. smpboot_setup_warm_reset_vector(start_ip);
  704. /*
  705. * Be paranoid about clearing APIC errors.
  706. */
  707. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  708. apic_write(APIC_ESR, 0);
  709. apic_read(APIC_ESR);
  710. }
  711. }
  712. /*
  713. * Starting actual IPI sequence...
  714. */
  715. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  716. if (!boot_error) {
  717. /*
  718. * allow APs to start initializing.
  719. */
  720. pr_debug("Before Callout %d.\n", cpu);
  721. cpumask_set_cpu(cpu, cpu_callout_mask);
  722. pr_debug("After Callout %d.\n", cpu);
  723. /*
  724. * Wait 5s total for a response
  725. */
  726. for (timeout = 0; timeout < 50000; timeout++) {
  727. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  728. break; /* It has booted */
  729. udelay(100);
  730. }
  731. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  732. /* number CPUs logically, starting from 1 (BSP is 0) */
  733. pr_debug("OK.\n");
  734. printk(KERN_INFO "CPU%d: ", cpu);
  735. print_cpu_info(&cpu_data(cpu));
  736. pr_debug("CPU has booted.\n");
  737. } else {
  738. boot_error = 1;
  739. if (*((volatile unsigned char *)trampoline_base)
  740. == 0xA5)
  741. /* trampoline started but...? */
  742. printk(KERN_ERR "Stuck ??\n");
  743. else
  744. /* trampoline code not run */
  745. printk(KERN_ERR "Not responding.\n");
  746. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  747. inquire_remote_apic(apicid);
  748. }
  749. }
  750. if (boot_error) {
  751. /* Try to put things back the way they were before ... */
  752. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  753. /* was set by do_boot_cpu() */
  754. cpumask_clear_cpu(cpu, cpu_callout_mask);
  755. /* was set by cpu_init() */
  756. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  757. set_cpu_present(cpu, false);
  758. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  759. }
  760. /* mark "stuck" area as not stuck */
  761. *((volatile unsigned long *)trampoline_base) = 0;
  762. /*
  763. * Cleanup possible dangling ends...
  764. */
  765. smpboot_restore_warm_reset_vector();
  766. return boot_error;
  767. }
  768. #ifdef CONFIG_X86_64
  769. int default_cpu_present_to_apicid(int mps_cpu)
  770. {
  771. return __default_cpu_present_to_apicid(mps_cpu);
  772. }
  773. int default_check_phys_apicid_present(int boot_cpu_physical_apicid)
  774. {
  775. return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
  776. }
  777. #endif
  778. int __cpuinit native_cpu_up(unsigned int cpu)
  779. {
  780. int apicid = apic->cpu_present_to_apicid(cpu);
  781. unsigned long flags;
  782. int err;
  783. WARN_ON(irqs_disabled());
  784. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  785. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  786. !physid_isset(apicid, phys_cpu_present_map)) {
  787. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  788. return -EINVAL;
  789. }
  790. /*
  791. * Already booted CPU?
  792. */
  793. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  794. pr_debug("do_boot_cpu %d Already started\n", cpu);
  795. return -ENOSYS;
  796. }
  797. /*
  798. * Save current MTRR state in case it was changed since early boot
  799. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  800. */
  801. mtrr_save_state();
  802. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  803. #ifdef CONFIG_X86_32
  804. /* init low mem mapping */
  805. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  806. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  807. flush_tlb_all();
  808. low_mappings = 1;
  809. err = do_boot_cpu(apicid, cpu);
  810. zap_low_mappings();
  811. low_mappings = 0;
  812. #else
  813. err = do_boot_cpu(apicid, cpu);
  814. #endif
  815. if (err) {
  816. pr_debug("do_boot_cpu failed %d\n", err);
  817. return -EIO;
  818. }
  819. /*
  820. * Check TSC synchronization with the AP (keep irqs disabled
  821. * while doing so):
  822. */
  823. local_irq_save(flags);
  824. check_tsc_sync_source(cpu);
  825. local_irq_restore(flags);
  826. while (!cpu_online(cpu)) {
  827. cpu_relax();
  828. touch_nmi_watchdog();
  829. }
  830. return 0;
  831. }
  832. /*
  833. * Fall back to non SMP mode after errors.
  834. *
  835. * RED-PEN audit/test this more. I bet there is more state messed up here.
  836. */
  837. static __init void disable_smp(void)
  838. {
  839. /* use the read/write pointers to the present and possible maps */
  840. cpumask_copy(&cpu_present_map, cpumask_of(0));
  841. cpumask_copy(&cpu_possible_map, cpumask_of(0));
  842. smpboot_clear_io_apic_irqs();
  843. if (smp_found_config)
  844. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  845. else
  846. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  847. map_cpu_to_logical_apicid();
  848. cpumask_set_cpu(0, cpu_sibling_mask(0));
  849. cpumask_set_cpu(0, cpu_core_mask(0));
  850. }
  851. /*
  852. * Various sanity checks.
  853. */
  854. static int __init smp_sanity_check(unsigned max_cpus)
  855. {
  856. preempt_disable();
  857. #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
  858. if (def_to_bigsmp && nr_cpu_ids > 8) {
  859. unsigned int cpu;
  860. unsigned nr;
  861. printk(KERN_WARNING
  862. "More than 8 CPUs detected - skipping them.\n"
  863. "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
  864. nr = 0;
  865. for_each_present_cpu(cpu) {
  866. if (nr >= 8)
  867. set_cpu_present(cpu, false);
  868. nr++;
  869. }
  870. nr = 0;
  871. for_each_possible_cpu(cpu) {
  872. if (nr >= 8)
  873. set_cpu_possible(cpu, false);
  874. nr++;
  875. }
  876. nr_cpu_ids = 8;
  877. }
  878. #endif
  879. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  880. printk(KERN_WARNING
  881. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  882. hard_smp_processor_id());
  883. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  884. }
  885. /*
  886. * If we couldn't find an SMP configuration at boot time,
  887. * get out of here now!
  888. */
  889. if (!smp_found_config && !acpi_lapic) {
  890. preempt_enable();
  891. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  892. disable_smp();
  893. if (APIC_init_uniprocessor())
  894. printk(KERN_NOTICE "Local APIC not detected."
  895. " Using dummy APIC emulation.\n");
  896. return -1;
  897. }
  898. /*
  899. * Should not be necessary because the MP table should list the boot
  900. * CPU too, but we do it for the sake of robustness anyway.
  901. */
  902. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  903. printk(KERN_NOTICE
  904. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  905. boot_cpu_physical_apicid);
  906. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  907. }
  908. preempt_enable();
  909. /*
  910. * If we couldn't find a local APIC, then get out of here now!
  911. */
  912. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  913. !cpu_has_apic) {
  914. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  915. boot_cpu_physical_apicid);
  916. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  917. "(tell your hw vendor)\n");
  918. smpboot_clear_io_apic();
  919. disable_ioapic_setup();
  920. return -1;
  921. }
  922. verify_local_APIC();
  923. /*
  924. * If SMP should be disabled, then really disable it!
  925. */
  926. if (!max_cpus) {
  927. printk(KERN_INFO "SMP mode deactivated.\n");
  928. smpboot_clear_io_apic();
  929. localise_nmi_watchdog();
  930. connect_bsp_APIC();
  931. setup_local_APIC();
  932. end_local_APIC_setup();
  933. return -1;
  934. }
  935. return 0;
  936. }
  937. static void __init smp_cpu_index_default(void)
  938. {
  939. int i;
  940. struct cpuinfo_x86 *c;
  941. for_each_possible_cpu(i) {
  942. c = &cpu_data(i);
  943. /* mark all to hotplug */
  944. c->cpu_index = nr_cpu_ids;
  945. }
  946. }
  947. /*
  948. * Prepare for SMP bootup. The MP table or ACPI has been read
  949. * earlier. Just do some sanity checking here and enable APIC mode.
  950. */
  951. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  952. {
  953. preempt_disable();
  954. smp_cpu_index_default();
  955. current_cpu_data = boot_cpu_data;
  956. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  957. mb();
  958. /*
  959. * Setup boot CPU information
  960. */
  961. smp_store_cpu_info(0); /* Final full version of the data */
  962. #ifdef CONFIG_X86_32
  963. boot_cpu_logical_apicid = logical_smp_processor_id();
  964. #endif
  965. current_thread_info()->cpu = 0; /* needed? */
  966. set_cpu_sibling_map(0);
  967. #ifdef CONFIG_X86_64
  968. enable_IR_x2apic();
  969. default_setup_apic_routing();
  970. #endif
  971. if (smp_sanity_check(max_cpus) < 0) {
  972. printk(KERN_INFO "SMP disabled\n");
  973. disable_smp();
  974. goto out;
  975. }
  976. preempt_disable();
  977. if (read_apic_id() != boot_cpu_physical_apicid) {
  978. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  979. read_apic_id(), boot_cpu_physical_apicid);
  980. /* Or can we switch back to PIC here? */
  981. }
  982. preempt_enable();
  983. connect_bsp_APIC();
  984. /*
  985. * Switch from PIC to APIC mode.
  986. */
  987. setup_local_APIC();
  988. #ifdef CONFIG_X86_64
  989. /*
  990. * Enable IO APIC before setting up error vector
  991. */
  992. if (!skip_ioapic_setup && nr_ioapics)
  993. enable_IO_APIC();
  994. #endif
  995. end_local_APIC_setup();
  996. map_cpu_to_logical_apicid();
  997. if (apic->setup_portio_remap)
  998. apic->setup_portio_remap();
  999. smpboot_setup_io_apic();
  1000. /*
  1001. * Set up local APIC timer on boot CPU.
  1002. */
  1003. printk(KERN_INFO "CPU%d: ", 0);
  1004. print_cpu_info(&cpu_data(0));
  1005. setup_boot_clock();
  1006. if (is_uv_system())
  1007. uv_system_init();
  1008. out:
  1009. preempt_enable();
  1010. }
  1011. /*
  1012. * Early setup to make printk work.
  1013. */
  1014. void __init native_smp_prepare_boot_cpu(void)
  1015. {
  1016. int me = smp_processor_id();
  1017. switch_to_new_gdt();
  1018. /* already set me in cpu_online_mask in boot_cpu_init() */
  1019. cpumask_set_cpu(me, cpu_callout_mask);
  1020. per_cpu(cpu_state, me) = CPU_ONLINE;
  1021. }
  1022. void __init native_smp_cpus_done(unsigned int max_cpus)
  1023. {
  1024. pr_debug("Boot done.\n");
  1025. impress_friends();
  1026. smp_checks();
  1027. #ifdef CONFIG_X86_IO_APIC
  1028. setup_ioapic_dest();
  1029. #endif
  1030. check_nmi_watchdog();
  1031. }
  1032. static int __initdata setup_possible_cpus = -1;
  1033. static int __init _setup_possible_cpus(char *str)
  1034. {
  1035. get_option(&str, &setup_possible_cpus);
  1036. return 0;
  1037. }
  1038. early_param("possible_cpus", _setup_possible_cpus);
  1039. /*
  1040. * cpu_possible_map should be static, it cannot change as cpu's
  1041. * are onlined, or offlined. The reason is per-cpu data-structures
  1042. * are allocated by some modules at init time, and dont expect to
  1043. * do this dynamically on cpu arrival/departure.
  1044. * cpu_present_map on the other hand can change dynamically.
  1045. * In case when cpu_hotplug is not compiled, then we resort to current
  1046. * behaviour, which is cpu_possible == cpu_present.
  1047. * - Ashok Raj
  1048. *
  1049. * Three ways to find out the number of additional hotplug CPUs:
  1050. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1051. * - The user can overwrite it with possible_cpus=NUM
  1052. * - Otherwise don't reserve additional CPUs.
  1053. * We do this because additional CPUs waste a lot of memory.
  1054. * -AK
  1055. */
  1056. __init void prefill_possible_map(void)
  1057. {
  1058. int i, possible;
  1059. /* no processor from mptable or madt */
  1060. if (!num_processors)
  1061. num_processors = 1;
  1062. if (setup_possible_cpus == -1)
  1063. possible = num_processors + disabled_cpus;
  1064. else
  1065. possible = setup_possible_cpus;
  1066. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1067. if (possible > CONFIG_NR_CPUS) {
  1068. printk(KERN_WARNING
  1069. "%d Processors exceeds NR_CPUS limit of %d\n",
  1070. possible, CONFIG_NR_CPUS);
  1071. possible = CONFIG_NR_CPUS;
  1072. }
  1073. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1074. possible, max_t(int, possible - num_processors, 0));
  1075. for (i = 0; i < possible; i++)
  1076. set_cpu_possible(i, true);
  1077. nr_cpu_ids = possible;
  1078. }
  1079. #ifdef CONFIG_HOTPLUG_CPU
  1080. static void remove_siblinginfo(int cpu)
  1081. {
  1082. int sibling;
  1083. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1084. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1085. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1086. /*/
  1087. * last thread sibling in this cpu core going down
  1088. */
  1089. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1090. cpu_data(sibling).booted_cores--;
  1091. }
  1092. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1093. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1094. cpumask_clear(cpu_sibling_mask(cpu));
  1095. cpumask_clear(cpu_core_mask(cpu));
  1096. c->phys_proc_id = 0;
  1097. c->cpu_core_id = 0;
  1098. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1099. }
  1100. static void __ref remove_cpu_from_maps(int cpu)
  1101. {
  1102. set_cpu_online(cpu, false);
  1103. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1104. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1105. /* was set by cpu_init() */
  1106. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1107. numa_remove_cpu(cpu);
  1108. }
  1109. void cpu_disable_common(void)
  1110. {
  1111. int cpu = smp_processor_id();
  1112. /*
  1113. * HACK:
  1114. * Allow any queued timer interrupts to get serviced
  1115. * This is only a temporary solution until we cleanup
  1116. * fixup_irqs as we do for IA64.
  1117. */
  1118. local_irq_enable();
  1119. mdelay(1);
  1120. local_irq_disable();
  1121. remove_siblinginfo(cpu);
  1122. /* It's now safe to remove this processor from the online map */
  1123. lock_vector_lock();
  1124. remove_cpu_from_maps(cpu);
  1125. unlock_vector_lock();
  1126. fixup_irqs();
  1127. }
  1128. int native_cpu_disable(void)
  1129. {
  1130. int cpu = smp_processor_id();
  1131. /*
  1132. * Perhaps use cpufreq to drop frequency, but that could go
  1133. * into generic code.
  1134. *
  1135. * We won't take down the boot processor on i386 due to some
  1136. * interrupts only being able to be serviced by the BSP.
  1137. * Especially so if we're not using an IOAPIC -zwane
  1138. */
  1139. if (cpu == 0)
  1140. return -EBUSY;
  1141. if (nmi_watchdog == NMI_LOCAL_APIC)
  1142. stop_apic_nmi_watchdog(NULL);
  1143. clear_local_APIC();
  1144. cpu_disable_common();
  1145. return 0;
  1146. }
  1147. void native_cpu_die(unsigned int cpu)
  1148. {
  1149. /* We don't do anything here: idle task is faking death itself. */
  1150. unsigned int i;
  1151. for (i = 0; i < 10; i++) {
  1152. /* They ack this in play_dead by setting CPU_DEAD */
  1153. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1154. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1155. if (1 == num_online_cpus())
  1156. alternatives_smp_switch(0);
  1157. return;
  1158. }
  1159. msleep(100);
  1160. }
  1161. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1162. }
  1163. void play_dead_common(void)
  1164. {
  1165. idle_task_exit();
  1166. reset_lazy_tlbstate();
  1167. irq_ctx_exit(raw_smp_processor_id());
  1168. c1e_remove_cpu(raw_smp_processor_id());
  1169. mb();
  1170. /* Ack it */
  1171. __get_cpu_var(cpu_state) = CPU_DEAD;
  1172. /*
  1173. * With physical CPU hotplug, we should halt the cpu
  1174. */
  1175. local_irq_disable();
  1176. }
  1177. void native_play_dead(void)
  1178. {
  1179. play_dead_common();
  1180. wbinvd_halt();
  1181. }
  1182. #else /* ... !CONFIG_HOTPLUG_CPU */
  1183. int native_cpu_disable(void)
  1184. {
  1185. return -ENOSYS;
  1186. }
  1187. void native_cpu_die(unsigned int cpu)
  1188. {
  1189. /* We said "no" in __cpu_disable */
  1190. BUG();
  1191. }
  1192. void native_play_dead(void)
  1193. {
  1194. BUG();
  1195. }
  1196. #endif