clock44xx_data.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/hardware.h>
  29. #include <plat/clkdev_omap.h>
  30. #include "iomap.h"
  31. #include "clock.h"
  32. #include "clock44xx.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "cm-regbits-44xx.h"
  36. #include "prm44xx.h"
  37. #include "prm-regbits-44xx.h"
  38. #include "control.h"
  39. #include "scrm44xx.h"
  40. /* OMAP4 modulemode control */
  41. #define OMAP4430_MODULEMODE_HWCTRL 0
  42. #define OMAP4430_MODULEMODE_SWCTRL 1
  43. /* Root clocks */
  44. static struct clk extalt_clkin_ck = {
  45. .name = "extalt_clkin_ck",
  46. .rate = 59000000,
  47. .ops = &clkops_null,
  48. };
  49. static struct clk pad_clks_ck = {
  50. .name = "pad_clks_ck",
  51. .rate = 12000000,
  52. .ops = &clkops_omap2_dflt,
  53. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  54. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  55. };
  56. static struct clk pad_slimbus_core_clks_ck = {
  57. .name = "pad_slimbus_core_clks_ck",
  58. .rate = 12000000,
  59. .ops = &clkops_null,
  60. };
  61. static struct clk secure_32k_clk_src_ck = {
  62. .name = "secure_32k_clk_src_ck",
  63. .rate = 32768,
  64. .ops = &clkops_null,
  65. };
  66. static struct clk slimbus_clk = {
  67. .name = "slimbus_clk",
  68. .rate = 12000000,
  69. .ops = &clkops_omap2_dflt,
  70. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  71. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  72. };
  73. static struct clk sys_32k_ck = {
  74. .name = "sys_32k_ck",
  75. .rate = 32768,
  76. .ops = &clkops_null,
  77. };
  78. static struct clk virt_12000000_ck = {
  79. .name = "virt_12000000_ck",
  80. .ops = &clkops_null,
  81. .rate = 12000000,
  82. };
  83. static struct clk virt_13000000_ck = {
  84. .name = "virt_13000000_ck",
  85. .ops = &clkops_null,
  86. .rate = 13000000,
  87. };
  88. static struct clk virt_16800000_ck = {
  89. .name = "virt_16800000_ck",
  90. .ops = &clkops_null,
  91. .rate = 16800000,
  92. };
  93. static struct clk virt_19200000_ck = {
  94. .name = "virt_19200000_ck",
  95. .ops = &clkops_null,
  96. .rate = 19200000,
  97. };
  98. static struct clk virt_26000000_ck = {
  99. .name = "virt_26000000_ck",
  100. .ops = &clkops_null,
  101. .rate = 26000000,
  102. };
  103. static struct clk virt_27000000_ck = {
  104. .name = "virt_27000000_ck",
  105. .ops = &clkops_null,
  106. .rate = 27000000,
  107. };
  108. static struct clk virt_38400000_ck = {
  109. .name = "virt_38400000_ck",
  110. .ops = &clkops_null,
  111. .rate = 38400000,
  112. };
  113. static const struct clksel_rate div_1_0_rates[] = {
  114. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  115. { .div = 0 },
  116. };
  117. static const struct clksel_rate div_1_1_rates[] = {
  118. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  119. { .div = 0 },
  120. };
  121. static const struct clksel_rate div_1_2_rates[] = {
  122. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  123. { .div = 0 },
  124. };
  125. static const struct clksel_rate div_1_3_rates[] = {
  126. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  127. { .div = 0 },
  128. };
  129. static const struct clksel_rate div_1_4_rates[] = {
  130. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  131. { .div = 0 },
  132. };
  133. static const struct clksel_rate div_1_5_rates[] = {
  134. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  135. { .div = 0 },
  136. };
  137. static const struct clksel_rate div_1_6_rates[] = {
  138. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  139. { .div = 0 },
  140. };
  141. static const struct clksel_rate div_1_7_rates[] = {
  142. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  143. { .div = 0 },
  144. };
  145. static const struct clksel sys_clkin_sel[] = {
  146. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  147. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  148. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  149. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  150. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  151. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  152. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  153. { .parent = NULL },
  154. };
  155. static struct clk sys_clkin_ck = {
  156. .name = "sys_clkin_ck",
  157. .rate = 38400000,
  158. .clksel = sys_clkin_sel,
  159. .init = &omap2_init_clksel_parent,
  160. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  161. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  162. .ops = &clkops_null,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk tie_low_clock_ck = {
  166. .name = "tie_low_clock_ck",
  167. .rate = 0,
  168. .ops = &clkops_null,
  169. };
  170. static struct clk utmi_phy_clkout_ck = {
  171. .name = "utmi_phy_clkout_ck",
  172. .rate = 60000000,
  173. .ops = &clkops_null,
  174. };
  175. static struct clk xclk60mhsp1_ck = {
  176. .name = "xclk60mhsp1_ck",
  177. .rate = 60000000,
  178. .ops = &clkops_null,
  179. };
  180. static struct clk xclk60mhsp2_ck = {
  181. .name = "xclk60mhsp2_ck",
  182. .rate = 60000000,
  183. .ops = &clkops_null,
  184. };
  185. static struct clk xclk60motg_ck = {
  186. .name = "xclk60motg_ck",
  187. .rate = 60000000,
  188. .ops = &clkops_null,
  189. };
  190. /* Module clocks and DPLL outputs */
  191. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  192. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  193. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  194. { .parent = NULL },
  195. };
  196. static struct clk abe_dpll_bypass_clk_mux_ck = {
  197. .name = "abe_dpll_bypass_clk_mux_ck",
  198. .parent = &sys_clkin_ck,
  199. .ops = &clkops_null,
  200. .recalc = &followparent_recalc,
  201. };
  202. static struct clk abe_dpll_refclk_mux_ck = {
  203. .name = "abe_dpll_refclk_mux_ck",
  204. .parent = &sys_clkin_ck,
  205. .clksel = abe_dpll_bypass_clk_mux_sel,
  206. .init = &omap2_init_clksel_parent,
  207. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  208. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  209. .ops = &clkops_null,
  210. .recalc = &omap2_clksel_recalc,
  211. };
  212. /* DPLL_ABE */
  213. static struct dpll_data dpll_abe_dd = {
  214. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  215. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  216. .clk_ref = &abe_dpll_refclk_mux_ck,
  217. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  218. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  219. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  220. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  221. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  222. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  223. .enable_mask = OMAP4430_DPLL_EN_MASK,
  224. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  225. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  226. .max_multiplier = 2047,
  227. .max_divider = 128,
  228. .min_divider = 1,
  229. };
  230. static struct clk dpll_abe_ck = {
  231. .name = "dpll_abe_ck",
  232. .parent = &abe_dpll_refclk_mux_ck,
  233. .dpll_data = &dpll_abe_dd,
  234. .init = &omap2_init_dpll_parent,
  235. .ops = &clkops_omap3_noncore_dpll_ops,
  236. .recalc = &omap4_dpll_regm4xen_recalc,
  237. .round_rate = &omap4_dpll_regm4xen_round_rate,
  238. .set_rate = &omap3_noncore_dpll_set_rate,
  239. };
  240. static struct clk dpll_abe_x2_ck = {
  241. .name = "dpll_abe_x2_ck",
  242. .parent = &dpll_abe_ck,
  243. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  244. .flags = CLOCK_CLKOUTX2,
  245. .ops = &clkops_omap4_dpllmx_ops,
  246. .recalc = &omap3_clkoutx2_recalc,
  247. };
  248. static const struct clksel_rate div31_1to31_rates[] = {
  249. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  250. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  251. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  252. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  253. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  254. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  255. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  256. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  257. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  258. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  259. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  260. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  261. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  262. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  263. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  264. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  265. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  266. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  267. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  268. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  269. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  270. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  271. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  272. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  273. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  274. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  275. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  276. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  277. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  278. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  279. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  280. { .div = 0 },
  281. };
  282. static const struct clksel dpll_abe_m2x2_div[] = {
  283. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  284. { .parent = NULL },
  285. };
  286. static struct clk dpll_abe_m2x2_ck = {
  287. .name = "dpll_abe_m2x2_ck",
  288. .parent = &dpll_abe_x2_ck,
  289. .clksel = dpll_abe_m2x2_div,
  290. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  291. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  292. .ops = &clkops_omap4_dpllmx_ops,
  293. .recalc = &omap2_clksel_recalc,
  294. .round_rate = &omap2_clksel_round_rate,
  295. .set_rate = &omap2_clksel_set_rate,
  296. };
  297. static struct clk abe_24m_fclk = {
  298. .name = "abe_24m_fclk",
  299. .parent = &dpll_abe_m2x2_ck,
  300. .ops = &clkops_null,
  301. .fixed_div = 8,
  302. .recalc = &omap_fixed_divisor_recalc,
  303. };
  304. static const struct clksel_rate div3_1to4_rates[] = {
  305. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  306. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  307. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  308. { .div = 0 },
  309. };
  310. static const struct clksel abe_clk_div[] = {
  311. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  312. { .parent = NULL },
  313. };
  314. static struct clk abe_clk = {
  315. .name = "abe_clk",
  316. .parent = &dpll_abe_m2x2_ck,
  317. .clksel = abe_clk_div,
  318. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  319. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  320. .ops = &clkops_null,
  321. .recalc = &omap2_clksel_recalc,
  322. .round_rate = &omap2_clksel_round_rate,
  323. .set_rate = &omap2_clksel_set_rate,
  324. };
  325. static const struct clksel_rate div2_1to2_rates[] = {
  326. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  327. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  328. { .div = 0 },
  329. };
  330. static const struct clksel aess_fclk_div[] = {
  331. { .parent = &abe_clk, .rates = div2_1to2_rates },
  332. { .parent = NULL },
  333. };
  334. static struct clk aess_fclk = {
  335. .name = "aess_fclk",
  336. .parent = &abe_clk,
  337. .clksel = aess_fclk_div,
  338. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  339. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  340. .ops = &clkops_null,
  341. .recalc = &omap2_clksel_recalc,
  342. .round_rate = &omap2_clksel_round_rate,
  343. .set_rate = &omap2_clksel_set_rate,
  344. };
  345. static struct clk dpll_abe_m3x2_ck = {
  346. .name = "dpll_abe_m3x2_ck",
  347. .parent = &dpll_abe_x2_ck,
  348. .clksel = dpll_abe_m2x2_div,
  349. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  350. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  351. .ops = &clkops_omap4_dpllmx_ops,
  352. .recalc = &omap2_clksel_recalc,
  353. .round_rate = &omap2_clksel_round_rate,
  354. .set_rate = &omap2_clksel_set_rate,
  355. };
  356. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  357. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  358. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  359. { .parent = NULL },
  360. };
  361. static struct clk core_hsd_byp_clk_mux_ck = {
  362. .name = "core_hsd_byp_clk_mux_ck",
  363. .parent = &sys_clkin_ck,
  364. .clksel = core_hsd_byp_clk_mux_sel,
  365. .init = &omap2_init_clksel_parent,
  366. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  367. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  368. .ops = &clkops_null,
  369. .recalc = &omap2_clksel_recalc,
  370. };
  371. /* DPLL_CORE */
  372. static struct dpll_data dpll_core_dd = {
  373. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  374. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  375. .clk_ref = &sys_clkin_ck,
  376. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  377. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  378. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  379. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  380. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  381. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  382. .enable_mask = OMAP4430_DPLL_EN_MASK,
  383. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  384. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  385. .max_multiplier = 2047,
  386. .max_divider = 128,
  387. .min_divider = 1,
  388. };
  389. static struct clk dpll_core_ck = {
  390. .name = "dpll_core_ck",
  391. .parent = &sys_clkin_ck,
  392. .dpll_data = &dpll_core_dd,
  393. .init = &omap2_init_dpll_parent,
  394. .ops = &clkops_omap3_core_dpll_ops,
  395. .recalc = &omap3_dpll_recalc,
  396. };
  397. static struct clk dpll_core_x2_ck = {
  398. .name = "dpll_core_x2_ck",
  399. .parent = &dpll_core_ck,
  400. .flags = CLOCK_CLKOUTX2,
  401. .ops = &clkops_null,
  402. .recalc = &omap3_clkoutx2_recalc,
  403. };
  404. static const struct clksel dpll_core_m6x2_div[] = {
  405. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  406. { .parent = NULL },
  407. };
  408. static struct clk dpll_core_m6x2_ck = {
  409. .name = "dpll_core_m6x2_ck",
  410. .parent = &dpll_core_x2_ck,
  411. .clksel = dpll_core_m6x2_div,
  412. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  413. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  414. .ops = &clkops_omap4_dpllmx_ops,
  415. .recalc = &omap2_clksel_recalc,
  416. .round_rate = &omap2_clksel_round_rate,
  417. .set_rate = &omap2_clksel_set_rate,
  418. };
  419. static const struct clksel dbgclk_mux_sel[] = {
  420. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  421. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  422. { .parent = NULL },
  423. };
  424. static struct clk dbgclk_mux_ck = {
  425. .name = "dbgclk_mux_ck",
  426. .parent = &sys_clkin_ck,
  427. .ops = &clkops_null,
  428. .recalc = &followparent_recalc,
  429. };
  430. static const struct clksel dpll_core_m2_div[] = {
  431. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  432. { .parent = NULL },
  433. };
  434. static struct clk dpll_core_m2_ck = {
  435. .name = "dpll_core_m2_ck",
  436. .parent = &dpll_core_ck,
  437. .clksel = dpll_core_m2_div,
  438. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  439. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  440. .ops = &clkops_omap4_dpllmx_ops,
  441. .recalc = &omap2_clksel_recalc,
  442. .round_rate = &omap2_clksel_round_rate,
  443. .set_rate = &omap2_clksel_set_rate,
  444. };
  445. static struct clk ddrphy_ck = {
  446. .name = "ddrphy_ck",
  447. .parent = &dpll_core_m2_ck,
  448. .ops = &clkops_null,
  449. .fixed_div = 2,
  450. .recalc = &omap_fixed_divisor_recalc,
  451. };
  452. static struct clk dpll_core_m5x2_ck = {
  453. .name = "dpll_core_m5x2_ck",
  454. .parent = &dpll_core_x2_ck,
  455. .clksel = dpll_core_m6x2_div,
  456. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  457. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  458. .ops = &clkops_omap4_dpllmx_ops,
  459. .recalc = &omap2_clksel_recalc,
  460. .round_rate = &omap2_clksel_round_rate,
  461. .set_rate = &omap2_clksel_set_rate,
  462. };
  463. static const struct clksel div_core_div[] = {
  464. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  465. { .parent = NULL },
  466. };
  467. static struct clk div_core_ck = {
  468. .name = "div_core_ck",
  469. .parent = &dpll_core_m5x2_ck,
  470. .clksel = div_core_div,
  471. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  472. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  473. .ops = &clkops_null,
  474. .recalc = &omap2_clksel_recalc,
  475. .round_rate = &omap2_clksel_round_rate,
  476. .set_rate = &omap2_clksel_set_rate,
  477. };
  478. static const struct clksel_rate div4_1to8_rates[] = {
  479. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  480. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  481. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  482. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  483. { .div = 0 },
  484. };
  485. static const struct clksel div_iva_hs_clk_div[] = {
  486. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  487. { .parent = NULL },
  488. };
  489. static struct clk div_iva_hs_clk = {
  490. .name = "div_iva_hs_clk",
  491. .parent = &dpll_core_m5x2_ck,
  492. .clksel = div_iva_hs_clk_div,
  493. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  494. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  495. .ops = &clkops_null,
  496. .recalc = &omap2_clksel_recalc,
  497. .round_rate = &omap2_clksel_round_rate,
  498. .set_rate = &omap2_clksel_set_rate,
  499. };
  500. static struct clk div_mpu_hs_clk = {
  501. .name = "div_mpu_hs_clk",
  502. .parent = &dpll_core_m5x2_ck,
  503. .clksel = div_iva_hs_clk_div,
  504. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  505. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  506. .ops = &clkops_null,
  507. .recalc = &omap2_clksel_recalc,
  508. .round_rate = &omap2_clksel_round_rate,
  509. .set_rate = &omap2_clksel_set_rate,
  510. };
  511. static struct clk dpll_core_m4x2_ck = {
  512. .name = "dpll_core_m4x2_ck",
  513. .parent = &dpll_core_x2_ck,
  514. .clksel = dpll_core_m6x2_div,
  515. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  516. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  517. .ops = &clkops_omap4_dpllmx_ops,
  518. .recalc = &omap2_clksel_recalc,
  519. .round_rate = &omap2_clksel_round_rate,
  520. .set_rate = &omap2_clksel_set_rate,
  521. };
  522. static struct clk dll_clk_div_ck = {
  523. .name = "dll_clk_div_ck",
  524. .parent = &dpll_core_m4x2_ck,
  525. .ops = &clkops_null,
  526. .fixed_div = 2,
  527. .recalc = &omap_fixed_divisor_recalc,
  528. };
  529. static const struct clksel dpll_abe_m2_div[] = {
  530. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  531. { .parent = NULL },
  532. };
  533. static struct clk dpll_abe_m2_ck = {
  534. .name = "dpll_abe_m2_ck",
  535. .parent = &dpll_abe_ck,
  536. .clksel = dpll_abe_m2_div,
  537. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  538. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  539. .ops = &clkops_omap4_dpllmx_ops,
  540. .recalc = &omap2_clksel_recalc,
  541. .round_rate = &omap2_clksel_round_rate,
  542. .set_rate = &omap2_clksel_set_rate,
  543. };
  544. static struct clk dpll_core_m3x2_ck = {
  545. .name = "dpll_core_m3x2_ck",
  546. .parent = &dpll_core_x2_ck,
  547. .clksel = dpll_core_m6x2_div,
  548. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  549. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  550. .ops = &clkops_omap2_dflt,
  551. .recalc = &omap2_clksel_recalc,
  552. .round_rate = &omap2_clksel_round_rate,
  553. .set_rate = &omap2_clksel_set_rate,
  554. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  555. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  556. };
  557. static struct clk dpll_core_m7x2_ck = {
  558. .name = "dpll_core_m7x2_ck",
  559. .parent = &dpll_core_x2_ck,
  560. .clksel = dpll_core_m6x2_div,
  561. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  562. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  563. .ops = &clkops_omap4_dpllmx_ops,
  564. .recalc = &omap2_clksel_recalc,
  565. .round_rate = &omap2_clksel_round_rate,
  566. .set_rate = &omap2_clksel_set_rate,
  567. };
  568. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  569. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  570. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  571. { .parent = NULL },
  572. };
  573. static struct clk iva_hsd_byp_clk_mux_ck = {
  574. .name = "iva_hsd_byp_clk_mux_ck",
  575. .parent = &sys_clkin_ck,
  576. .clksel = iva_hsd_byp_clk_mux_sel,
  577. .init = &omap2_init_clksel_parent,
  578. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  579. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  580. .ops = &clkops_null,
  581. .recalc = &omap2_clksel_recalc,
  582. };
  583. /* DPLL_IVA */
  584. static struct dpll_data dpll_iva_dd = {
  585. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  586. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  587. .clk_ref = &sys_clkin_ck,
  588. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  589. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  590. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  591. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  592. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  593. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  594. .enable_mask = OMAP4430_DPLL_EN_MASK,
  595. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  596. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  597. .max_multiplier = 2047,
  598. .max_divider = 128,
  599. .min_divider = 1,
  600. };
  601. static struct clk dpll_iva_ck = {
  602. .name = "dpll_iva_ck",
  603. .parent = &sys_clkin_ck,
  604. .dpll_data = &dpll_iva_dd,
  605. .init = &omap2_init_dpll_parent,
  606. .ops = &clkops_omap3_noncore_dpll_ops,
  607. .recalc = &omap3_dpll_recalc,
  608. .round_rate = &omap2_dpll_round_rate,
  609. .set_rate = &omap3_noncore_dpll_set_rate,
  610. };
  611. static struct clk dpll_iva_x2_ck = {
  612. .name = "dpll_iva_x2_ck",
  613. .parent = &dpll_iva_ck,
  614. .flags = CLOCK_CLKOUTX2,
  615. .ops = &clkops_null,
  616. .recalc = &omap3_clkoutx2_recalc,
  617. };
  618. static const struct clksel dpll_iva_m4x2_div[] = {
  619. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  620. { .parent = NULL },
  621. };
  622. static struct clk dpll_iva_m4x2_ck = {
  623. .name = "dpll_iva_m4x2_ck",
  624. .parent = &dpll_iva_x2_ck,
  625. .clksel = dpll_iva_m4x2_div,
  626. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  627. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  628. .ops = &clkops_omap4_dpllmx_ops,
  629. .recalc = &omap2_clksel_recalc,
  630. .round_rate = &omap2_clksel_round_rate,
  631. .set_rate = &omap2_clksel_set_rate,
  632. };
  633. static struct clk dpll_iva_m5x2_ck = {
  634. .name = "dpll_iva_m5x2_ck",
  635. .parent = &dpll_iva_x2_ck,
  636. .clksel = dpll_iva_m4x2_div,
  637. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  638. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  639. .ops = &clkops_omap4_dpllmx_ops,
  640. .recalc = &omap2_clksel_recalc,
  641. .round_rate = &omap2_clksel_round_rate,
  642. .set_rate = &omap2_clksel_set_rate,
  643. };
  644. /* DPLL_MPU */
  645. static struct dpll_data dpll_mpu_dd = {
  646. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  647. .clk_bypass = &div_mpu_hs_clk,
  648. .clk_ref = &sys_clkin_ck,
  649. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  650. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  651. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  652. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  653. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  654. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  655. .enable_mask = OMAP4430_DPLL_EN_MASK,
  656. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  657. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  658. .max_multiplier = 2047,
  659. .max_divider = 128,
  660. .min_divider = 1,
  661. };
  662. static struct clk dpll_mpu_ck = {
  663. .name = "dpll_mpu_ck",
  664. .parent = &sys_clkin_ck,
  665. .dpll_data = &dpll_mpu_dd,
  666. .init = &omap2_init_dpll_parent,
  667. .ops = &clkops_omap3_noncore_dpll_ops,
  668. .recalc = &omap3_dpll_recalc,
  669. .round_rate = &omap2_dpll_round_rate,
  670. .set_rate = &omap3_noncore_dpll_set_rate,
  671. };
  672. static const struct clksel dpll_mpu_m2_div[] = {
  673. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  674. { .parent = NULL },
  675. };
  676. static struct clk dpll_mpu_m2_ck = {
  677. .name = "dpll_mpu_m2_ck",
  678. .parent = &dpll_mpu_ck,
  679. .clksel = dpll_mpu_m2_div,
  680. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  681. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  682. .ops = &clkops_omap4_dpllmx_ops,
  683. .recalc = &omap2_clksel_recalc,
  684. .round_rate = &omap2_clksel_round_rate,
  685. .set_rate = &omap2_clksel_set_rate,
  686. };
  687. static struct clk per_hs_clk_div_ck = {
  688. .name = "per_hs_clk_div_ck",
  689. .parent = &dpll_abe_m3x2_ck,
  690. .ops = &clkops_null,
  691. .fixed_div = 2,
  692. .recalc = &omap_fixed_divisor_recalc,
  693. };
  694. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  695. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  696. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  697. { .parent = NULL },
  698. };
  699. static struct clk per_hsd_byp_clk_mux_ck = {
  700. .name = "per_hsd_byp_clk_mux_ck",
  701. .parent = &sys_clkin_ck,
  702. .clksel = per_hsd_byp_clk_mux_sel,
  703. .init = &omap2_init_clksel_parent,
  704. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  705. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  706. .ops = &clkops_null,
  707. .recalc = &omap2_clksel_recalc,
  708. };
  709. /* DPLL_PER */
  710. static struct dpll_data dpll_per_dd = {
  711. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  712. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  713. .clk_ref = &sys_clkin_ck,
  714. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  715. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  716. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  717. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  718. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  719. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  720. .enable_mask = OMAP4430_DPLL_EN_MASK,
  721. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  722. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  723. .max_multiplier = 2047,
  724. .max_divider = 128,
  725. .min_divider = 1,
  726. };
  727. static struct clk dpll_per_ck = {
  728. .name = "dpll_per_ck",
  729. .parent = &sys_clkin_ck,
  730. .dpll_data = &dpll_per_dd,
  731. .init = &omap2_init_dpll_parent,
  732. .ops = &clkops_omap3_noncore_dpll_ops,
  733. .recalc = &omap3_dpll_recalc,
  734. .round_rate = &omap2_dpll_round_rate,
  735. .set_rate = &omap3_noncore_dpll_set_rate,
  736. };
  737. static const struct clksel dpll_per_m2_div[] = {
  738. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  739. { .parent = NULL },
  740. };
  741. static struct clk dpll_per_m2_ck = {
  742. .name = "dpll_per_m2_ck",
  743. .parent = &dpll_per_ck,
  744. .clksel = dpll_per_m2_div,
  745. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  746. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  747. .ops = &clkops_omap4_dpllmx_ops,
  748. .recalc = &omap2_clksel_recalc,
  749. .round_rate = &omap2_clksel_round_rate,
  750. .set_rate = &omap2_clksel_set_rate,
  751. };
  752. static struct clk dpll_per_x2_ck = {
  753. .name = "dpll_per_x2_ck",
  754. .parent = &dpll_per_ck,
  755. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  756. .flags = CLOCK_CLKOUTX2,
  757. .ops = &clkops_omap4_dpllmx_ops,
  758. .recalc = &omap3_clkoutx2_recalc,
  759. };
  760. static const struct clksel dpll_per_m2x2_div[] = {
  761. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  762. { .parent = NULL },
  763. };
  764. static struct clk dpll_per_m2x2_ck = {
  765. .name = "dpll_per_m2x2_ck",
  766. .parent = &dpll_per_x2_ck,
  767. .clksel = dpll_per_m2x2_div,
  768. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  769. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  770. .ops = &clkops_omap4_dpllmx_ops,
  771. .recalc = &omap2_clksel_recalc,
  772. .round_rate = &omap2_clksel_round_rate,
  773. .set_rate = &omap2_clksel_set_rate,
  774. };
  775. static struct clk dpll_per_m3x2_ck = {
  776. .name = "dpll_per_m3x2_ck",
  777. .parent = &dpll_per_x2_ck,
  778. .clksel = dpll_per_m2x2_div,
  779. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  780. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  781. .ops = &clkops_omap2_dflt,
  782. .recalc = &omap2_clksel_recalc,
  783. .round_rate = &omap2_clksel_round_rate,
  784. .set_rate = &omap2_clksel_set_rate,
  785. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  786. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  787. };
  788. static struct clk dpll_per_m4x2_ck = {
  789. .name = "dpll_per_m4x2_ck",
  790. .parent = &dpll_per_x2_ck,
  791. .clksel = dpll_per_m2x2_div,
  792. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  793. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  794. .ops = &clkops_omap4_dpllmx_ops,
  795. .recalc = &omap2_clksel_recalc,
  796. .round_rate = &omap2_clksel_round_rate,
  797. .set_rate = &omap2_clksel_set_rate,
  798. };
  799. static struct clk dpll_per_m5x2_ck = {
  800. .name = "dpll_per_m5x2_ck",
  801. .parent = &dpll_per_x2_ck,
  802. .clksel = dpll_per_m2x2_div,
  803. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  804. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  805. .ops = &clkops_omap4_dpllmx_ops,
  806. .recalc = &omap2_clksel_recalc,
  807. .round_rate = &omap2_clksel_round_rate,
  808. .set_rate = &omap2_clksel_set_rate,
  809. };
  810. static struct clk dpll_per_m6x2_ck = {
  811. .name = "dpll_per_m6x2_ck",
  812. .parent = &dpll_per_x2_ck,
  813. .clksel = dpll_per_m2x2_div,
  814. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  815. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  816. .ops = &clkops_omap4_dpllmx_ops,
  817. .recalc = &omap2_clksel_recalc,
  818. .round_rate = &omap2_clksel_round_rate,
  819. .set_rate = &omap2_clksel_set_rate,
  820. };
  821. static struct clk dpll_per_m7x2_ck = {
  822. .name = "dpll_per_m7x2_ck",
  823. .parent = &dpll_per_x2_ck,
  824. .clksel = dpll_per_m2x2_div,
  825. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  826. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  827. .ops = &clkops_omap4_dpllmx_ops,
  828. .recalc = &omap2_clksel_recalc,
  829. .round_rate = &omap2_clksel_round_rate,
  830. .set_rate = &omap2_clksel_set_rate,
  831. };
  832. static struct clk usb_hs_clk_div_ck = {
  833. .name = "usb_hs_clk_div_ck",
  834. .parent = &dpll_abe_m3x2_ck,
  835. .ops = &clkops_null,
  836. .fixed_div = 3,
  837. .recalc = &omap_fixed_divisor_recalc,
  838. };
  839. /* DPLL_USB */
  840. static struct dpll_data dpll_usb_dd = {
  841. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  842. .clk_bypass = &usb_hs_clk_div_ck,
  843. .flags = DPLL_J_TYPE,
  844. .clk_ref = &sys_clkin_ck,
  845. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  846. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  847. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  848. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  849. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  850. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  851. .enable_mask = OMAP4430_DPLL_EN_MASK,
  852. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  853. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  854. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  855. .max_multiplier = 4095,
  856. .max_divider = 256,
  857. .min_divider = 1,
  858. };
  859. static struct clk dpll_usb_ck = {
  860. .name = "dpll_usb_ck",
  861. .parent = &sys_clkin_ck,
  862. .dpll_data = &dpll_usb_dd,
  863. .init = &omap2_init_dpll_parent,
  864. .ops = &clkops_omap3_noncore_dpll_ops,
  865. .recalc = &omap3_dpll_recalc,
  866. .round_rate = &omap2_dpll_round_rate,
  867. .set_rate = &omap3_noncore_dpll_set_rate,
  868. };
  869. static struct clk dpll_usb_clkdcoldo_ck = {
  870. .name = "dpll_usb_clkdcoldo_ck",
  871. .parent = &dpll_usb_ck,
  872. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  873. .ops = &clkops_omap4_dpllmx_ops,
  874. .recalc = &followparent_recalc,
  875. };
  876. static const struct clksel dpll_usb_m2_div[] = {
  877. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  878. { .parent = NULL },
  879. };
  880. static struct clk dpll_usb_m2_ck = {
  881. .name = "dpll_usb_m2_ck",
  882. .parent = &dpll_usb_ck,
  883. .clksel = dpll_usb_m2_div,
  884. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  885. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  886. .ops = &clkops_omap4_dpllmx_ops,
  887. .recalc = &omap2_clksel_recalc,
  888. .round_rate = &omap2_clksel_round_rate,
  889. .set_rate = &omap2_clksel_set_rate,
  890. };
  891. static const struct clksel ducati_clk_mux_sel[] = {
  892. { .parent = &div_core_ck, .rates = div_1_0_rates },
  893. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  894. { .parent = NULL },
  895. };
  896. static struct clk ducati_clk_mux_ck = {
  897. .name = "ducati_clk_mux_ck",
  898. .parent = &div_core_ck,
  899. .clksel = ducati_clk_mux_sel,
  900. .init = &omap2_init_clksel_parent,
  901. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  902. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  903. .ops = &clkops_null,
  904. .recalc = &omap2_clksel_recalc,
  905. };
  906. static struct clk func_12m_fclk = {
  907. .name = "func_12m_fclk",
  908. .parent = &dpll_per_m2x2_ck,
  909. .ops = &clkops_null,
  910. .fixed_div = 16,
  911. .recalc = &omap_fixed_divisor_recalc,
  912. };
  913. static struct clk func_24m_clk = {
  914. .name = "func_24m_clk",
  915. .parent = &dpll_per_m2_ck,
  916. .ops = &clkops_null,
  917. .fixed_div = 4,
  918. .recalc = &omap_fixed_divisor_recalc,
  919. };
  920. static struct clk func_24mc_fclk = {
  921. .name = "func_24mc_fclk",
  922. .parent = &dpll_per_m2x2_ck,
  923. .ops = &clkops_null,
  924. .fixed_div = 8,
  925. .recalc = &omap_fixed_divisor_recalc,
  926. };
  927. static const struct clksel_rate div2_4to8_rates[] = {
  928. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  929. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  930. { .div = 0 },
  931. };
  932. static const struct clksel func_48m_fclk_div[] = {
  933. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  934. { .parent = NULL },
  935. };
  936. static struct clk func_48m_fclk = {
  937. .name = "func_48m_fclk",
  938. .parent = &dpll_per_m2x2_ck,
  939. .clksel = func_48m_fclk_div,
  940. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  941. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  942. .ops = &clkops_null,
  943. .recalc = &omap2_clksel_recalc,
  944. .round_rate = &omap2_clksel_round_rate,
  945. .set_rate = &omap2_clksel_set_rate,
  946. };
  947. static struct clk func_48mc_fclk = {
  948. .name = "func_48mc_fclk",
  949. .parent = &dpll_per_m2x2_ck,
  950. .ops = &clkops_null,
  951. .fixed_div = 4,
  952. .recalc = &omap_fixed_divisor_recalc,
  953. };
  954. static const struct clksel_rate div2_2to4_rates[] = {
  955. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  956. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  957. { .div = 0 },
  958. };
  959. static const struct clksel func_64m_fclk_div[] = {
  960. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  961. { .parent = NULL },
  962. };
  963. static struct clk func_64m_fclk = {
  964. .name = "func_64m_fclk",
  965. .parent = &dpll_per_m4x2_ck,
  966. .clksel = func_64m_fclk_div,
  967. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  968. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  969. .ops = &clkops_null,
  970. .recalc = &omap2_clksel_recalc,
  971. .round_rate = &omap2_clksel_round_rate,
  972. .set_rate = &omap2_clksel_set_rate,
  973. };
  974. static const struct clksel func_96m_fclk_div[] = {
  975. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  976. { .parent = NULL },
  977. };
  978. static struct clk func_96m_fclk = {
  979. .name = "func_96m_fclk",
  980. .parent = &dpll_per_m2x2_ck,
  981. .clksel = func_96m_fclk_div,
  982. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  983. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  984. .ops = &clkops_null,
  985. .recalc = &omap2_clksel_recalc,
  986. .round_rate = &omap2_clksel_round_rate,
  987. .set_rate = &omap2_clksel_set_rate,
  988. };
  989. static const struct clksel_rate div2_1to8_rates[] = {
  990. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  991. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  992. { .div = 0 },
  993. };
  994. static const struct clksel init_60m_fclk_div[] = {
  995. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  996. { .parent = NULL },
  997. };
  998. static struct clk init_60m_fclk = {
  999. .name = "init_60m_fclk",
  1000. .parent = &dpll_usb_m2_ck,
  1001. .clksel = init_60m_fclk_div,
  1002. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1003. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1004. .ops = &clkops_null,
  1005. .recalc = &omap2_clksel_recalc,
  1006. .round_rate = &omap2_clksel_round_rate,
  1007. .set_rate = &omap2_clksel_set_rate,
  1008. };
  1009. static const struct clksel l3_div_div[] = {
  1010. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1011. { .parent = NULL },
  1012. };
  1013. static struct clk l3_div_ck = {
  1014. .name = "l3_div_ck",
  1015. .parent = &div_core_ck,
  1016. .clksel = l3_div_div,
  1017. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1018. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1019. .ops = &clkops_null,
  1020. .recalc = &omap2_clksel_recalc,
  1021. .round_rate = &omap2_clksel_round_rate,
  1022. .set_rate = &omap2_clksel_set_rate,
  1023. };
  1024. static const struct clksel l4_div_div[] = {
  1025. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1026. { .parent = NULL },
  1027. };
  1028. static struct clk l4_div_ck = {
  1029. .name = "l4_div_ck",
  1030. .parent = &l3_div_ck,
  1031. .clksel = l4_div_div,
  1032. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1033. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1034. .ops = &clkops_null,
  1035. .recalc = &omap2_clksel_recalc,
  1036. .round_rate = &omap2_clksel_round_rate,
  1037. .set_rate = &omap2_clksel_set_rate,
  1038. };
  1039. static struct clk lp_clk_div_ck = {
  1040. .name = "lp_clk_div_ck",
  1041. .parent = &dpll_abe_m2x2_ck,
  1042. .ops = &clkops_null,
  1043. .fixed_div = 16,
  1044. .recalc = &omap_fixed_divisor_recalc,
  1045. };
  1046. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1047. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1048. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1049. { .parent = NULL },
  1050. };
  1051. static struct clk l4_wkup_clk_mux_ck = {
  1052. .name = "l4_wkup_clk_mux_ck",
  1053. .parent = &sys_clkin_ck,
  1054. .clksel = l4_wkup_clk_mux_sel,
  1055. .init = &omap2_init_clksel_parent,
  1056. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1057. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1058. .ops = &clkops_null,
  1059. .recalc = &omap2_clksel_recalc,
  1060. };
  1061. static const struct clksel_rate div2_2to1_rates[] = {
  1062. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  1063. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1064. { .div = 0 },
  1065. };
  1066. static const struct clksel ocp_abe_iclk_div[] = {
  1067. { .parent = &aess_fclk, .rates = div2_2to1_rates },
  1068. { .parent = NULL },
  1069. };
  1070. static struct clk mpu_periphclk = {
  1071. .name = "mpu_periphclk",
  1072. .parent = &dpll_mpu_ck,
  1073. .ops = &clkops_null,
  1074. .fixed_div = 2,
  1075. .recalc = &omap_fixed_divisor_recalc,
  1076. };
  1077. static struct clk ocp_abe_iclk = {
  1078. .name = "ocp_abe_iclk",
  1079. .parent = &aess_fclk,
  1080. .clksel = ocp_abe_iclk_div,
  1081. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1082. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  1083. .ops = &clkops_null,
  1084. .recalc = &omap2_clksel_recalc,
  1085. };
  1086. static struct clk per_abe_24m_fclk = {
  1087. .name = "per_abe_24m_fclk",
  1088. .parent = &dpll_abe_m2_ck,
  1089. .ops = &clkops_null,
  1090. .fixed_div = 4,
  1091. .recalc = &omap_fixed_divisor_recalc,
  1092. };
  1093. static const struct clksel per_abe_nc_fclk_div[] = {
  1094. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1095. { .parent = NULL },
  1096. };
  1097. static struct clk per_abe_nc_fclk = {
  1098. .name = "per_abe_nc_fclk",
  1099. .parent = &dpll_abe_m2_ck,
  1100. .clksel = per_abe_nc_fclk_div,
  1101. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1102. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1103. .ops = &clkops_null,
  1104. .recalc = &omap2_clksel_recalc,
  1105. .round_rate = &omap2_clksel_round_rate,
  1106. .set_rate = &omap2_clksel_set_rate,
  1107. };
  1108. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1109. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1110. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1111. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1112. { .parent = NULL },
  1113. };
  1114. static struct clk pmd_stm_clock_mux_ck = {
  1115. .name = "pmd_stm_clock_mux_ck",
  1116. .parent = &sys_clkin_ck,
  1117. .ops = &clkops_null,
  1118. .recalc = &followparent_recalc,
  1119. };
  1120. static struct clk pmd_trace_clk_mux_ck = {
  1121. .name = "pmd_trace_clk_mux_ck",
  1122. .parent = &sys_clkin_ck,
  1123. .ops = &clkops_null,
  1124. .recalc = &followparent_recalc,
  1125. };
  1126. static const struct clksel syc_clk_div_div[] = {
  1127. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1128. { .parent = NULL },
  1129. };
  1130. static struct clk syc_clk_div_ck = {
  1131. .name = "syc_clk_div_ck",
  1132. .parent = &sys_clkin_ck,
  1133. .clksel = syc_clk_div_div,
  1134. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1135. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1136. .ops = &clkops_null,
  1137. .recalc = &omap2_clksel_recalc,
  1138. .round_rate = &omap2_clksel_round_rate,
  1139. .set_rate = &omap2_clksel_set_rate,
  1140. };
  1141. /* Leaf clocks controlled by modules */
  1142. static struct clk aes1_fck = {
  1143. .name = "aes1_fck",
  1144. .ops = &clkops_omap2_dflt,
  1145. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1146. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1147. .clkdm_name = "l4_secure_clkdm",
  1148. .parent = &l3_div_ck,
  1149. .recalc = &followparent_recalc,
  1150. };
  1151. static struct clk aes2_fck = {
  1152. .name = "aes2_fck",
  1153. .ops = &clkops_omap2_dflt,
  1154. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1155. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1156. .clkdm_name = "l4_secure_clkdm",
  1157. .parent = &l3_div_ck,
  1158. .recalc = &followparent_recalc,
  1159. };
  1160. static struct clk aess_fck = {
  1161. .name = "aess_fck",
  1162. .ops = &clkops_omap2_dflt,
  1163. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1164. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1165. .clkdm_name = "abe_clkdm",
  1166. .parent = &aess_fclk,
  1167. .recalc = &followparent_recalc,
  1168. };
  1169. static struct clk bandgap_fclk = {
  1170. .name = "bandgap_fclk",
  1171. .ops = &clkops_omap2_dflt,
  1172. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1173. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1174. .clkdm_name = "l4_wkup_clkdm",
  1175. .parent = &sys_32k_ck,
  1176. .recalc = &followparent_recalc,
  1177. };
  1178. static struct clk des3des_fck = {
  1179. .name = "des3des_fck",
  1180. .ops = &clkops_omap2_dflt,
  1181. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1182. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1183. .clkdm_name = "l4_secure_clkdm",
  1184. .parent = &l4_div_ck,
  1185. .recalc = &followparent_recalc,
  1186. };
  1187. static const struct clksel dmic_sync_mux_sel[] = {
  1188. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1189. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1190. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1191. { .parent = NULL },
  1192. };
  1193. static struct clk dmic_sync_mux_ck = {
  1194. .name = "dmic_sync_mux_ck",
  1195. .parent = &abe_24m_fclk,
  1196. .clksel = dmic_sync_mux_sel,
  1197. .init = &omap2_init_clksel_parent,
  1198. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1199. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1200. .ops = &clkops_null,
  1201. .recalc = &omap2_clksel_recalc,
  1202. };
  1203. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1204. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1205. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1206. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1207. { .parent = NULL },
  1208. };
  1209. /* Merged func_dmic_abe_gfclk into dmic */
  1210. static struct clk dmic_fck = {
  1211. .name = "dmic_fck",
  1212. .parent = &dmic_sync_mux_ck,
  1213. .clksel = func_dmic_abe_gfclk_sel,
  1214. .init = &omap2_init_clksel_parent,
  1215. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1216. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1217. .ops = &clkops_omap2_dflt,
  1218. .recalc = &omap2_clksel_recalc,
  1219. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1220. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1221. .clkdm_name = "abe_clkdm",
  1222. };
  1223. static struct clk dsp_fck = {
  1224. .name = "dsp_fck",
  1225. .ops = &clkops_omap2_dflt,
  1226. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1227. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1228. .clkdm_name = "tesla_clkdm",
  1229. .parent = &dpll_iva_m4x2_ck,
  1230. .recalc = &followparent_recalc,
  1231. };
  1232. static struct clk dss_sys_clk = {
  1233. .name = "dss_sys_clk",
  1234. .ops = &clkops_omap2_dflt,
  1235. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1236. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1237. .clkdm_name = "l3_dss_clkdm",
  1238. .parent = &syc_clk_div_ck,
  1239. .recalc = &followparent_recalc,
  1240. };
  1241. static struct clk dss_tv_clk = {
  1242. .name = "dss_tv_clk",
  1243. .ops = &clkops_omap2_dflt,
  1244. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1245. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1246. .clkdm_name = "l3_dss_clkdm",
  1247. .parent = &extalt_clkin_ck,
  1248. .recalc = &followparent_recalc,
  1249. };
  1250. static struct clk dss_dss_clk = {
  1251. .name = "dss_dss_clk",
  1252. .ops = &clkops_omap2_dflt,
  1253. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1254. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1255. .clkdm_name = "l3_dss_clkdm",
  1256. .parent = &dpll_per_m5x2_ck,
  1257. .recalc = &followparent_recalc,
  1258. };
  1259. static const struct clksel_rate div3_8to32_rates[] = {
  1260. { .div = 8, .val = 0, .flags = RATE_IN_4460 },
  1261. { .div = 16, .val = 1, .flags = RATE_IN_4460 },
  1262. { .div = 32, .val = 2, .flags = RATE_IN_4460 },
  1263. { .div = 0 },
  1264. };
  1265. static const struct clksel div_ts_div[] = {
  1266. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1267. { .parent = NULL },
  1268. };
  1269. static struct clk div_ts_ck = {
  1270. .name = "div_ts_ck",
  1271. .parent = &l4_wkup_clk_mux_ck,
  1272. .clksel = div_ts_div,
  1273. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1274. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1275. .ops = &clkops_null,
  1276. .recalc = &omap2_clksel_recalc,
  1277. .round_rate = &omap2_clksel_round_rate,
  1278. .set_rate = &omap2_clksel_set_rate,
  1279. };
  1280. static struct clk bandgap_ts_fclk = {
  1281. .name = "bandgap_ts_fclk",
  1282. .ops = &clkops_omap2_dflt,
  1283. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1284. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1285. .clkdm_name = "l4_wkup_clkdm",
  1286. .parent = &div_ts_ck,
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk dss_48mhz_clk = {
  1290. .name = "dss_48mhz_clk",
  1291. .ops = &clkops_omap2_dflt,
  1292. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1293. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1294. .clkdm_name = "l3_dss_clkdm",
  1295. .parent = &func_48mc_fclk,
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk dss_fck = {
  1299. .name = "dss_fck",
  1300. .ops = &clkops_omap2_dflt,
  1301. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1302. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1303. .clkdm_name = "l3_dss_clkdm",
  1304. .parent = &l3_div_ck,
  1305. .recalc = &followparent_recalc,
  1306. };
  1307. static struct clk efuse_ctrl_cust_fck = {
  1308. .name = "efuse_ctrl_cust_fck",
  1309. .ops = &clkops_omap2_dflt,
  1310. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1311. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1312. .clkdm_name = "l4_cefuse_clkdm",
  1313. .parent = &sys_clkin_ck,
  1314. .recalc = &followparent_recalc,
  1315. };
  1316. static struct clk emif1_fck = {
  1317. .name = "emif1_fck",
  1318. .ops = &clkops_omap2_dflt,
  1319. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1320. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1321. .flags = ENABLE_ON_INIT,
  1322. .clkdm_name = "l3_emif_clkdm",
  1323. .parent = &ddrphy_ck,
  1324. .recalc = &followparent_recalc,
  1325. };
  1326. static struct clk emif2_fck = {
  1327. .name = "emif2_fck",
  1328. .ops = &clkops_omap2_dflt,
  1329. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1330. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1331. .flags = ENABLE_ON_INIT,
  1332. .clkdm_name = "l3_emif_clkdm",
  1333. .parent = &ddrphy_ck,
  1334. .recalc = &followparent_recalc,
  1335. };
  1336. static const struct clksel fdif_fclk_div[] = {
  1337. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1338. { .parent = NULL },
  1339. };
  1340. /* Merged fdif_fclk into fdif */
  1341. static struct clk fdif_fck = {
  1342. .name = "fdif_fck",
  1343. .parent = &dpll_per_m4x2_ck,
  1344. .clksel = fdif_fclk_div,
  1345. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1346. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1347. .ops = &clkops_omap2_dflt,
  1348. .recalc = &omap2_clksel_recalc,
  1349. .round_rate = &omap2_clksel_round_rate,
  1350. .set_rate = &omap2_clksel_set_rate,
  1351. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1352. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1353. .clkdm_name = "iss_clkdm",
  1354. };
  1355. static struct clk fpka_fck = {
  1356. .name = "fpka_fck",
  1357. .ops = &clkops_omap2_dflt,
  1358. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1359. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1360. .clkdm_name = "l4_secure_clkdm",
  1361. .parent = &l4_div_ck,
  1362. .recalc = &followparent_recalc,
  1363. };
  1364. static struct clk gpio1_dbclk = {
  1365. .name = "gpio1_dbclk",
  1366. .ops = &clkops_omap2_dflt,
  1367. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1368. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1369. .clkdm_name = "l4_wkup_clkdm",
  1370. .parent = &sys_32k_ck,
  1371. .recalc = &followparent_recalc,
  1372. };
  1373. static struct clk gpio1_ick = {
  1374. .name = "gpio1_ick",
  1375. .ops = &clkops_omap2_dflt,
  1376. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1377. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1378. .clkdm_name = "l4_wkup_clkdm",
  1379. .parent = &l4_wkup_clk_mux_ck,
  1380. .recalc = &followparent_recalc,
  1381. };
  1382. static struct clk gpio2_dbclk = {
  1383. .name = "gpio2_dbclk",
  1384. .ops = &clkops_omap2_dflt,
  1385. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1386. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1387. .clkdm_name = "l4_per_clkdm",
  1388. .parent = &sys_32k_ck,
  1389. .recalc = &followparent_recalc,
  1390. };
  1391. static struct clk gpio2_ick = {
  1392. .name = "gpio2_ick",
  1393. .ops = &clkops_omap2_dflt,
  1394. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1395. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1396. .clkdm_name = "l4_per_clkdm",
  1397. .parent = &l4_div_ck,
  1398. .recalc = &followparent_recalc,
  1399. };
  1400. static struct clk gpio3_dbclk = {
  1401. .name = "gpio3_dbclk",
  1402. .ops = &clkops_omap2_dflt,
  1403. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1404. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1405. .clkdm_name = "l4_per_clkdm",
  1406. .parent = &sys_32k_ck,
  1407. .recalc = &followparent_recalc,
  1408. };
  1409. static struct clk gpio3_ick = {
  1410. .name = "gpio3_ick",
  1411. .ops = &clkops_omap2_dflt,
  1412. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1413. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1414. .clkdm_name = "l4_per_clkdm",
  1415. .parent = &l4_div_ck,
  1416. .recalc = &followparent_recalc,
  1417. };
  1418. static struct clk gpio4_dbclk = {
  1419. .name = "gpio4_dbclk",
  1420. .ops = &clkops_omap2_dflt,
  1421. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1422. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1423. .clkdm_name = "l4_per_clkdm",
  1424. .parent = &sys_32k_ck,
  1425. .recalc = &followparent_recalc,
  1426. };
  1427. static struct clk gpio4_ick = {
  1428. .name = "gpio4_ick",
  1429. .ops = &clkops_omap2_dflt,
  1430. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1431. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1432. .clkdm_name = "l4_per_clkdm",
  1433. .parent = &l4_div_ck,
  1434. .recalc = &followparent_recalc,
  1435. };
  1436. static struct clk gpio5_dbclk = {
  1437. .name = "gpio5_dbclk",
  1438. .ops = &clkops_omap2_dflt,
  1439. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1440. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1441. .clkdm_name = "l4_per_clkdm",
  1442. .parent = &sys_32k_ck,
  1443. .recalc = &followparent_recalc,
  1444. };
  1445. static struct clk gpio5_ick = {
  1446. .name = "gpio5_ick",
  1447. .ops = &clkops_omap2_dflt,
  1448. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1449. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1450. .clkdm_name = "l4_per_clkdm",
  1451. .parent = &l4_div_ck,
  1452. .recalc = &followparent_recalc,
  1453. };
  1454. static struct clk gpio6_dbclk = {
  1455. .name = "gpio6_dbclk",
  1456. .ops = &clkops_omap2_dflt,
  1457. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1458. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1459. .clkdm_name = "l4_per_clkdm",
  1460. .parent = &sys_32k_ck,
  1461. .recalc = &followparent_recalc,
  1462. };
  1463. static struct clk gpio6_ick = {
  1464. .name = "gpio6_ick",
  1465. .ops = &clkops_omap2_dflt,
  1466. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1467. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1468. .clkdm_name = "l4_per_clkdm",
  1469. .parent = &l4_div_ck,
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk gpmc_ick = {
  1473. .name = "gpmc_ick",
  1474. .ops = &clkops_omap2_dflt,
  1475. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1476. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1477. .flags = ENABLE_ON_INIT,
  1478. .clkdm_name = "l3_2_clkdm",
  1479. .parent = &l3_div_ck,
  1480. .recalc = &followparent_recalc,
  1481. };
  1482. static const struct clksel sgx_clk_mux_sel[] = {
  1483. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1484. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1485. { .parent = NULL },
  1486. };
  1487. /* Merged sgx_clk_mux into gpu */
  1488. static struct clk gpu_fck = {
  1489. .name = "gpu_fck",
  1490. .parent = &dpll_core_m7x2_ck,
  1491. .clksel = sgx_clk_mux_sel,
  1492. .init = &omap2_init_clksel_parent,
  1493. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1494. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1495. .ops = &clkops_omap2_dflt,
  1496. .recalc = &omap2_clksel_recalc,
  1497. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1498. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1499. .clkdm_name = "l3_gfx_clkdm",
  1500. };
  1501. static struct clk hdq1w_fck = {
  1502. .name = "hdq1w_fck",
  1503. .ops = &clkops_omap2_dflt,
  1504. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1505. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1506. .clkdm_name = "l4_per_clkdm",
  1507. .parent = &func_12m_fclk,
  1508. .recalc = &followparent_recalc,
  1509. };
  1510. static const struct clksel hsi_fclk_div[] = {
  1511. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1512. { .parent = NULL },
  1513. };
  1514. /* Merged hsi_fclk into hsi */
  1515. static struct clk hsi_fck = {
  1516. .name = "hsi_fck",
  1517. .parent = &dpll_per_m2x2_ck,
  1518. .clksel = hsi_fclk_div,
  1519. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1520. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1521. .ops = &clkops_omap2_dflt,
  1522. .recalc = &omap2_clksel_recalc,
  1523. .round_rate = &omap2_clksel_round_rate,
  1524. .set_rate = &omap2_clksel_set_rate,
  1525. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1526. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1527. .clkdm_name = "l3_init_clkdm",
  1528. };
  1529. static struct clk i2c1_fck = {
  1530. .name = "i2c1_fck",
  1531. .ops = &clkops_omap2_dflt,
  1532. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1533. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1534. .clkdm_name = "l4_per_clkdm",
  1535. .parent = &func_96m_fclk,
  1536. .recalc = &followparent_recalc,
  1537. };
  1538. static struct clk i2c2_fck = {
  1539. .name = "i2c2_fck",
  1540. .ops = &clkops_omap2_dflt,
  1541. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1542. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1543. .clkdm_name = "l4_per_clkdm",
  1544. .parent = &func_96m_fclk,
  1545. .recalc = &followparent_recalc,
  1546. };
  1547. static struct clk i2c3_fck = {
  1548. .name = "i2c3_fck",
  1549. .ops = &clkops_omap2_dflt,
  1550. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1551. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1552. .clkdm_name = "l4_per_clkdm",
  1553. .parent = &func_96m_fclk,
  1554. .recalc = &followparent_recalc,
  1555. };
  1556. static struct clk i2c4_fck = {
  1557. .name = "i2c4_fck",
  1558. .ops = &clkops_omap2_dflt,
  1559. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1560. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1561. .clkdm_name = "l4_per_clkdm",
  1562. .parent = &func_96m_fclk,
  1563. .recalc = &followparent_recalc,
  1564. };
  1565. static struct clk ipu_fck = {
  1566. .name = "ipu_fck",
  1567. .ops = &clkops_omap2_dflt,
  1568. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1569. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1570. .clkdm_name = "ducati_clkdm",
  1571. .parent = &ducati_clk_mux_ck,
  1572. .recalc = &followparent_recalc,
  1573. };
  1574. static struct clk iss_ctrlclk = {
  1575. .name = "iss_ctrlclk",
  1576. .ops = &clkops_omap2_dflt,
  1577. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1578. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1579. .clkdm_name = "iss_clkdm",
  1580. .parent = &func_96m_fclk,
  1581. .recalc = &followparent_recalc,
  1582. };
  1583. static struct clk iss_fck = {
  1584. .name = "iss_fck",
  1585. .ops = &clkops_omap2_dflt,
  1586. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1587. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1588. .clkdm_name = "iss_clkdm",
  1589. .parent = &ducati_clk_mux_ck,
  1590. .recalc = &followparent_recalc,
  1591. };
  1592. static struct clk iva_fck = {
  1593. .name = "iva_fck",
  1594. .ops = &clkops_omap2_dflt,
  1595. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1596. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1597. .clkdm_name = "ivahd_clkdm",
  1598. .parent = &dpll_iva_m5x2_ck,
  1599. .recalc = &followparent_recalc,
  1600. };
  1601. static struct clk kbd_fck = {
  1602. .name = "kbd_fck",
  1603. .ops = &clkops_omap2_dflt,
  1604. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1605. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1606. .clkdm_name = "l4_wkup_clkdm",
  1607. .parent = &sys_32k_ck,
  1608. .recalc = &followparent_recalc,
  1609. };
  1610. static struct clk l3_instr_ick = {
  1611. .name = "l3_instr_ick",
  1612. .ops = &clkops_omap2_dflt,
  1613. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1614. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1615. .flags = ENABLE_ON_INIT,
  1616. .clkdm_name = "l3_instr_clkdm",
  1617. .parent = &l3_div_ck,
  1618. .recalc = &followparent_recalc,
  1619. };
  1620. static struct clk l3_main_3_ick = {
  1621. .name = "l3_main_3_ick",
  1622. .ops = &clkops_omap2_dflt,
  1623. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1624. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1625. .flags = ENABLE_ON_INIT,
  1626. .clkdm_name = "l3_instr_clkdm",
  1627. .parent = &l3_div_ck,
  1628. .recalc = &followparent_recalc,
  1629. };
  1630. static struct clk mcasp_sync_mux_ck = {
  1631. .name = "mcasp_sync_mux_ck",
  1632. .parent = &abe_24m_fclk,
  1633. .clksel = dmic_sync_mux_sel,
  1634. .init = &omap2_init_clksel_parent,
  1635. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1636. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1637. .ops = &clkops_null,
  1638. .recalc = &omap2_clksel_recalc,
  1639. };
  1640. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1641. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1642. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1643. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1644. { .parent = NULL },
  1645. };
  1646. /* Merged func_mcasp_abe_gfclk into mcasp */
  1647. static struct clk mcasp_fck = {
  1648. .name = "mcasp_fck",
  1649. .parent = &mcasp_sync_mux_ck,
  1650. .clksel = func_mcasp_abe_gfclk_sel,
  1651. .init = &omap2_init_clksel_parent,
  1652. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1653. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1654. .ops = &clkops_omap2_dflt,
  1655. .recalc = &omap2_clksel_recalc,
  1656. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1657. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1658. .clkdm_name = "abe_clkdm",
  1659. };
  1660. static struct clk mcbsp1_sync_mux_ck = {
  1661. .name = "mcbsp1_sync_mux_ck",
  1662. .parent = &abe_24m_fclk,
  1663. .clksel = dmic_sync_mux_sel,
  1664. .init = &omap2_init_clksel_parent,
  1665. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1666. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1667. .ops = &clkops_null,
  1668. .recalc = &omap2_clksel_recalc,
  1669. };
  1670. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1671. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1672. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1673. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1674. { .parent = NULL },
  1675. };
  1676. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1677. static struct clk mcbsp1_fck = {
  1678. .name = "mcbsp1_fck",
  1679. .parent = &mcbsp1_sync_mux_ck,
  1680. .clksel = func_mcbsp1_gfclk_sel,
  1681. .init = &omap2_init_clksel_parent,
  1682. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1683. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1684. .ops = &clkops_omap2_dflt,
  1685. .recalc = &omap2_clksel_recalc,
  1686. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1687. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1688. .clkdm_name = "abe_clkdm",
  1689. };
  1690. static struct clk mcbsp2_sync_mux_ck = {
  1691. .name = "mcbsp2_sync_mux_ck",
  1692. .parent = &abe_24m_fclk,
  1693. .clksel = dmic_sync_mux_sel,
  1694. .init = &omap2_init_clksel_parent,
  1695. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1696. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1697. .ops = &clkops_null,
  1698. .recalc = &omap2_clksel_recalc,
  1699. };
  1700. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1701. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1702. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1703. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1704. { .parent = NULL },
  1705. };
  1706. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1707. static struct clk mcbsp2_fck = {
  1708. .name = "mcbsp2_fck",
  1709. .parent = &mcbsp2_sync_mux_ck,
  1710. .clksel = func_mcbsp2_gfclk_sel,
  1711. .init = &omap2_init_clksel_parent,
  1712. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1713. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1714. .ops = &clkops_omap2_dflt,
  1715. .recalc = &omap2_clksel_recalc,
  1716. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1717. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1718. .clkdm_name = "abe_clkdm",
  1719. };
  1720. static struct clk mcbsp3_sync_mux_ck = {
  1721. .name = "mcbsp3_sync_mux_ck",
  1722. .parent = &abe_24m_fclk,
  1723. .clksel = dmic_sync_mux_sel,
  1724. .init = &omap2_init_clksel_parent,
  1725. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1726. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1727. .ops = &clkops_null,
  1728. .recalc = &omap2_clksel_recalc,
  1729. };
  1730. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1731. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1732. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1733. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1734. { .parent = NULL },
  1735. };
  1736. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1737. static struct clk mcbsp3_fck = {
  1738. .name = "mcbsp3_fck",
  1739. .parent = &mcbsp3_sync_mux_ck,
  1740. .clksel = func_mcbsp3_gfclk_sel,
  1741. .init = &omap2_init_clksel_parent,
  1742. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1743. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1744. .ops = &clkops_omap2_dflt,
  1745. .recalc = &omap2_clksel_recalc,
  1746. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1747. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1748. .clkdm_name = "abe_clkdm",
  1749. };
  1750. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1751. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1752. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1753. { .parent = NULL },
  1754. };
  1755. static struct clk mcbsp4_sync_mux_ck = {
  1756. .name = "mcbsp4_sync_mux_ck",
  1757. .parent = &func_96m_fclk,
  1758. .clksel = mcbsp4_sync_mux_sel,
  1759. .init = &omap2_init_clksel_parent,
  1760. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1761. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1762. .ops = &clkops_null,
  1763. .recalc = &omap2_clksel_recalc,
  1764. };
  1765. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1766. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1767. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1768. { .parent = NULL },
  1769. };
  1770. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1771. static struct clk mcbsp4_fck = {
  1772. .name = "mcbsp4_fck",
  1773. .parent = &mcbsp4_sync_mux_ck,
  1774. .clksel = per_mcbsp4_gfclk_sel,
  1775. .init = &omap2_init_clksel_parent,
  1776. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1777. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1778. .ops = &clkops_omap2_dflt,
  1779. .recalc = &omap2_clksel_recalc,
  1780. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1781. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1782. .clkdm_name = "l4_per_clkdm",
  1783. };
  1784. static struct clk mcpdm_fck = {
  1785. .name = "mcpdm_fck",
  1786. .ops = &clkops_omap2_dflt,
  1787. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1788. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1789. .clkdm_name = "abe_clkdm",
  1790. .parent = &pad_clks_ck,
  1791. .recalc = &followparent_recalc,
  1792. };
  1793. static struct clk mcspi1_fck = {
  1794. .name = "mcspi1_fck",
  1795. .ops = &clkops_omap2_dflt,
  1796. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1797. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1798. .clkdm_name = "l4_per_clkdm",
  1799. .parent = &func_48m_fclk,
  1800. .recalc = &followparent_recalc,
  1801. };
  1802. static struct clk mcspi2_fck = {
  1803. .name = "mcspi2_fck",
  1804. .ops = &clkops_omap2_dflt,
  1805. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1806. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1807. .clkdm_name = "l4_per_clkdm",
  1808. .parent = &func_48m_fclk,
  1809. .recalc = &followparent_recalc,
  1810. };
  1811. static struct clk mcspi3_fck = {
  1812. .name = "mcspi3_fck",
  1813. .ops = &clkops_omap2_dflt,
  1814. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1815. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1816. .clkdm_name = "l4_per_clkdm",
  1817. .parent = &func_48m_fclk,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static struct clk mcspi4_fck = {
  1821. .name = "mcspi4_fck",
  1822. .ops = &clkops_omap2_dflt,
  1823. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1824. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1825. .clkdm_name = "l4_per_clkdm",
  1826. .parent = &func_48m_fclk,
  1827. .recalc = &followparent_recalc,
  1828. };
  1829. static const struct clksel hsmmc1_fclk_sel[] = {
  1830. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1831. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1832. { .parent = NULL },
  1833. };
  1834. /* Merged hsmmc1_fclk into mmc1 */
  1835. static struct clk mmc1_fck = {
  1836. .name = "mmc1_fck",
  1837. .parent = &func_64m_fclk,
  1838. .clksel = hsmmc1_fclk_sel,
  1839. .init = &omap2_init_clksel_parent,
  1840. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1841. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1842. .ops = &clkops_omap2_dflt,
  1843. .recalc = &omap2_clksel_recalc,
  1844. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1845. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1846. .clkdm_name = "l3_init_clkdm",
  1847. };
  1848. /* Merged hsmmc2_fclk into mmc2 */
  1849. static struct clk mmc2_fck = {
  1850. .name = "mmc2_fck",
  1851. .parent = &func_64m_fclk,
  1852. .clksel = hsmmc1_fclk_sel,
  1853. .init = &omap2_init_clksel_parent,
  1854. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1855. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1856. .ops = &clkops_omap2_dflt,
  1857. .recalc = &omap2_clksel_recalc,
  1858. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1859. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1860. .clkdm_name = "l3_init_clkdm",
  1861. };
  1862. static struct clk mmc3_fck = {
  1863. .name = "mmc3_fck",
  1864. .ops = &clkops_omap2_dflt,
  1865. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1866. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1867. .clkdm_name = "l4_per_clkdm",
  1868. .parent = &func_48m_fclk,
  1869. .recalc = &followparent_recalc,
  1870. };
  1871. static struct clk mmc4_fck = {
  1872. .name = "mmc4_fck",
  1873. .ops = &clkops_omap2_dflt,
  1874. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1875. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1876. .clkdm_name = "l4_per_clkdm",
  1877. .parent = &func_48m_fclk,
  1878. .recalc = &followparent_recalc,
  1879. };
  1880. static struct clk mmc5_fck = {
  1881. .name = "mmc5_fck",
  1882. .ops = &clkops_omap2_dflt,
  1883. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1884. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1885. .clkdm_name = "l4_per_clkdm",
  1886. .parent = &func_48m_fclk,
  1887. .recalc = &followparent_recalc,
  1888. };
  1889. static struct clk ocp2scp_usb_phy_phy_48m = {
  1890. .name = "ocp2scp_usb_phy_phy_48m",
  1891. .ops = &clkops_omap2_dflt,
  1892. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1893. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1894. .clkdm_name = "l3_init_clkdm",
  1895. .parent = &func_48m_fclk,
  1896. .recalc = &followparent_recalc,
  1897. };
  1898. static struct clk ocp2scp_usb_phy_ick = {
  1899. .name = "ocp2scp_usb_phy_ick",
  1900. .ops = &clkops_omap2_dflt,
  1901. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1902. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1903. .clkdm_name = "l3_init_clkdm",
  1904. .parent = &l4_div_ck,
  1905. .recalc = &followparent_recalc,
  1906. };
  1907. static struct clk ocp_wp_noc_ick = {
  1908. .name = "ocp_wp_noc_ick",
  1909. .ops = &clkops_omap2_dflt,
  1910. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1911. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1912. .flags = ENABLE_ON_INIT,
  1913. .clkdm_name = "l3_instr_clkdm",
  1914. .parent = &l3_div_ck,
  1915. .recalc = &followparent_recalc,
  1916. };
  1917. static struct clk rng_ick = {
  1918. .name = "rng_ick",
  1919. .ops = &clkops_omap2_dflt,
  1920. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1921. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1922. .clkdm_name = "l4_secure_clkdm",
  1923. .parent = &l4_div_ck,
  1924. .recalc = &followparent_recalc,
  1925. };
  1926. static struct clk sha2md5_fck = {
  1927. .name = "sha2md5_fck",
  1928. .ops = &clkops_omap2_dflt,
  1929. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1930. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1931. .clkdm_name = "l4_secure_clkdm",
  1932. .parent = &l3_div_ck,
  1933. .recalc = &followparent_recalc,
  1934. };
  1935. static struct clk sl2if_ick = {
  1936. .name = "sl2if_ick",
  1937. .ops = &clkops_omap2_dflt,
  1938. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1939. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1940. .clkdm_name = "ivahd_clkdm",
  1941. .parent = &dpll_iva_m5x2_ck,
  1942. .recalc = &followparent_recalc,
  1943. };
  1944. static struct clk slimbus1_fclk_1 = {
  1945. .name = "slimbus1_fclk_1",
  1946. .ops = &clkops_omap2_dflt,
  1947. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1948. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1949. .clkdm_name = "abe_clkdm",
  1950. .parent = &func_24m_clk,
  1951. .recalc = &followparent_recalc,
  1952. };
  1953. static struct clk slimbus1_fclk_0 = {
  1954. .name = "slimbus1_fclk_0",
  1955. .ops = &clkops_omap2_dflt,
  1956. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1957. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1958. .clkdm_name = "abe_clkdm",
  1959. .parent = &abe_24m_fclk,
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. static struct clk slimbus1_fclk_2 = {
  1963. .name = "slimbus1_fclk_2",
  1964. .ops = &clkops_omap2_dflt,
  1965. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1966. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1967. .clkdm_name = "abe_clkdm",
  1968. .parent = &pad_clks_ck,
  1969. .recalc = &followparent_recalc,
  1970. };
  1971. static struct clk slimbus1_slimbus_clk = {
  1972. .name = "slimbus1_slimbus_clk",
  1973. .ops = &clkops_omap2_dflt,
  1974. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1975. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1976. .clkdm_name = "abe_clkdm",
  1977. .parent = &slimbus_clk,
  1978. .recalc = &followparent_recalc,
  1979. };
  1980. static struct clk slimbus1_fck = {
  1981. .name = "slimbus1_fck",
  1982. .ops = &clkops_omap2_dflt,
  1983. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1984. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1985. .clkdm_name = "abe_clkdm",
  1986. .parent = &ocp_abe_iclk,
  1987. .recalc = &followparent_recalc,
  1988. };
  1989. static struct clk slimbus2_fclk_1 = {
  1990. .name = "slimbus2_fclk_1",
  1991. .ops = &clkops_omap2_dflt,
  1992. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1993. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1994. .clkdm_name = "l4_per_clkdm",
  1995. .parent = &per_abe_24m_fclk,
  1996. .recalc = &followparent_recalc,
  1997. };
  1998. static struct clk slimbus2_fclk_0 = {
  1999. .name = "slimbus2_fclk_0",
  2000. .ops = &clkops_omap2_dflt,
  2001. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2002. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  2003. .clkdm_name = "l4_per_clkdm",
  2004. .parent = &func_24mc_fclk,
  2005. .recalc = &followparent_recalc,
  2006. };
  2007. static struct clk slimbus2_slimbus_clk = {
  2008. .name = "slimbus2_slimbus_clk",
  2009. .ops = &clkops_omap2_dflt,
  2010. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2011. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2012. .clkdm_name = "l4_per_clkdm",
  2013. .parent = &pad_slimbus_core_clks_ck,
  2014. .recalc = &followparent_recalc,
  2015. };
  2016. static struct clk slimbus2_fck = {
  2017. .name = "slimbus2_fck",
  2018. .ops = &clkops_omap2_dflt,
  2019. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2020. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2021. .clkdm_name = "l4_per_clkdm",
  2022. .parent = &l4_div_ck,
  2023. .recalc = &followparent_recalc,
  2024. };
  2025. static struct clk smartreflex_core_fck = {
  2026. .name = "smartreflex_core_fck",
  2027. .ops = &clkops_omap2_dflt,
  2028. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2029. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2030. .clkdm_name = "l4_ao_clkdm",
  2031. .parent = &l4_wkup_clk_mux_ck,
  2032. .recalc = &followparent_recalc,
  2033. };
  2034. static struct clk smartreflex_iva_fck = {
  2035. .name = "smartreflex_iva_fck",
  2036. .ops = &clkops_omap2_dflt,
  2037. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2038. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2039. .clkdm_name = "l4_ao_clkdm",
  2040. .parent = &l4_wkup_clk_mux_ck,
  2041. .recalc = &followparent_recalc,
  2042. };
  2043. static struct clk smartreflex_mpu_fck = {
  2044. .name = "smartreflex_mpu_fck",
  2045. .ops = &clkops_omap2_dflt,
  2046. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2047. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2048. .clkdm_name = "l4_ao_clkdm",
  2049. .parent = &l4_wkup_clk_mux_ck,
  2050. .recalc = &followparent_recalc,
  2051. };
  2052. /* Merged dmt1_clk_mux into timer1 */
  2053. static struct clk timer1_fck = {
  2054. .name = "timer1_fck",
  2055. .parent = &sys_clkin_ck,
  2056. .clksel = abe_dpll_bypass_clk_mux_sel,
  2057. .init = &omap2_init_clksel_parent,
  2058. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2059. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2060. .ops = &clkops_omap2_dflt,
  2061. .recalc = &omap2_clksel_recalc,
  2062. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2063. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2064. .clkdm_name = "l4_wkup_clkdm",
  2065. };
  2066. /* Merged cm2_dm10_mux into timer10 */
  2067. static struct clk timer10_fck = {
  2068. .name = "timer10_fck",
  2069. .parent = &sys_clkin_ck,
  2070. .clksel = abe_dpll_bypass_clk_mux_sel,
  2071. .init = &omap2_init_clksel_parent,
  2072. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2073. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2074. .ops = &clkops_omap2_dflt,
  2075. .recalc = &omap2_clksel_recalc,
  2076. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2077. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2078. .clkdm_name = "l4_per_clkdm",
  2079. };
  2080. /* Merged cm2_dm11_mux into timer11 */
  2081. static struct clk timer11_fck = {
  2082. .name = "timer11_fck",
  2083. .parent = &sys_clkin_ck,
  2084. .clksel = abe_dpll_bypass_clk_mux_sel,
  2085. .init = &omap2_init_clksel_parent,
  2086. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2087. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2088. .ops = &clkops_omap2_dflt,
  2089. .recalc = &omap2_clksel_recalc,
  2090. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2091. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2092. .clkdm_name = "l4_per_clkdm",
  2093. };
  2094. /* Merged cm2_dm2_mux into timer2 */
  2095. static struct clk timer2_fck = {
  2096. .name = "timer2_fck",
  2097. .parent = &sys_clkin_ck,
  2098. .clksel = abe_dpll_bypass_clk_mux_sel,
  2099. .init = &omap2_init_clksel_parent,
  2100. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2101. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2102. .ops = &clkops_omap2_dflt,
  2103. .recalc = &omap2_clksel_recalc,
  2104. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2105. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2106. .clkdm_name = "l4_per_clkdm",
  2107. };
  2108. /* Merged cm2_dm3_mux into timer3 */
  2109. static struct clk timer3_fck = {
  2110. .name = "timer3_fck",
  2111. .parent = &sys_clkin_ck,
  2112. .clksel = abe_dpll_bypass_clk_mux_sel,
  2113. .init = &omap2_init_clksel_parent,
  2114. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2115. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2116. .ops = &clkops_omap2_dflt,
  2117. .recalc = &omap2_clksel_recalc,
  2118. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2119. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2120. .clkdm_name = "l4_per_clkdm",
  2121. };
  2122. /* Merged cm2_dm4_mux into timer4 */
  2123. static struct clk timer4_fck = {
  2124. .name = "timer4_fck",
  2125. .parent = &sys_clkin_ck,
  2126. .clksel = abe_dpll_bypass_clk_mux_sel,
  2127. .init = &omap2_init_clksel_parent,
  2128. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2129. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2130. .ops = &clkops_omap2_dflt,
  2131. .recalc = &omap2_clksel_recalc,
  2132. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2133. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2134. .clkdm_name = "l4_per_clkdm",
  2135. };
  2136. static const struct clksel timer5_sync_mux_sel[] = {
  2137. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2138. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2139. { .parent = NULL },
  2140. };
  2141. /* Merged timer5_sync_mux into timer5 */
  2142. static struct clk timer5_fck = {
  2143. .name = "timer5_fck",
  2144. .parent = &syc_clk_div_ck,
  2145. .clksel = timer5_sync_mux_sel,
  2146. .init = &omap2_init_clksel_parent,
  2147. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2148. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2149. .ops = &clkops_omap2_dflt,
  2150. .recalc = &omap2_clksel_recalc,
  2151. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2152. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2153. .clkdm_name = "abe_clkdm",
  2154. };
  2155. /* Merged timer6_sync_mux into timer6 */
  2156. static struct clk timer6_fck = {
  2157. .name = "timer6_fck",
  2158. .parent = &syc_clk_div_ck,
  2159. .clksel = timer5_sync_mux_sel,
  2160. .init = &omap2_init_clksel_parent,
  2161. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2162. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2163. .ops = &clkops_omap2_dflt,
  2164. .recalc = &omap2_clksel_recalc,
  2165. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2166. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2167. .clkdm_name = "abe_clkdm",
  2168. };
  2169. /* Merged timer7_sync_mux into timer7 */
  2170. static struct clk timer7_fck = {
  2171. .name = "timer7_fck",
  2172. .parent = &syc_clk_div_ck,
  2173. .clksel = timer5_sync_mux_sel,
  2174. .init = &omap2_init_clksel_parent,
  2175. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2176. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2177. .ops = &clkops_omap2_dflt,
  2178. .recalc = &omap2_clksel_recalc,
  2179. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2180. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2181. .clkdm_name = "abe_clkdm",
  2182. };
  2183. /* Merged timer8_sync_mux into timer8 */
  2184. static struct clk timer8_fck = {
  2185. .name = "timer8_fck",
  2186. .parent = &syc_clk_div_ck,
  2187. .clksel = timer5_sync_mux_sel,
  2188. .init = &omap2_init_clksel_parent,
  2189. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2190. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2191. .ops = &clkops_omap2_dflt,
  2192. .recalc = &omap2_clksel_recalc,
  2193. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2194. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2195. .clkdm_name = "abe_clkdm",
  2196. };
  2197. /* Merged cm2_dm9_mux into timer9 */
  2198. static struct clk timer9_fck = {
  2199. .name = "timer9_fck",
  2200. .parent = &sys_clkin_ck,
  2201. .clksel = abe_dpll_bypass_clk_mux_sel,
  2202. .init = &omap2_init_clksel_parent,
  2203. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2204. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2205. .ops = &clkops_omap2_dflt,
  2206. .recalc = &omap2_clksel_recalc,
  2207. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2208. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2209. .clkdm_name = "l4_per_clkdm",
  2210. };
  2211. static struct clk uart1_fck = {
  2212. .name = "uart1_fck",
  2213. .ops = &clkops_omap2_dflt,
  2214. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2215. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2216. .clkdm_name = "l4_per_clkdm",
  2217. .parent = &func_48m_fclk,
  2218. .recalc = &followparent_recalc,
  2219. };
  2220. static struct clk uart2_fck = {
  2221. .name = "uart2_fck",
  2222. .ops = &clkops_omap2_dflt,
  2223. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2224. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2225. .clkdm_name = "l4_per_clkdm",
  2226. .parent = &func_48m_fclk,
  2227. .recalc = &followparent_recalc,
  2228. };
  2229. static struct clk uart3_fck = {
  2230. .name = "uart3_fck",
  2231. .ops = &clkops_omap2_dflt,
  2232. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2233. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2234. .clkdm_name = "l4_per_clkdm",
  2235. .parent = &func_48m_fclk,
  2236. .recalc = &followparent_recalc,
  2237. };
  2238. static struct clk uart4_fck = {
  2239. .name = "uart4_fck",
  2240. .ops = &clkops_omap2_dflt,
  2241. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2242. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2243. .clkdm_name = "l4_per_clkdm",
  2244. .parent = &func_48m_fclk,
  2245. .recalc = &followparent_recalc,
  2246. };
  2247. static struct clk usb_host_fs_fck = {
  2248. .name = "usb_host_fs_fck",
  2249. .ops = &clkops_omap2_dflt,
  2250. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2251. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2252. .clkdm_name = "l3_init_clkdm",
  2253. .parent = &func_48mc_fclk,
  2254. .recalc = &followparent_recalc,
  2255. };
  2256. static const struct clksel utmi_p1_gfclk_sel[] = {
  2257. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2258. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2259. { .parent = NULL },
  2260. };
  2261. static struct clk utmi_p1_gfclk = {
  2262. .name = "utmi_p1_gfclk",
  2263. .parent = &init_60m_fclk,
  2264. .clksel = utmi_p1_gfclk_sel,
  2265. .init = &omap2_init_clksel_parent,
  2266. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2267. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2268. .ops = &clkops_null,
  2269. .recalc = &omap2_clksel_recalc,
  2270. };
  2271. static struct clk usb_host_hs_utmi_p1_clk = {
  2272. .name = "usb_host_hs_utmi_p1_clk",
  2273. .ops = &clkops_omap2_dflt,
  2274. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2275. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2276. .clkdm_name = "l3_init_clkdm",
  2277. .parent = &utmi_p1_gfclk,
  2278. .recalc = &followparent_recalc,
  2279. };
  2280. static const struct clksel utmi_p2_gfclk_sel[] = {
  2281. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2282. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2283. { .parent = NULL },
  2284. };
  2285. static struct clk utmi_p2_gfclk = {
  2286. .name = "utmi_p2_gfclk",
  2287. .parent = &init_60m_fclk,
  2288. .clksel = utmi_p2_gfclk_sel,
  2289. .init = &omap2_init_clksel_parent,
  2290. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2291. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2292. .ops = &clkops_null,
  2293. .recalc = &omap2_clksel_recalc,
  2294. };
  2295. static struct clk usb_host_hs_utmi_p2_clk = {
  2296. .name = "usb_host_hs_utmi_p2_clk",
  2297. .ops = &clkops_omap2_dflt,
  2298. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2299. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2300. .clkdm_name = "l3_init_clkdm",
  2301. .parent = &utmi_p2_gfclk,
  2302. .recalc = &followparent_recalc,
  2303. };
  2304. static struct clk usb_host_hs_utmi_p3_clk = {
  2305. .name = "usb_host_hs_utmi_p3_clk",
  2306. .ops = &clkops_omap2_dflt,
  2307. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2308. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2309. .clkdm_name = "l3_init_clkdm",
  2310. .parent = &init_60m_fclk,
  2311. .recalc = &followparent_recalc,
  2312. };
  2313. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2314. .name = "usb_host_hs_hsic480m_p1_clk",
  2315. .ops = &clkops_omap2_dflt,
  2316. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2317. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2318. .clkdm_name = "l3_init_clkdm",
  2319. .parent = &dpll_usb_m2_ck,
  2320. .recalc = &followparent_recalc,
  2321. };
  2322. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2323. .name = "usb_host_hs_hsic60m_p1_clk",
  2324. .ops = &clkops_omap2_dflt,
  2325. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2326. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2327. .clkdm_name = "l3_init_clkdm",
  2328. .parent = &init_60m_fclk,
  2329. .recalc = &followparent_recalc,
  2330. };
  2331. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2332. .name = "usb_host_hs_hsic60m_p2_clk",
  2333. .ops = &clkops_omap2_dflt,
  2334. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2335. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2336. .clkdm_name = "l3_init_clkdm",
  2337. .parent = &init_60m_fclk,
  2338. .recalc = &followparent_recalc,
  2339. };
  2340. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2341. .name = "usb_host_hs_hsic480m_p2_clk",
  2342. .ops = &clkops_omap2_dflt,
  2343. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2344. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2345. .clkdm_name = "l3_init_clkdm",
  2346. .parent = &dpll_usb_m2_ck,
  2347. .recalc = &followparent_recalc,
  2348. };
  2349. static struct clk usb_host_hs_func48mclk = {
  2350. .name = "usb_host_hs_func48mclk",
  2351. .ops = &clkops_omap2_dflt,
  2352. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2353. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2354. .clkdm_name = "l3_init_clkdm",
  2355. .parent = &func_48mc_fclk,
  2356. .recalc = &followparent_recalc,
  2357. };
  2358. static struct clk usb_host_hs_fck = {
  2359. .name = "usb_host_hs_fck",
  2360. .ops = &clkops_omap2_dflt,
  2361. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2362. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2363. .clkdm_name = "l3_init_clkdm",
  2364. .parent = &init_60m_fclk,
  2365. .recalc = &followparent_recalc,
  2366. };
  2367. static const struct clksel otg_60m_gfclk_sel[] = {
  2368. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2369. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2370. { .parent = NULL },
  2371. };
  2372. static struct clk otg_60m_gfclk = {
  2373. .name = "otg_60m_gfclk",
  2374. .parent = &utmi_phy_clkout_ck,
  2375. .clksel = otg_60m_gfclk_sel,
  2376. .init = &omap2_init_clksel_parent,
  2377. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2378. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2379. .ops = &clkops_null,
  2380. .recalc = &omap2_clksel_recalc,
  2381. };
  2382. static struct clk usb_otg_hs_xclk = {
  2383. .name = "usb_otg_hs_xclk",
  2384. .ops = &clkops_omap2_dflt,
  2385. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2386. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2387. .clkdm_name = "l3_init_clkdm",
  2388. .parent = &otg_60m_gfclk,
  2389. .recalc = &followparent_recalc,
  2390. };
  2391. static struct clk usb_otg_hs_ick = {
  2392. .name = "usb_otg_hs_ick",
  2393. .ops = &clkops_omap2_dflt,
  2394. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2395. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2396. .clkdm_name = "l3_init_clkdm",
  2397. .parent = &l3_div_ck,
  2398. .recalc = &followparent_recalc,
  2399. };
  2400. static struct clk usb_phy_cm_clk32k = {
  2401. .name = "usb_phy_cm_clk32k",
  2402. .ops = &clkops_omap2_dflt,
  2403. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2404. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2405. .clkdm_name = "l4_ao_clkdm",
  2406. .parent = &sys_32k_ck,
  2407. .recalc = &followparent_recalc,
  2408. };
  2409. static struct clk usb_tll_hs_usb_ch2_clk = {
  2410. .name = "usb_tll_hs_usb_ch2_clk",
  2411. .ops = &clkops_omap2_dflt,
  2412. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2413. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2414. .clkdm_name = "l3_init_clkdm",
  2415. .parent = &init_60m_fclk,
  2416. .recalc = &followparent_recalc,
  2417. };
  2418. static struct clk usb_tll_hs_usb_ch0_clk = {
  2419. .name = "usb_tll_hs_usb_ch0_clk",
  2420. .ops = &clkops_omap2_dflt,
  2421. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2422. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2423. .clkdm_name = "l3_init_clkdm",
  2424. .parent = &init_60m_fclk,
  2425. .recalc = &followparent_recalc,
  2426. };
  2427. static struct clk usb_tll_hs_usb_ch1_clk = {
  2428. .name = "usb_tll_hs_usb_ch1_clk",
  2429. .ops = &clkops_omap2_dflt,
  2430. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2431. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2432. .clkdm_name = "l3_init_clkdm",
  2433. .parent = &init_60m_fclk,
  2434. .recalc = &followparent_recalc,
  2435. };
  2436. static struct clk usb_tll_hs_ick = {
  2437. .name = "usb_tll_hs_ick",
  2438. .ops = &clkops_omap2_dflt,
  2439. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2440. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2441. .clkdm_name = "l3_init_clkdm",
  2442. .parent = &l4_div_ck,
  2443. .recalc = &followparent_recalc,
  2444. };
  2445. static const struct clksel_rate div2_14to18_rates[] = {
  2446. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2447. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2448. { .div = 0 },
  2449. };
  2450. static const struct clksel usim_fclk_div[] = {
  2451. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2452. { .parent = NULL },
  2453. };
  2454. static struct clk usim_ck = {
  2455. .name = "usim_ck",
  2456. .parent = &dpll_per_m4x2_ck,
  2457. .clksel = usim_fclk_div,
  2458. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2459. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2460. .ops = &clkops_null,
  2461. .recalc = &omap2_clksel_recalc,
  2462. .round_rate = &omap2_clksel_round_rate,
  2463. .set_rate = &omap2_clksel_set_rate,
  2464. };
  2465. static struct clk usim_fclk = {
  2466. .name = "usim_fclk",
  2467. .ops = &clkops_omap2_dflt,
  2468. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2469. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2470. .clkdm_name = "l4_wkup_clkdm",
  2471. .parent = &usim_ck,
  2472. .recalc = &followparent_recalc,
  2473. };
  2474. static struct clk usim_fck = {
  2475. .name = "usim_fck",
  2476. .ops = &clkops_omap2_dflt,
  2477. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2478. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2479. .clkdm_name = "l4_wkup_clkdm",
  2480. .parent = &sys_32k_ck,
  2481. .recalc = &followparent_recalc,
  2482. };
  2483. static struct clk wd_timer2_fck = {
  2484. .name = "wd_timer2_fck",
  2485. .ops = &clkops_omap2_dflt,
  2486. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2487. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2488. .clkdm_name = "l4_wkup_clkdm",
  2489. .parent = &sys_32k_ck,
  2490. .recalc = &followparent_recalc,
  2491. };
  2492. static struct clk wd_timer3_fck = {
  2493. .name = "wd_timer3_fck",
  2494. .ops = &clkops_omap2_dflt,
  2495. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2496. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2497. .clkdm_name = "abe_clkdm",
  2498. .parent = &sys_32k_ck,
  2499. .recalc = &followparent_recalc,
  2500. };
  2501. /* Remaining optional clocks */
  2502. static const struct clksel stm_clk_div_div[] = {
  2503. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2504. { .parent = NULL },
  2505. };
  2506. static struct clk stm_clk_div_ck = {
  2507. .name = "stm_clk_div_ck",
  2508. .parent = &pmd_stm_clock_mux_ck,
  2509. .clksel = stm_clk_div_div,
  2510. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2511. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2512. .ops = &clkops_null,
  2513. .recalc = &omap2_clksel_recalc,
  2514. .round_rate = &omap2_clksel_round_rate,
  2515. .set_rate = &omap2_clksel_set_rate,
  2516. };
  2517. static const struct clksel trace_clk_div_div[] = {
  2518. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2519. { .parent = NULL },
  2520. };
  2521. static struct clk trace_clk_div_ck = {
  2522. .name = "trace_clk_div_ck",
  2523. .parent = &pmd_trace_clk_mux_ck,
  2524. .clksel = trace_clk_div_div,
  2525. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2526. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2527. .ops = &clkops_null,
  2528. .recalc = &omap2_clksel_recalc,
  2529. .round_rate = &omap2_clksel_round_rate,
  2530. .set_rate = &omap2_clksel_set_rate,
  2531. };
  2532. /* SCRM aux clk nodes */
  2533. static const struct clksel auxclk_src_sel[] = {
  2534. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2535. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2536. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2537. { .parent = NULL },
  2538. };
  2539. static const struct clksel_rate div16_1to16_rates[] = {
  2540. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2541. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2542. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2543. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2544. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2545. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2546. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2547. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2548. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2549. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2550. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2551. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2552. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2553. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2554. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2555. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2556. { .div = 0 },
  2557. };
  2558. static struct clk auxclk0_src_ck = {
  2559. .name = "auxclk0_src_ck",
  2560. .parent = &sys_clkin_ck,
  2561. .init = &omap2_init_clksel_parent,
  2562. .ops = &clkops_omap2_dflt,
  2563. .clksel = auxclk_src_sel,
  2564. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2565. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2566. .recalc = &omap2_clksel_recalc,
  2567. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2568. .enable_bit = OMAP4_ENABLE_SHIFT,
  2569. };
  2570. static const struct clksel auxclk0_sel[] = {
  2571. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2572. { .parent = NULL },
  2573. };
  2574. static struct clk auxclk0_ck = {
  2575. .name = "auxclk0_ck",
  2576. .parent = &auxclk0_src_ck,
  2577. .clksel = auxclk0_sel,
  2578. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2579. .clksel_mask = OMAP4_CLKDIV_MASK,
  2580. .ops = &clkops_null,
  2581. .recalc = &omap2_clksel_recalc,
  2582. .round_rate = &omap2_clksel_round_rate,
  2583. .set_rate = &omap2_clksel_set_rate,
  2584. };
  2585. static struct clk auxclk1_src_ck = {
  2586. .name = "auxclk1_src_ck",
  2587. .parent = &sys_clkin_ck,
  2588. .init = &omap2_init_clksel_parent,
  2589. .ops = &clkops_omap2_dflt,
  2590. .clksel = auxclk_src_sel,
  2591. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2592. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2593. .recalc = &omap2_clksel_recalc,
  2594. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2595. .enable_bit = OMAP4_ENABLE_SHIFT,
  2596. };
  2597. static const struct clksel auxclk1_sel[] = {
  2598. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2599. { .parent = NULL },
  2600. };
  2601. static struct clk auxclk1_ck = {
  2602. .name = "auxclk1_ck",
  2603. .parent = &auxclk1_src_ck,
  2604. .clksel = auxclk1_sel,
  2605. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2606. .clksel_mask = OMAP4_CLKDIV_MASK,
  2607. .ops = &clkops_null,
  2608. .recalc = &omap2_clksel_recalc,
  2609. .round_rate = &omap2_clksel_round_rate,
  2610. .set_rate = &omap2_clksel_set_rate,
  2611. };
  2612. static struct clk auxclk2_src_ck = {
  2613. .name = "auxclk2_src_ck",
  2614. .parent = &sys_clkin_ck,
  2615. .init = &omap2_init_clksel_parent,
  2616. .ops = &clkops_omap2_dflt,
  2617. .clksel = auxclk_src_sel,
  2618. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2619. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2620. .recalc = &omap2_clksel_recalc,
  2621. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2622. .enable_bit = OMAP4_ENABLE_SHIFT,
  2623. };
  2624. static const struct clksel auxclk2_sel[] = {
  2625. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2626. { .parent = NULL },
  2627. };
  2628. static struct clk auxclk2_ck = {
  2629. .name = "auxclk2_ck",
  2630. .parent = &auxclk2_src_ck,
  2631. .clksel = auxclk2_sel,
  2632. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2633. .clksel_mask = OMAP4_CLKDIV_MASK,
  2634. .ops = &clkops_null,
  2635. .recalc = &omap2_clksel_recalc,
  2636. .round_rate = &omap2_clksel_round_rate,
  2637. .set_rate = &omap2_clksel_set_rate,
  2638. };
  2639. static struct clk auxclk3_src_ck = {
  2640. .name = "auxclk3_src_ck",
  2641. .parent = &sys_clkin_ck,
  2642. .init = &omap2_init_clksel_parent,
  2643. .ops = &clkops_omap2_dflt,
  2644. .clksel = auxclk_src_sel,
  2645. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2646. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2647. .recalc = &omap2_clksel_recalc,
  2648. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2649. .enable_bit = OMAP4_ENABLE_SHIFT,
  2650. };
  2651. static const struct clksel auxclk3_sel[] = {
  2652. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2653. { .parent = NULL },
  2654. };
  2655. static struct clk auxclk3_ck = {
  2656. .name = "auxclk3_ck",
  2657. .parent = &auxclk3_src_ck,
  2658. .clksel = auxclk3_sel,
  2659. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2660. .clksel_mask = OMAP4_CLKDIV_MASK,
  2661. .ops = &clkops_null,
  2662. .recalc = &omap2_clksel_recalc,
  2663. .round_rate = &omap2_clksel_round_rate,
  2664. .set_rate = &omap2_clksel_set_rate,
  2665. };
  2666. static struct clk auxclk4_src_ck = {
  2667. .name = "auxclk4_src_ck",
  2668. .parent = &sys_clkin_ck,
  2669. .init = &omap2_init_clksel_parent,
  2670. .ops = &clkops_omap2_dflt,
  2671. .clksel = auxclk_src_sel,
  2672. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2673. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2674. .recalc = &omap2_clksel_recalc,
  2675. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2676. .enable_bit = OMAP4_ENABLE_SHIFT,
  2677. };
  2678. static const struct clksel auxclk4_sel[] = {
  2679. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2680. { .parent = NULL },
  2681. };
  2682. static struct clk auxclk4_ck = {
  2683. .name = "auxclk4_ck",
  2684. .parent = &auxclk4_src_ck,
  2685. .clksel = auxclk4_sel,
  2686. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2687. .clksel_mask = OMAP4_CLKDIV_MASK,
  2688. .ops = &clkops_null,
  2689. .recalc = &omap2_clksel_recalc,
  2690. .round_rate = &omap2_clksel_round_rate,
  2691. .set_rate = &omap2_clksel_set_rate,
  2692. };
  2693. static struct clk auxclk5_src_ck = {
  2694. .name = "auxclk5_src_ck",
  2695. .parent = &sys_clkin_ck,
  2696. .init = &omap2_init_clksel_parent,
  2697. .ops = &clkops_omap2_dflt,
  2698. .clksel = auxclk_src_sel,
  2699. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2700. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2701. .recalc = &omap2_clksel_recalc,
  2702. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2703. .enable_bit = OMAP4_ENABLE_SHIFT,
  2704. };
  2705. static const struct clksel auxclk5_sel[] = {
  2706. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2707. { .parent = NULL },
  2708. };
  2709. static struct clk auxclk5_ck = {
  2710. .name = "auxclk5_ck",
  2711. .parent = &auxclk5_src_ck,
  2712. .clksel = auxclk5_sel,
  2713. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2714. .clksel_mask = OMAP4_CLKDIV_MASK,
  2715. .ops = &clkops_null,
  2716. .recalc = &omap2_clksel_recalc,
  2717. .round_rate = &omap2_clksel_round_rate,
  2718. .set_rate = &omap2_clksel_set_rate,
  2719. };
  2720. static const struct clksel auxclkreq_sel[] = {
  2721. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2722. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2723. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2724. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2725. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2726. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2727. { .parent = NULL },
  2728. };
  2729. static struct clk auxclkreq0_ck = {
  2730. .name = "auxclkreq0_ck",
  2731. .parent = &auxclk0_ck,
  2732. .init = &omap2_init_clksel_parent,
  2733. .ops = &clkops_null,
  2734. .clksel = auxclkreq_sel,
  2735. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2736. .clksel_mask = OMAP4_MAPPING_MASK,
  2737. .recalc = &omap2_clksel_recalc,
  2738. };
  2739. static struct clk auxclkreq1_ck = {
  2740. .name = "auxclkreq1_ck",
  2741. .parent = &auxclk1_ck,
  2742. .init = &omap2_init_clksel_parent,
  2743. .ops = &clkops_null,
  2744. .clksel = auxclkreq_sel,
  2745. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2746. .clksel_mask = OMAP4_MAPPING_MASK,
  2747. .recalc = &omap2_clksel_recalc,
  2748. };
  2749. static struct clk auxclkreq2_ck = {
  2750. .name = "auxclkreq2_ck",
  2751. .parent = &auxclk2_ck,
  2752. .init = &omap2_init_clksel_parent,
  2753. .ops = &clkops_null,
  2754. .clksel = auxclkreq_sel,
  2755. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2756. .clksel_mask = OMAP4_MAPPING_MASK,
  2757. .recalc = &omap2_clksel_recalc,
  2758. };
  2759. static struct clk auxclkreq3_ck = {
  2760. .name = "auxclkreq3_ck",
  2761. .parent = &auxclk3_ck,
  2762. .init = &omap2_init_clksel_parent,
  2763. .ops = &clkops_null,
  2764. .clksel = auxclkreq_sel,
  2765. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2766. .clksel_mask = OMAP4_MAPPING_MASK,
  2767. .recalc = &omap2_clksel_recalc,
  2768. };
  2769. static struct clk auxclkreq4_ck = {
  2770. .name = "auxclkreq4_ck",
  2771. .parent = &auxclk4_ck,
  2772. .init = &omap2_init_clksel_parent,
  2773. .ops = &clkops_null,
  2774. .clksel = auxclkreq_sel,
  2775. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2776. .clksel_mask = OMAP4_MAPPING_MASK,
  2777. .recalc = &omap2_clksel_recalc,
  2778. };
  2779. static struct clk auxclkreq5_ck = {
  2780. .name = "auxclkreq5_ck",
  2781. .parent = &auxclk5_ck,
  2782. .init = &omap2_init_clksel_parent,
  2783. .ops = &clkops_null,
  2784. .clksel = auxclkreq_sel,
  2785. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2786. .clksel_mask = OMAP4_MAPPING_MASK,
  2787. .recalc = &omap2_clksel_recalc,
  2788. };
  2789. /*
  2790. * clkdev
  2791. */
  2792. static struct omap_clk omap44xx_clks[] = {
  2793. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2794. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2795. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2796. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2797. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2798. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2799. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2800. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2801. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2802. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2803. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2804. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2805. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2806. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2807. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2808. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2809. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2810. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2811. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2812. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2813. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2814. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2815. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2816. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2817. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2818. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2819. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2820. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2821. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2822. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2823. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2824. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2825. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2826. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2827. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2828. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2829. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2830. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2831. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2832. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2833. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2834. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2835. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2836. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2837. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2838. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2839. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2840. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2841. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2842. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2843. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2844. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2845. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2846. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2847. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2848. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2849. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2850. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2851. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2852. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2853. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2854. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2855. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2856. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2857. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2858. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2859. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2860. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2861. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2862. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2863. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2864. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2865. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2866. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2867. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2868. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2869. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2870. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2871. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2872. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  2873. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2874. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2875. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2876. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2877. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2878. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2879. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2880. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2881. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2882. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2883. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2884. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2885. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2886. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2887. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2888. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2889. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2890. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2891. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2892. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2893. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2894. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2895. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2896. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2897. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2898. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2899. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2900. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2901. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2902. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2903. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2904. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2905. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2906. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2907. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2908. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2909. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2910. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2911. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2912. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2913. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2914. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2915. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2916. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2917. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2918. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2919. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2920. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2921. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2922. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2923. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2924. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2925. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2926. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2927. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2928. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2929. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2930. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2931. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2932. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2933. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2934. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2935. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2936. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2937. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2938. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2939. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2940. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2941. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2942. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2943. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2944. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2945. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2946. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2947. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2948. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2949. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2950. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2951. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2952. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2953. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2954. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2955. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2956. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2957. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2958. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2959. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2960. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2961. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2962. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2963. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2964. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2965. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2966. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2967. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2968. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2969. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2970. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2971. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2972. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2973. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2974. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2975. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2976. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2977. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2978. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2979. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  2980. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2981. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2982. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2983. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2984. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2985. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2986. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2987. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2988. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2989. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2990. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  2991. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2992. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2993. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2994. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2995. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2996. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2997. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2998. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2999. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  3000. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  3001. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  3002. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  3003. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  3004. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  3005. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  3006. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  3007. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  3008. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  3009. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  3010. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  3011. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  3012. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  3013. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  3014. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  3015. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  3016. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  3017. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  3018. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  3019. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  3020. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  3021. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  3022. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  3023. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  3024. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  3025. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  3026. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  3027. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  3028. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  3029. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  3030. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  3031. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  3032. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  3033. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  3034. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  3035. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  3036. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  3037. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  3038. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  3039. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  3040. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  3041. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  3042. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  3043. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  3044. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  3045. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  3046. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  3047. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  3048. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  3049. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  3050. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  3051. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  3052. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  3053. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  3054. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  3055. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  3056. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  3057. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  3058. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  3059. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  3060. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3061. CLK("omap_timer.1", "32k_ck", &sys_32k_ck, CK_443X),
  3062. CLK("omap_timer.2", "32k_ck", &sys_32k_ck, CK_443X),
  3063. CLK("omap_timer.3", "32k_ck", &sys_32k_ck, CK_443X),
  3064. CLK("omap_timer.4", "32k_ck", &sys_32k_ck, CK_443X),
  3065. CLK("omap_timer.5", "32k_ck", &sys_32k_ck, CK_443X),
  3066. CLK("omap_timer.6", "32k_ck", &sys_32k_ck, CK_443X),
  3067. CLK("omap_timer.7", "32k_ck", &sys_32k_ck, CK_443X),
  3068. CLK("omap_timer.8", "32k_ck", &sys_32k_ck, CK_443X),
  3069. CLK("omap_timer.9", "32k_ck", &sys_32k_ck, CK_443X),
  3070. CLK("omap_timer.10", "32k_ck", &sys_32k_ck, CK_443X),
  3071. CLK("omap_timer.11", "32k_ck", &sys_32k_ck, CK_443X),
  3072. CLK("omap_timer.1", "sys_ck", &sys_clkin_ck, CK_443X),
  3073. CLK("omap_timer.2", "sys_ck", &sys_clkin_ck, CK_443X),
  3074. CLK("omap_timer.3", "sys_ck", &sys_clkin_ck, CK_443X),
  3075. CLK("omap_timer.4", "sys_ck", &sys_clkin_ck, CK_443X),
  3076. CLK("omap_timer.9", "sys_ck", &sys_clkin_ck, CK_443X),
  3077. CLK("omap_timer.10", "sys_ck", &sys_clkin_ck, CK_443X),
  3078. CLK("omap_timer.11", "sys_ck", &sys_clkin_ck, CK_443X),
  3079. CLK("omap_timer.5", "sys_ck", &syc_clk_div_ck, CK_443X),
  3080. CLK("omap_timer.6", "sys_ck", &syc_clk_div_ck, CK_443X),
  3081. CLK("omap_timer.7", "sys_ck", &syc_clk_div_ck, CK_443X),
  3082. CLK("omap_timer.8", "sys_ck", &syc_clk_div_ck, CK_443X),
  3083. };
  3084. int __init omap4xxx_clk_init(void)
  3085. {
  3086. struct omap_clk *c;
  3087. u32 cpu_clkflg;
  3088. if (cpu_is_omap443x()) {
  3089. cpu_mask = RATE_IN_4430;
  3090. cpu_clkflg = CK_443X;
  3091. } else if (cpu_is_omap446x()) {
  3092. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  3093. cpu_clkflg = CK_446X | CK_443X;
  3094. } else {
  3095. return 0;
  3096. }
  3097. clk_init(&omap2_clk_functions);
  3098. /*
  3099. * Must stay commented until all OMAP SoC drivers are
  3100. * converted to runtime PM, or drivers may start crashing
  3101. *
  3102. * omap2_clk_disable_clkdm_control();
  3103. */
  3104. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3105. c++)
  3106. clk_preinit(c->lk.clk);
  3107. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3108. c++)
  3109. if (c->cpu & cpu_clkflg) {
  3110. clkdev_add(&c->lk);
  3111. clk_register(c->lk.clk);
  3112. omap2_init_clk_clkdm(c->lk.clk);
  3113. }
  3114. /* Disable autoidle on all clocks; let the PM code enable it later */
  3115. omap_clk_disable_autoidle_all();
  3116. recalculate_root_clocks();
  3117. /*
  3118. * Only enable those clocks we will need, let the drivers
  3119. * enable other clocks as necessary
  3120. */
  3121. clk_enable_init_clocks();
  3122. return 0;
  3123. }